mpc52xx_pic.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /*
  2. *
  3. * Programmable Interrupt Controller functions for the Freescale MPC52xx.
  4. *
  5. * Copyright (C) 2006 bplan GmbH
  6. *
  7. * Based on the code from the 2.4 kernel by
  8. * Dale Farnsworth <dfarnsworth@mvista.com> and Kent Borg.
  9. *
  10. * Copyright (C) 2004 Sylvain Munaut <tnt@246tNt.com>
  11. * Copyright (C) 2003 Montavista Software, Inc
  12. *
  13. * This file is licensed under the terms of the GNU General Public License
  14. * version 2. This program is licensed "as is" without any warranty of any
  15. * kind, whether express or implied.
  16. *
  17. */
  18. #undef DEBUG
  19. #include <linux/stddef.h>
  20. #include <linux/init.h>
  21. #include <linux/sched.h>
  22. #include <linux/signal.h>
  23. #include <linux/stddef.h>
  24. #include <linux/delay.h>
  25. #include <linux/irq.h>
  26. #include <linux/hardirq.h>
  27. #include <asm/io.h>
  28. #include <asm/processor.h>
  29. #include <asm/system.h>
  30. #include <asm/irq.h>
  31. #include <asm/prom.h>
  32. #include <asm/mpc52xx.h>
  33. /*
  34. *
  35. */
  36. static struct mpc52xx_intr __iomem *intr;
  37. static struct mpc52xx_sdma __iomem *sdma;
  38. static struct irq_host *mpc52xx_irqhost = NULL;
  39. static unsigned char mpc52xx_map_senses[4] = {
  40. IRQ_TYPE_LEVEL_HIGH,
  41. IRQ_TYPE_EDGE_RISING,
  42. IRQ_TYPE_EDGE_FALLING,
  43. IRQ_TYPE_LEVEL_LOW,
  44. };
  45. /*
  46. *
  47. */
  48. static inline void io_be_setbit(u32 __iomem * addr, int bitno)
  49. {
  50. out_be32(addr, in_be32(addr) | (1 << bitno));
  51. }
  52. static inline void io_be_clrbit(u32 __iomem * addr, int bitno)
  53. {
  54. out_be32(addr, in_be32(addr) & ~(1 << bitno));
  55. }
  56. /*
  57. * IRQ[0-3] interrupt irq_chip
  58. */
  59. static void mpc52xx_extirq_mask(unsigned int virq)
  60. {
  61. int irq;
  62. int l2irq;
  63. irq = irq_map[virq].hwirq;
  64. l2irq = (irq & MPC52xx_IRQ_L2_MASK) >> MPC52xx_IRQ_L2_OFFSET;
  65. pr_debug("%s: irq=%x. l2=%d\n", __func__, irq, l2irq);
  66. io_be_clrbit(&intr->ctrl, 11 - l2irq);
  67. }
  68. static void mpc52xx_extirq_unmask(unsigned int virq)
  69. {
  70. int irq;
  71. int l2irq;
  72. irq = irq_map[virq].hwirq;
  73. l2irq = (irq & MPC52xx_IRQ_L2_MASK) >> MPC52xx_IRQ_L2_OFFSET;
  74. pr_debug("%s: irq=%x. l2=%d\n", __func__, irq, l2irq);
  75. io_be_setbit(&intr->ctrl, 11 - l2irq);
  76. }
  77. static void mpc52xx_extirq_ack(unsigned int virq)
  78. {
  79. int irq;
  80. int l2irq;
  81. irq = irq_map[virq].hwirq;
  82. l2irq = (irq & MPC52xx_IRQ_L2_MASK) >> MPC52xx_IRQ_L2_OFFSET;
  83. pr_debug("%s: irq=%x. l2=%d\n", __func__, irq, l2irq);
  84. io_be_setbit(&intr->ctrl, 27 - l2irq);
  85. }
  86. static struct irq_chip mpc52xx_extirq_irqchip = {
  87. .typename = " MPC52xx IRQ[0-3] ",
  88. .mask = mpc52xx_extirq_mask,
  89. .unmask = mpc52xx_extirq_unmask,
  90. .ack = mpc52xx_extirq_ack,
  91. };
  92. /*
  93. * Main interrupt irq_chip
  94. */
  95. static void mpc52xx_main_mask(unsigned int virq)
  96. {
  97. int irq;
  98. int l2irq;
  99. irq = irq_map[virq].hwirq;
  100. l2irq = (irq & MPC52xx_IRQ_L2_MASK) >> MPC52xx_IRQ_L2_OFFSET;
  101. pr_debug("%s: irq=%x. l2=%d\n", __func__, irq, l2irq);
  102. io_be_setbit(&intr->main_mask, 15 - l2irq);
  103. }
  104. static void mpc52xx_main_unmask(unsigned int virq)
  105. {
  106. int irq;
  107. int l2irq;
  108. irq = irq_map[virq].hwirq;
  109. l2irq = (irq & MPC52xx_IRQ_L2_MASK) >> MPC52xx_IRQ_L2_OFFSET;
  110. pr_debug("%s: irq=%x. l2=%d\n", __func__, irq, l2irq);
  111. io_be_clrbit(&intr->main_mask, 15 - l2irq);
  112. }
  113. static struct irq_chip mpc52xx_main_irqchip = {
  114. .typename = "MPC52xx Main",
  115. .mask = mpc52xx_main_mask,
  116. .mask_ack = mpc52xx_main_mask,
  117. .unmask = mpc52xx_main_unmask,
  118. };
  119. /*
  120. * Peripherals interrupt irq_chip
  121. */
  122. static void mpc52xx_periph_mask(unsigned int virq)
  123. {
  124. int irq;
  125. int l2irq;
  126. irq = irq_map[virq].hwirq;
  127. l2irq = (irq & MPC52xx_IRQ_L2_MASK) >> MPC52xx_IRQ_L2_OFFSET;
  128. pr_debug("%s: irq=%x. l2=%d\n", __func__, irq, l2irq);
  129. io_be_setbit(&intr->per_mask, 31 - l2irq);
  130. }
  131. static void mpc52xx_periph_unmask(unsigned int virq)
  132. {
  133. int irq;
  134. int l2irq;
  135. irq = irq_map[virq].hwirq;
  136. l2irq = (irq & MPC52xx_IRQ_L2_MASK) >> MPC52xx_IRQ_L2_OFFSET;
  137. pr_debug("%s: irq=%x. l2=%d\n", __func__, irq, l2irq);
  138. io_be_clrbit(&intr->per_mask, 31 - l2irq);
  139. }
  140. static struct irq_chip mpc52xx_periph_irqchip = {
  141. .typename = "MPC52xx Peripherals",
  142. .mask = mpc52xx_periph_mask,
  143. .mask_ack = mpc52xx_periph_mask,
  144. .unmask = mpc52xx_periph_unmask,
  145. };
  146. /*
  147. * SDMA interrupt irq_chip
  148. */
  149. static void mpc52xx_sdma_mask(unsigned int virq)
  150. {
  151. int irq;
  152. int l2irq;
  153. irq = irq_map[virq].hwirq;
  154. l2irq = (irq & MPC52xx_IRQ_L2_MASK) >> MPC52xx_IRQ_L2_OFFSET;
  155. pr_debug("%s: irq=%x. l2=%d\n", __func__, irq, l2irq);
  156. io_be_setbit(&sdma->IntMask, l2irq);
  157. }
  158. static void mpc52xx_sdma_unmask(unsigned int virq)
  159. {
  160. int irq;
  161. int l2irq;
  162. irq = irq_map[virq].hwirq;
  163. l2irq = (irq & MPC52xx_IRQ_L2_MASK) >> MPC52xx_IRQ_L2_OFFSET;
  164. pr_debug("%s: irq=%x. l2=%d\n", __func__, irq, l2irq);
  165. io_be_clrbit(&sdma->IntMask, l2irq);
  166. }
  167. static void mpc52xx_sdma_ack(unsigned int virq)
  168. {
  169. int irq;
  170. int l2irq;
  171. irq = irq_map[virq].hwirq;
  172. l2irq = (irq & MPC52xx_IRQ_L2_MASK) >> MPC52xx_IRQ_L2_OFFSET;
  173. pr_debug("%s: irq=%x. l2=%d\n", __func__, irq, l2irq);
  174. out_be32(&sdma->IntPend, 1 << l2irq);
  175. }
  176. static struct irq_chip mpc52xx_sdma_irqchip = {
  177. .typename = "MPC52xx SDMA",
  178. .mask = mpc52xx_sdma_mask,
  179. .unmask = mpc52xx_sdma_unmask,
  180. .ack = mpc52xx_sdma_ack,
  181. };
  182. /*
  183. * irq_host
  184. */
  185. static int mpc52xx_irqhost_match(struct irq_host *h, struct device_node *node)
  186. {
  187. pr_debug("%s: node=%p\n", __func__, node);
  188. return mpc52xx_irqhost->host_data == node;
  189. }
  190. static int mpc52xx_irqhost_xlate(struct irq_host *h, struct device_node *ct,
  191. u32 * intspec, unsigned int intsize,
  192. irq_hw_number_t * out_hwirq,
  193. unsigned int *out_flags)
  194. {
  195. int intrvect_l1;
  196. int intrvect_l2;
  197. int intrvect_type;
  198. int intrvect_linux;
  199. if (intsize != 3)
  200. return -1;
  201. intrvect_l1 = (int)intspec[0];
  202. intrvect_l2 = (int)intspec[1];
  203. intrvect_type = (int)intspec[2];
  204. intrvect_linux =
  205. (intrvect_l1 << MPC52xx_IRQ_L1_OFFSET) & MPC52xx_IRQ_L1_MASK;
  206. intrvect_linux |=
  207. (intrvect_l2 << MPC52xx_IRQ_L2_OFFSET) & MPC52xx_IRQ_L2_MASK;
  208. pr_debug("return %x, l1=%d, l2=%d\n", intrvect_linux, intrvect_l1,
  209. intrvect_l2);
  210. *out_hwirq = intrvect_linux;
  211. *out_flags = mpc52xx_map_senses[intrvect_type];
  212. return 0;
  213. }
  214. /*
  215. * this function retrieves the correct IRQ type out
  216. * of the MPC regs
  217. * Only externals IRQs needs this
  218. */
  219. static int mpc52xx_irqx_gettype(int irq)
  220. {
  221. int type;
  222. u32 ctrl_reg;
  223. ctrl_reg = in_be32(&intr->ctrl);
  224. type = (ctrl_reg >> (22 - irq * 2)) & 0x3;
  225. return mpc52xx_map_senses[type];
  226. }
  227. static int mpc52xx_irqhost_map(struct irq_host *h, unsigned int virq,
  228. irq_hw_number_t irq)
  229. {
  230. int l1irq;
  231. int l2irq;
  232. struct irq_chip *good_irqchip;
  233. void *good_handle;
  234. int type;
  235. l1irq = (irq & MPC52xx_IRQ_L1_MASK) >> MPC52xx_IRQ_L1_OFFSET;
  236. l2irq = (irq & MPC52xx_IRQ_L2_MASK) >> MPC52xx_IRQ_L2_OFFSET;
  237. /*
  238. * Most of ours IRQs will be level low
  239. * Only external IRQs on some platform may be others
  240. */
  241. type = IRQ_TYPE_LEVEL_LOW;
  242. switch (l1irq) {
  243. case MPC52xx_IRQ_L1_CRIT:
  244. pr_debug("%s: Critical. l2=%x\n", __func__, l2irq);
  245. BUG_ON(l2irq != 0);
  246. type = mpc52xx_irqx_gettype(l2irq);
  247. good_irqchip = &mpc52xx_extirq_irqchip;
  248. break;
  249. case MPC52xx_IRQ_L1_MAIN:
  250. pr_debug("%s: Main IRQ[1-3] l2=%x\n", __func__, l2irq);
  251. if ((l2irq >= 1) && (l2irq <= 3)) {
  252. type = mpc52xx_irqx_gettype(l2irq);
  253. good_irqchip = &mpc52xx_extirq_irqchip;
  254. } else {
  255. good_irqchip = &mpc52xx_main_irqchip;
  256. }
  257. break;
  258. case MPC52xx_IRQ_L1_PERP:
  259. pr_debug("%s: Peripherals. l2=%x\n", __func__, l2irq);
  260. good_irqchip = &mpc52xx_periph_irqchip;
  261. break;
  262. case MPC52xx_IRQ_L1_SDMA:
  263. pr_debug("%s: SDMA. l2=%x\n", __func__, l2irq);
  264. good_irqchip = &mpc52xx_sdma_irqchip;
  265. break;
  266. default:
  267. pr_debug("%s: Error, unknown L1 IRQ (0x%x)\n", __func__, l1irq);
  268. printk(KERN_ERR "Unknow IRQ!\n");
  269. return -EINVAL;
  270. }
  271. switch (type) {
  272. case IRQ_TYPE_EDGE_FALLING:
  273. case IRQ_TYPE_EDGE_RISING:
  274. good_handle = handle_edge_irq;
  275. break;
  276. default:
  277. good_handle = handle_level_irq;
  278. }
  279. set_irq_chip_and_handler(virq, good_irqchip, good_handle);
  280. pr_debug("%s: virq=%x, hw=%x. type=%x\n", __func__, virq,
  281. (int)irq, type);
  282. return 0;
  283. }
  284. static struct irq_host_ops mpc52xx_irqhost_ops = {
  285. .match = mpc52xx_irqhost_match,
  286. .xlate = mpc52xx_irqhost_xlate,
  287. .map = mpc52xx_irqhost_map,
  288. };
  289. /*
  290. * init (public)
  291. */
  292. void __init mpc52xx_init_irq(void)
  293. {
  294. struct device_node *picnode = NULL;
  295. int picnode_regsize;
  296. u32 picnode_regoffset;
  297. struct device_node *sdmanode = NULL;
  298. int sdmanode_regsize;
  299. u32 sdmanode_regoffset;
  300. u64 size64;
  301. int flags;
  302. u32 intr_ctrl;
  303. picnode = of_find_compatible_node(NULL, "interrupt-controller",
  304. "mpc5200-pic");
  305. if (picnode == NULL) {
  306. printk(KERN_ERR "MPC52xx PIC: "
  307. "Unable to find the interrupt controller "
  308. "in the OpenFirmware device tree\n");
  309. goto end;
  310. }
  311. sdmanode = of_find_compatible_node(NULL, "dma-controller",
  312. "mpc5200-bestcomm");
  313. if (sdmanode == NULL) {
  314. printk(KERN_ERR "MPC52xx PIC"
  315. "Unable to find the Bestcomm DMA controller device "
  316. "in the OpenFirmware device tree\n");
  317. goto end;
  318. }
  319. /* Retrieve PIC ressources */
  320. picnode_regoffset = (u32) of_get_address(picnode, 0, &size64, &flags);
  321. if (picnode_regoffset == 0) {
  322. printk(KERN_ERR "MPC52xx PIC"
  323. "Unable to get the interrupt controller address\n");
  324. goto end;
  325. }
  326. picnode_regoffset =
  327. of_translate_address(picnode, (u32 *) picnode_regoffset);
  328. picnode_regsize = (int)size64;
  329. /* Retrieve SDMA ressources */
  330. sdmanode_regoffset = (u32) of_get_address(sdmanode, 0, &size64, &flags);
  331. if (sdmanode_regoffset == 0) {
  332. printk(KERN_ERR "MPC52xx PIC: "
  333. "Unable to get the Bestcomm DMA controller address\n");
  334. goto end;
  335. }
  336. sdmanode_regoffset =
  337. of_translate_address(sdmanode, (u32 *) sdmanode_regoffset);
  338. sdmanode_regsize = (int)size64;
  339. /* Remap the necessary zones */
  340. intr = ioremap(picnode_regoffset, picnode_regsize);
  341. if (intr == NULL) {
  342. printk(KERN_ERR "MPC52xx PIC: "
  343. "Unable to ioremap interrupt controller registers!\n");
  344. goto end;
  345. }
  346. sdma = ioremap(sdmanode_regoffset, sdmanode_regsize);
  347. if (sdma == NULL) {
  348. iounmap(intr);
  349. printk(KERN_ERR "MPC52xx PIC: "
  350. "Unable to ioremap Bestcomm DMA registers!\n");
  351. goto end;
  352. }
  353. printk(KERN_INFO "MPC52xx PIC: MPC52xx PIC Remapped at 0x%8.8x\n",
  354. picnode_regoffset);
  355. printk(KERN_INFO "MPC52xx PIC: MPC52xx SDMA Remapped at 0x%8.8x\n",
  356. sdmanode_regoffset);
  357. /* Disable all interrupt sources. */
  358. out_be32(&sdma->IntPend, 0xffffffff); /* 1 means clear pending */
  359. out_be32(&sdma->IntMask, 0xffffffff); /* 1 means disabled */
  360. out_be32(&intr->per_mask, 0x7ffffc00); /* 1 means disabled */
  361. out_be32(&intr->main_mask, 0x00010fff); /* 1 means disabled */
  362. intr_ctrl = in_be32(&intr->ctrl);
  363. intr_ctrl &= 0x00ff0000; /* Keeps IRQ[0-3] config */
  364. intr_ctrl |= 0x0f000000 | /* clear IRQ 0-3 */
  365. 0x00001000 | /* MEE master external enable */
  366. 0x00000000 | /* 0 means disable IRQ 0-3 */
  367. 0x00000001; /* CEb route critical normally */
  368. out_be32(&intr->ctrl, intr_ctrl);
  369. /* Zero a bunch of the priority settings. */
  370. out_be32(&intr->per_pri1, 0);
  371. out_be32(&intr->per_pri2, 0);
  372. out_be32(&intr->per_pri3, 0);
  373. out_be32(&intr->main_pri1, 0);
  374. out_be32(&intr->main_pri2, 0);
  375. /*
  376. * As last step, add an irq host to translate the real
  377. * hw irq information provided by the ofw to linux virq
  378. */
  379. mpc52xx_irqhost =
  380. irq_alloc_host(IRQ_HOST_MAP_LINEAR, MPC52xx_IRQ_HIGHTESTHWIRQ,
  381. &mpc52xx_irqhost_ops, -1);
  382. if (mpc52xx_irqhost) {
  383. mpc52xx_irqhost->host_data = picnode;
  384. printk(KERN_INFO "MPC52xx PIC is up and running!\n");
  385. } else {
  386. printk(KERN_ERR
  387. "MPC52xx PIC: Unable to allocate the IRQ host\n");
  388. }
  389. end:
  390. of_node_put(picnode);
  391. of_node_put(sdmanode);
  392. }
  393. /*
  394. * get_irq (public)
  395. */
  396. unsigned int mpc52xx_get_irq(void)
  397. {
  398. u32 status;
  399. int irq = NO_IRQ_IGNORE;
  400. status = in_be32(&intr->enc_status);
  401. if (status & 0x00000400) { /* critical */
  402. irq = (status >> 8) & 0x3;
  403. if (irq == 2) /* high priority peripheral */
  404. goto peripheral;
  405. irq |= (MPC52xx_IRQ_L1_CRIT << MPC52xx_IRQ_L1_OFFSET) &
  406. MPC52xx_IRQ_L1_MASK;
  407. } else if (status & 0x00200000) { /* main */
  408. irq = (status >> 16) & 0x1f;
  409. if (irq == 4) /* low priority peripheral */
  410. goto peripheral;
  411. irq |= (MPC52xx_IRQ_L1_MAIN << MPC52xx_IRQ_L1_OFFSET) &
  412. MPC52xx_IRQ_L1_MASK;
  413. } else if (status & 0x20000000) { /* peripheral */
  414. peripheral:
  415. irq = (status >> 24) & 0x1f;
  416. if (irq == 0) { /* bestcomm */
  417. status = in_be32(&sdma->IntPend);
  418. irq = ffs(status) - 1;
  419. irq |= (MPC52xx_IRQ_L1_SDMA << MPC52xx_IRQ_L1_OFFSET) &
  420. MPC52xx_IRQ_L1_MASK;
  421. } else
  422. irq |= (MPC52xx_IRQ_L1_PERP << MPC52xx_IRQ_L1_OFFSET) &
  423. MPC52xx_IRQ_L1_MASK;
  424. }
  425. pr_debug("%s: irq=%x. virq=%d\n", __func__, irq,
  426. irq_linear_revmap(mpc52xx_irqhost, irq));
  427. return irq_linear_revmap(mpc52xx_irqhost, irq);
  428. }