i915_drv.h 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. /* General customization:
  36. */
  37. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  38. #define DRIVER_NAME "i915"
  39. #define DRIVER_DESC "Intel Graphics"
  40. #define DRIVER_DATE "20080730"
  41. enum pipe {
  42. PIPE_A = 0,
  43. PIPE_B,
  44. };
  45. enum plane {
  46. PLANE_A = 0,
  47. PLANE_B,
  48. };
  49. #define I915_NUM_PIPE 2
  50. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  51. /* Interface history:
  52. *
  53. * 1.1: Original.
  54. * 1.2: Add Power Management
  55. * 1.3: Add vblank support
  56. * 1.4: Fix cmdbuffer path, add heap destroy
  57. * 1.5: Add vblank pipe configuration
  58. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  59. * - Support vertical blank on secondary display pipe
  60. */
  61. #define DRIVER_MAJOR 1
  62. #define DRIVER_MINOR 6
  63. #define DRIVER_PATCHLEVEL 0
  64. #define WATCH_COHERENCY 0
  65. #define WATCH_BUF 0
  66. #define WATCH_EXEC 0
  67. #define WATCH_LRU 0
  68. #define WATCH_RELOC 0
  69. #define WATCH_INACTIVE 0
  70. #define WATCH_PWRITE 0
  71. #define I915_GEM_PHYS_CURSOR_0 1
  72. #define I915_GEM_PHYS_CURSOR_1 2
  73. #define I915_GEM_PHYS_OVERLAY_REGS 3
  74. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  75. struct drm_i915_gem_phys_object {
  76. int id;
  77. struct page **page_list;
  78. drm_dma_handle_t *handle;
  79. struct drm_gem_object *cur_obj;
  80. };
  81. struct mem_block {
  82. struct mem_block *next;
  83. struct mem_block *prev;
  84. int start;
  85. int size;
  86. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  87. };
  88. struct opregion_header;
  89. struct opregion_acpi;
  90. struct opregion_swsci;
  91. struct opregion_asle;
  92. struct intel_opregion {
  93. struct opregion_header *header;
  94. struct opregion_acpi *acpi;
  95. struct opregion_swsci *swsci;
  96. struct opregion_asle *asle;
  97. void *vbt;
  98. };
  99. #define OPREGION_SIZE (8*1024)
  100. struct intel_overlay;
  101. struct intel_overlay_error_state;
  102. struct drm_i915_master_private {
  103. drm_local_map_t *sarea;
  104. struct _drm_i915_sarea *sarea_priv;
  105. };
  106. #define I915_FENCE_REG_NONE -1
  107. struct drm_i915_fence_reg {
  108. struct drm_gem_object *obj;
  109. struct list_head lru_list;
  110. };
  111. struct sdvo_device_mapping {
  112. u8 dvo_port;
  113. u8 slave_addr;
  114. u8 dvo_wiring;
  115. u8 initialized;
  116. u8 ddc_pin;
  117. };
  118. struct drm_i915_error_state {
  119. u32 eir;
  120. u32 pgtbl_er;
  121. u32 pipeastat;
  122. u32 pipebstat;
  123. u32 ipeir;
  124. u32 ipehr;
  125. u32 instdone;
  126. u32 acthd;
  127. u32 instpm;
  128. u32 instps;
  129. u32 instdone1;
  130. u32 seqno;
  131. u64 bbaddr;
  132. struct timeval time;
  133. struct drm_i915_error_object {
  134. int page_count;
  135. u32 gtt_offset;
  136. u32 *pages[0];
  137. } *ringbuffer, *batchbuffer[2];
  138. struct drm_i915_error_buffer {
  139. size_t size;
  140. u32 name;
  141. u32 seqno;
  142. u32 gtt_offset;
  143. u32 read_domains;
  144. u32 write_domain;
  145. u32 fence_reg;
  146. s32 pinned:2;
  147. u32 tiling:2;
  148. u32 dirty:1;
  149. u32 purgeable:1;
  150. } *active_bo;
  151. u32 active_bo_count;
  152. struct intel_overlay_error_state *overlay;
  153. };
  154. struct drm_i915_display_funcs {
  155. void (*dpms)(struct drm_crtc *crtc, int mode);
  156. bool (*fbc_enabled)(struct drm_device *dev);
  157. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  158. void (*disable_fbc)(struct drm_device *dev);
  159. int (*get_display_clock_speed)(struct drm_device *dev);
  160. int (*get_fifo_size)(struct drm_device *dev, int plane);
  161. void (*update_wm)(struct drm_device *dev, int planea_clock,
  162. int planeb_clock, int sr_hdisplay, int sr_htotal,
  163. int pixel_size);
  164. /* clock updates for mode set */
  165. /* cursor updates */
  166. /* render clock increase/decrease */
  167. /* display clock increase/decrease */
  168. /* pll clock increase/decrease */
  169. /* clock gating init */
  170. };
  171. struct intel_device_info {
  172. u8 gen;
  173. u8 is_mobile : 1;
  174. u8 is_i8xx : 1;
  175. u8 is_i85x : 1;
  176. u8 is_i915g : 1;
  177. u8 is_i9xx : 1;
  178. u8 is_i945gm : 1;
  179. u8 is_i965g : 1;
  180. u8 is_i965gm : 1;
  181. u8 is_g33 : 1;
  182. u8 need_gfx_hws : 1;
  183. u8 is_g4x : 1;
  184. u8 is_pineview : 1;
  185. u8 is_broadwater : 1;
  186. u8 is_crestline : 1;
  187. u8 is_ironlake : 1;
  188. u8 has_fbc : 1;
  189. u8 has_rc6 : 1;
  190. u8 has_pipe_cxsr : 1;
  191. u8 has_hotplug : 1;
  192. u8 cursor_needs_physical : 1;
  193. u8 has_overlay : 1;
  194. u8 overlay_needs_physical : 1;
  195. };
  196. enum no_fbc_reason {
  197. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  198. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  199. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  200. FBC_BAD_PLANE, /* fbc not supported on plane */
  201. FBC_NOT_TILED, /* buffer not tiled */
  202. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  203. };
  204. enum intel_pch {
  205. PCH_IBX, /* Ibexpeak PCH */
  206. PCH_CPT, /* Cougarpoint PCH */
  207. };
  208. #define QUIRK_PIPEA_FORCE (1<<0)
  209. struct intel_fbdev;
  210. typedef struct drm_i915_private {
  211. struct drm_device *dev;
  212. const struct intel_device_info *info;
  213. int has_gem;
  214. void __iomem *regs;
  215. struct pci_dev *bridge_dev;
  216. struct intel_ring_buffer render_ring;
  217. struct intel_ring_buffer bsd_ring;
  218. uint32_t next_seqno;
  219. drm_dma_handle_t *status_page_dmah;
  220. void *seqno_page;
  221. dma_addr_t dma_status_page;
  222. uint32_t counter;
  223. unsigned int seqno_gfx_addr;
  224. drm_local_map_t hws_map;
  225. struct drm_gem_object *seqno_obj;
  226. struct drm_gem_object *pwrctx;
  227. struct drm_gem_object *renderctx;
  228. struct resource mch_res;
  229. unsigned int cpp;
  230. int back_offset;
  231. int front_offset;
  232. int current_page;
  233. int page_flipping;
  234. #define I915_DEBUG_READ (1<<0)
  235. #define I915_DEBUG_WRITE (1<<1)
  236. unsigned long debug_flags;
  237. wait_queue_head_t irq_queue;
  238. atomic_t irq_received;
  239. /** Protects user_irq_refcount and irq_mask_reg */
  240. spinlock_t user_irq_lock;
  241. u32 trace_irq_seqno;
  242. /** Cached value of IMR to avoid reads in updating the bitfield */
  243. u32 irq_mask_reg;
  244. u32 pipestat[2];
  245. /** splitted irq regs for graphics and display engine on Ironlake,
  246. irq_mask_reg is still used for display irq. */
  247. u32 gt_irq_mask_reg;
  248. u32 gt_irq_enable_reg;
  249. u32 de_irq_enable_reg;
  250. u32 pch_irq_mask_reg;
  251. u32 pch_irq_enable_reg;
  252. u32 hotplug_supported_mask;
  253. struct work_struct hotplug_work;
  254. int tex_lru_log_granularity;
  255. int allow_batchbuffer;
  256. struct mem_block *agp_heap;
  257. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  258. int vblank_pipe;
  259. int num_pipe;
  260. /* For hangcheck timer */
  261. #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
  262. struct timer_list hangcheck_timer;
  263. int hangcheck_count;
  264. uint32_t last_acthd;
  265. uint32_t last_instdone;
  266. uint32_t last_instdone1;
  267. struct drm_mm vram;
  268. unsigned long cfb_size;
  269. unsigned long cfb_pitch;
  270. int cfb_fence;
  271. int cfb_plane;
  272. int irq_enabled;
  273. struct intel_opregion opregion;
  274. /* overlay */
  275. struct intel_overlay *overlay;
  276. /* LVDS info */
  277. int backlight_level; /* restore backlight to this value */
  278. bool panel_wants_dither;
  279. struct drm_display_mode *panel_fixed_mode;
  280. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  281. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  282. /* Feature bits from the VBIOS */
  283. unsigned int int_tv_support:1;
  284. unsigned int lvds_dither:1;
  285. unsigned int lvds_vbt:1;
  286. unsigned int int_crt_support:1;
  287. unsigned int lvds_use_ssc:1;
  288. unsigned int edp_support:1;
  289. int lvds_ssc_freq;
  290. int edp_bpp;
  291. struct notifier_block lid_notifier;
  292. int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
  293. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  294. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  295. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  296. unsigned int fsb_freq, mem_freq, is_ddr3;
  297. spinlock_t error_lock;
  298. struct drm_i915_error_state *first_error;
  299. struct work_struct error_work;
  300. struct workqueue_struct *wq;
  301. /* Display functions */
  302. struct drm_i915_display_funcs display;
  303. /* PCH chipset type */
  304. enum intel_pch pch_type;
  305. unsigned long quirks;
  306. /* Register state */
  307. bool modeset_on_lid;
  308. u8 saveLBB;
  309. u32 saveDSPACNTR;
  310. u32 saveDSPBCNTR;
  311. u32 saveDSPARB;
  312. u32 saveHWS;
  313. u32 savePIPEACONF;
  314. u32 savePIPEBCONF;
  315. u32 savePIPEASRC;
  316. u32 savePIPEBSRC;
  317. u32 saveFPA0;
  318. u32 saveFPA1;
  319. u32 saveDPLL_A;
  320. u32 saveDPLL_A_MD;
  321. u32 saveHTOTAL_A;
  322. u32 saveHBLANK_A;
  323. u32 saveHSYNC_A;
  324. u32 saveVTOTAL_A;
  325. u32 saveVBLANK_A;
  326. u32 saveVSYNC_A;
  327. u32 saveBCLRPAT_A;
  328. u32 saveTRANSACONF;
  329. u32 saveTRANS_HTOTAL_A;
  330. u32 saveTRANS_HBLANK_A;
  331. u32 saveTRANS_HSYNC_A;
  332. u32 saveTRANS_VTOTAL_A;
  333. u32 saveTRANS_VBLANK_A;
  334. u32 saveTRANS_VSYNC_A;
  335. u32 savePIPEASTAT;
  336. u32 saveDSPASTRIDE;
  337. u32 saveDSPASIZE;
  338. u32 saveDSPAPOS;
  339. u32 saveDSPAADDR;
  340. u32 saveDSPASURF;
  341. u32 saveDSPATILEOFF;
  342. u32 savePFIT_PGM_RATIOS;
  343. u32 saveBLC_HIST_CTL;
  344. u32 saveBLC_PWM_CTL;
  345. u32 saveBLC_PWM_CTL2;
  346. u32 saveBLC_CPU_PWM_CTL;
  347. u32 saveBLC_CPU_PWM_CTL2;
  348. u32 saveFPB0;
  349. u32 saveFPB1;
  350. u32 saveDPLL_B;
  351. u32 saveDPLL_B_MD;
  352. u32 saveHTOTAL_B;
  353. u32 saveHBLANK_B;
  354. u32 saveHSYNC_B;
  355. u32 saveVTOTAL_B;
  356. u32 saveVBLANK_B;
  357. u32 saveVSYNC_B;
  358. u32 saveBCLRPAT_B;
  359. u32 saveTRANSBCONF;
  360. u32 saveTRANS_HTOTAL_B;
  361. u32 saveTRANS_HBLANK_B;
  362. u32 saveTRANS_HSYNC_B;
  363. u32 saveTRANS_VTOTAL_B;
  364. u32 saveTRANS_VBLANK_B;
  365. u32 saveTRANS_VSYNC_B;
  366. u32 savePIPEBSTAT;
  367. u32 saveDSPBSTRIDE;
  368. u32 saveDSPBSIZE;
  369. u32 saveDSPBPOS;
  370. u32 saveDSPBADDR;
  371. u32 saveDSPBSURF;
  372. u32 saveDSPBTILEOFF;
  373. u32 saveVGA0;
  374. u32 saveVGA1;
  375. u32 saveVGA_PD;
  376. u32 saveVGACNTRL;
  377. u32 saveADPA;
  378. u32 saveLVDS;
  379. u32 savePP_ON_DELAYS;
  380. u32 savePP_OFF_DELAYS;
  381. u32 saveDVOA;
  382. u32 saveDVOB;
  383. u32 saveDVOC;
  384. u32 savePP_ON;
  385. u32 savePP_OFF;
  386. u32 savePP_CONTROL;
  387. u32 savePP_DIVISOR;
  388. u32 savePFIT_CONTROL;
  389. u32 save_palette_a[256];
  390. u32 save_palette_b[256];
  391. u32 saveDPFC_CB_BASE;
  392. u32 saveFBC_CFB_BASE;
  393. u32 saveFBC_LL_BASE;
  394. u32 saveFBC_CONTROL;
  395. u32 saveFBC_CONTROL2;
  396. u32 saveIER;
  397. u32 saveIIR;
  398. u32 saveIMR;
  399. u32 saveDEIER;
  400. u32 saveDEIMR;
  401. u32 saveGTIER;
  402. u32 saveGTIMR;
  403. u32 saveFDI_RXA_IMR;
  404. u32 saveFDI_RXB_IMR;
  405. u32 saveCACHE_MODE_0;
  406. u32 saveMI_ARB_STATE;
  407. u32 saveSWF0[16];
  408. u32 saveSWF1[16];
  409. u32 saveSWF2[3];
  410. u8 saveMSR;
  411. u8 saveSR[8];
  412. u8 saveGR[25];
  413. u8 saveAR_INDEX;
  414. u8 saveAR[21];
  415. u8 saveDACMASK;
  416. u8 saveCR[37];
  417. uint64_t saveFENCE[16];
  418. u32 saveCURACNTR;
  419. u32 saveCURAPOS;
  420. u32 saveCURABASE;
  421. u32 saveCURBCNTR;
  422. u32 saveCURBPOS;
  423. u32 saveCURBBASE;
  424. u32 saveCURSIZE;
  425. u32 saveDP_B;
  426. u32 saveDP_C;
  427. u32 saveDP_D;
  428. u32 savePIPEA_GMCH_DATA_M;
  429. u32 savePIPEB_GMCH_DATA_M;
  430. u32 savePIPEA_GMCH_DATA_N;
  431. u32 savePIPEB_GMCH_DATA_N;
  432. u32 savePIPEA_DP_LINK_M;
  433. u32 savePIPEB_DP_LINK_M;
  434. u32 savePIPEA_DP_LINK_N;
  435. u32 savePIPEB_DP_LINK_N;
  436. u32 saveFDI_RXA_CTL;
  437. u32 saveFDI_TXA_CTL;
  438. u32 saveFDI_RXB_CTL;
  439. u32 saveFDI_TXB_CTL;
  440. u32 savePFA_CTL_1;
  441. u32 savePFB_CTL_1;
  442. u32 savePFA_WIN_SZ;
  443. u32 savePFB_WIN_SZ;
  444. u32 savePFA_WIN_POS;
  445. u32 savePFB_WIN_POS;
  446. u32 savePCH_DREF_CONTROL;
  447. u32 saveDISP_ARB_CTL;
  448. u32 savePIPEA_DATA_M1;
  449. u32 savePIPEA_DATA_N1;
  450. u32 savePIPEA_LINK_M1;
  451. u32 savePIPEA_LINK_N1;
  452. u32 savePIPEB_DATA_M1;
  453. u32 savePIPEB_DATA_N1;
  454. u32 savePIPEB_LINK_M1;
  455. u32 savePIPEB_LINK_N1;
  456. u32 saveMCHBAR_RENDER_STANDBY;
  457. struct {
  458. struct drm_mm gtt_space;
  459. struct io_mapping *gtt_mapping;
  460. int gtt_mtrr;
  461. /**
  462. * Membership on list of all loaded devices, used to evict
  463. * inactive buffers under memory pressure.
  464. *
  465. * Modifications should only be done whilst holding the
  466. * shrink_list_lock spinlock.
  467. */
  468. struct list_head shrink_list;
  469. /**
  470. * List of objects which are not in the ringbuffer but which
  471. * still have a write_domain which needs to be flushed before
  472. * unbinding.
  473. *
  474. * last_rendering_seqno is 0 while an object is in this list.
  475. *
  476. * A reference is held on the buffer while on this list.
  477. */
  478. struct list_head flushing_list;
  479. /**
  480. * List of objects currently pending a GPU write flush.
  481. *
  482. * All elements on this list will belong to either the
  483. * active_list or flushing_list, last_rendering_seqno can
  484. * be used to differentiate between the two elements.
  485. */
  486. struct list_head gpu_write_list;
  487. /**
  488. * LRU list of objects which are not in the ringbuffer and
  489. * are ready to unbind, but are still in the GTT.
  490. *
  491. * last_rendering_seqno is 0 while an object is in this list.
  492. *
  493. * A reference is not held on the buffer while on this list,
  494. * as merely being GTT-bound shouldn't prevent its being
  495. * freed, and we'll pull it off the list in the free path.
  496. */
  497. struct list_head inactive_list;
  498. /** LRU list of objects with fence regs on them. */
  499. struct list_head fence_list;
  500. /**
  501. * List of objects currently pending being freed.
  502. *
  503. * These objects are no longer in use, but due to a signal
  504. * we were prevented from freeing them at the appointed time.
  505. */
  506. struct list_head deferred_free_list;
  507. /**
  508. * We leave the user IRQ off as much as possible,
  509. * but this means that requests will finish and never
  510. * be retired once the system goes idle. Set a timer to
  511. * fire periodically while the ring is running. When it
  512. * fires, go retire requests.
  513. */
  514. struct delayed_work retire_work;
  515. /**
  516. * Waiting sequence number, if any
  517. */
  518. uint32_t waiting_gem_seqno;
  519. /**
  520. * Last seq seen at irq time
  521. */
  522. uint32_t irq_gem_seqno;
  523. /**
  524. * Flag if the X Server, and thus DRM, is not currently in
  525. * control of the device.
  526. *
  527. * This is set between LeaveVT and EnterVT. It needs to be
  528. * replaced with a semaphore. It also needs to be
  529. * transitioned away from for kernel modesetting.
  530. */
  531. int suspended;
  532. /**
  533. * Flag if the hardware appears to be wedged.
  534. *
  535. * This is set when attempts to idle the device timeout.
  536. * It prevents command submission from occuring and makes
  537. * every pending request fail
  538. */
  539. atomic_t wedged;
  540. /** Bit 6 swizzling required for X tiling */
  541. uint32_t bit_6_swizzle_x;
  542. /** Bit 6 swizzling required for Y tiling */
  543. uint32_t bit_6_swizzle_y;
  544. /* storage for physical objects */
  545. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  546. } mm;
  547. struct sdvo_device_mapping sdvo_mappings[2];
  548. /* indicate whether the LVDS_BORDER should be enabled or not */
  549. unsigned int lvds_border_bits;
  550. /* Panel fitter placement and size for Ironlake+ */
  551. u32 pch_pf_pos, pch_pf_size;
  552. struct drm_crtc *plane_to_crtc_mapping[2];
  553. struct drm_crtc *pipe_to_crtc_mapping[2];
  554. wait_queue_head_t pending_flip_queue;
  555. bool flip_pending_is_done;
  556. /* Reclocking support */
  557. bool render_reclock_avail;
  558. bool lvds_downclock_avail;
  559. /* indicate whether the LVDS EDID is OK */
  560. bool lvds_edid_good;
  561. /* indicates the reduced downclock for LVDS*/
  562. int lvds_downclock;
  563. struct work_struct idle_work;
  564. struct timer_list idle_timer;
  565. bool busy;
  566. u16 orig_clock;
  567. int child_dev_num;
  568. struct child_device_config *child_dev;
  569. struct drm_connector *int_lvds_connector;
  570. bool mchbar_need_disable;
  571. u8 cur_delay;
  572. u8 min_delay;
  573. u8 max_delay;
  574. u8 fmax;
  575. u8 fstart;
  576. u64 last_count1;
  577. unsigned long last_time1;
  578. u64 last_count2;
  579. struct timespec last_time2;
  580. unsigned long gfx_power;
  581. int c_m;
  582. int r_t;
  583. u8 corr;
  584. spinlock_t *mchdev_lock;
  585. enum no_fbc_reason no_fbc_reason;
  586. struct drm_mm_node *compressed_fb;
  587. struct drm_mm_node *compressed_llb;
  588. /* list of fbdev register on this device */
  589. struct intel_fbdev *fbdev;
  590. } drm_i915_private_t;
  591. /** driver private structure attached to each drm_gem_object */
  592. struct drm_i915_gem_object {
  593. struct drm_gem_object base;
  594. /** Current space allocated to this object in the GTT, if any. */
  595. struct drm_mm_node *gtt_space;
  596. /** This object's place on the active/flushing/inactive lists */
  597. struct list_head list;
  598. /** This object's place on GPU write list */
  599. struct list_head gpu_write_list;
  600. /** This object's place on eviction list */
  601. struct list_head evict_list;
  602. /**
  603. * This is set if the object is on the active or flushing lists
  604. * (has pending rendering), and is not set if it's on inactive (ready
  605. * to be unbound).
  606. */
  607. unsigned int active : 1;
  608. /**
  609. * This is set if the object has been written to since last bound
  610. * to the GTT
  611. */
  612. unsigned int dirty : 1;
  613. /**
  614. * Fence register bits (if any) for this object. Will be set
  615. * as needed when mapped into the GTT.
  616. * Protected by dev->struct_mutex.
  617. *
  618. * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  619. */
  620. signed int fence_reg : 5;
  621. /**
  622. * Used for checking the object doesn't appear more than once
  623. * in an execbuffer object list.
  624. */
  625. unsigned int in_execbuffer : 1;
  626. /**
  627. * Advice: are the backing pages purgeable?
  628. */
  629. unsigned int madv : 2;
  630. /**
  631. * Refcount for the pages array. With the current locking scheme, there
  632. * are at most two concurrent users: Binding a bo to the gtt and
  633. * pwrite/pread using physical addresses. So two bits for a maximum
  634. * of two users are enough.
  635. */
  636. unsigned int pages_refcount : 2;
  637. #define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
  638. /**
  639. * Current tiling mode for the object.
  640. */
  641. unsigned int tiling_mode : 2;
  642. /** How many users have pinned this object in GTT space. The following
  643. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  644. * (via user_pin_count), execbuffer (objects are not allowed multiple
  645. * times for the same batchbuffer), and the framebuffer code. When
  646. * switching/pageflipping, the framebuffer code has at most two buffers
  647. * pinned per crtc.
  648. *
  649. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  650. * bits with absolutely no headroom. So use 4 bits. */
  651. unsigned int pin_count : 4;
  652. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  653. /** AGP memory structure for our GTT binding. */
  654. DRM_AGP_MEM *agp_mem;
  655. struct page **pages;
  656. /**
  657. * Current offset of the object in GTT space.
  658. *
  659. * This is the same as gtt_space->start
  660. */
  661. uint32_t gtt_offset;
  662. /* Which ring is refering to is this object */
  663. struct intel_ring_buffer *ring;
  664. /**
  665. * Fake offset for use by mmap(2)
  666. */
  667. uint64_t mmap_offset;
  668. /** Breadcrumb of last rendering to the buffer. */
  669. uint32_t last_rendering_seqno;
  670. /** Current tiling stride for the object, if it's tiled. */
  671. uint32_t stride;
  672. /** Record of address bit 17 of each page at last unbind. */
  673. unsigned long *bit_17;
  674. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  675. uint32_t agp_type;
  676. /**
  677. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  678. * flags which individual pages are valid.
  679. */
  680. uint8_t *page_cpu_valid;
  681. /** User space pin count and filp owning the pin */
  682. uint32_t user_pin_count;
  683. struct drm_file *pin_filp;
  684. /** for phy allocated objects */
  685. struct drm_i915_gem_phys_object *phys_obj;
  686. /**
  687. * Number of crtcs where this object is currently the fb, but
  688. * will be page flipped away on the next vblank. When it
  689. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  690. */
  691. atomic_t pending_flip;
  692. };
  693. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  694. /**
  695. * Request queue structure.
  696. *
  697. * The request queue allows us to note sequence numbers that have been emitted
  698. * and may be associated with active buffers to be retired.
  699. *
  700. * By keeping this list, we can avoid having to do questionable
  701. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  702. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  703. */
  704. struct drm_i915_gem_request {
  705. /** On Which ring this request was generated */
  706. struct intel_ring_buffer *ring;
  707. /** GEM sequence number associated with this request. */
  708. uint32_t seqno;
  709. /** Time at which this request was emitted, in jiffies. */
  710. unsigned long emitted_jiffies;
  711. /** global list entry for this request */
  712. struct list_head list;
  713. /** file_priv list entry for this request */
  714. struct list_head client_list;
  715. };
  716. struct drm_i915_file_private {
  717. struct {
  718. struct list_head request_list;
  719. } mm;
  720. };
  721. enum intel_chip_family {
  722. CHIP_I8XX = 0x01,
  723. CHIP_I9XX = 0x02,
  724. CHIP_I915 = 0x04,
  725. CHIP_I965 = 0x08,
  726. };
  727. extern struct drm_ioctl_desc i915_ioctls[];
  728. extern int i915_max_ioctl;
  729. extern unsigned int i915_fbpercrtc;
  730. extern unsigned int i915_powersave;
  731. extern unsigned int i915_lvds_downclock;
  732. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  733. extern int i915_resume(struct drm_device *dev);
  734. extern void i915_save_display(struct drm_device *dev);
  735. extern void i915_restore_display(struct drm_device *dev);
  736. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  737. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  738. /* i915_dma.c */
  739. extern void i915_kernel_lost_context(struct drm_device * dev);
  740. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  741. extern int i915_driver_unload(struct drm_device *);
  742. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  743. extern void i915_driver_lastclose(struct drm_device * dev);
  744. extern void i915_driver_preclose(struct drm_device *dev,
  745. struct drm_file *file_priv);
  746. extern void i915_driver_postclose(struct drm_device *dev,
  747. struct drm_file *file_priv);
  748. extern int i915_driver_device_is_agp(struct drm_device * dev);
  749. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  750. unsigned long arg);
  751. extern int i915_emit_box(struct drm_device *dev,
  752. struct drm_clip_rect *boxes,
  753. int i, int DR1, int DR4);
  754. extern int i965_reset(struct drm_device *dev, u8 flags);
  755. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  756. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  757. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  758. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  759. /* i915_irq.c */
  760. void i915_hangcheck_elapsed(unsigned long data);
  761. extern int i915_irq_emit(struct drm_device *dev, void *data,
  762. struct drm_file *file_priv);
  763. extern int i915_irq_wait(struct drm_device *dev, void *data,
  764. struct drm_file *file_priv);
  765. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  766. extern void i915_enable_interrupt (struct drm_device *dev);
  767. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  768. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  769. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  770. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  771. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  772. struct drm_file *file_priv);
  773. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  774. struct drm_file *file_priv);
  775. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  776. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  777. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  778. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  779. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  780. struct drm_file *file_priv);
  781. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  782. extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
  783. extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
  784. u32 mask);
  785. extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
  786. u32 mask);
  787. void
  788. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  789. void
  790. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  791. void intel_enable_asle (struct drm_device *dev);
  792. #ifdef CONFIG_DEBUG_FS
  793. extern void i915_destroy_error_state(struct drm_device *dev);
  794. #else
  795. #define i915_destroy_error_state(x)
  796. #endif
  797. /* i915_mem.c */
  798. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  799. struct drm_file *file_priv);
  800. extern int i915_mem_free(struct drm_device *dev, void *data,
  801. struct drm_file *file_priv);
  802. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  803. struct drm_file *file_priv);
  804. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  805. struct drm_file *file_priv);
  806. extern void i915_mem_takedown(struct mem_block **heap);
  807. extern void i915_mem_release(struct drm_device * dev,
  808. struct drm_file *file_priv, struct mem_block *heap);
  809. /* i915_gem.c */
  810. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  811. struct drm_file *file_priv);
  812. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  813. struct drm_file *file_priv);
  814. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  815. struct drm_file *file_priv);
  816. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  817. struct drm_file *file_priv);
  818. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  819. struct drm_file *file_priv);
  820. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  821. struct drm_file *file_priv);
  822. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  823. struct drm_file *file_priv);
  824. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  825. struct drm_file *file_priv);
  826. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  827. struct drm_file *file_priv);
  828. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  829. struct drm_file *file_priv);
  830. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  831. struct drm_file *file_priv);
  832. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  833. struct drm_file *file_priv);
  834. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  835. struct drm_file *file_priv);
  836. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  837. struct drm_file *file_priv);
  838. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  839. struct drm_file *file_priv);
  840. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  841. struct drm_file *file_priv);
  842. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  843. struct drm_file *file_priv);
  844. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  845. struct drm_file *file_priv);
  846. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  847. struct drm_file *file_priv);
  848. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  849. struct drm_file *file_priv);
  850. void i915_gem_load(struct drm_device *dev);
  851. int i915_gem_init_object(struct drm_gem_object *obj);
  852. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  853. size_t size);
  854. void i915_gem_free_object(struct drm_gem_object *obj);
  855. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  856. void i915_gem_object_unpin(struct drm_gem_object *obj);
  857. int i915_gem_object_unbind(struct drm_gem_object *obj);
  858. void i915_gem_release_mmap(struct drm_gem_object *obj);
  859. void i915_gem_lastclose(struct drm_device *dev);
  860. uint32_t i915_get_gem_seqno(struct drm_device *dev,
  861. struct intel_ring_buffer *ring);
  862. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  863. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  864. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  865. void i915_gem_retire_requests(struct drm_device *dev);
  866. void i915_gem_clflush_object(struct drm_gem_object *obj);
  867. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  868. uint32_t read_domains,
  869. uint32_t write_domain);
  870. int i915_gem_init_ringbuffer(struct drm_device *dev);
  871. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  872. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  873. unsigned long end);
  874. int i915_gpu_idle(struct drm_device *dev);
  875. int i915_gem_idle(struct drm_device *dev);
  876. uint32_t i915_add_request(struct drm_device *dev,
  877. struct drm_file *file_priv,
  878. struct drm_i915_gem_request *request,
  879. struct intel_ring_buffer *ring);
  880. int i915_do_wait_request(struct drm_device *dev,
  881. uint32_t seqno,
  882. bool interruptible,
  883. struct intel_ring_buffer *ring);
  884. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  885. void i915_gem_process_flushing_list(struct drm_device *dev,
  886. uint32_t flush_domains,
  887. struct intel_ring_buffer *ring);
  888. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  889. int write);
  890. int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
  891. int i915_gem_attach_phys_object(struct drm_device *dev,
  892. struct drm_gem_object *obj,
  893. int id,
  894. int align);
  895. void i915_gem_detach_phys_object(struct drm_device *dev,
  896. struct drm_gem_object *obj);
  897. void i915_gem_free_all_phys_object(struct drm_device *dev);
  898. int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
  899. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  900. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  901. int i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
  902. void i915_gem_shrinker_init(void);
  903. void i915_gem_shrinker_exit(void);
  904. /* i915_gem_evict.c */
  905. int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
  906. int i915_gem_evict_everything(struct drm_device *dev);
  907. int i915_gem_evict_inactive(struct drm_device *dev);
  908. /* i915_gem_tiling.c */
  909. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  910. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  911. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  912. bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
  913. int tiling_mode);
  914. bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
  915. int tiling_mode);
  916. /* i915_gem_debug.c */
  917. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  918. const char *where, uint32_t mark);
  919. #if WATCH_INACTIVE
  920. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  921. #else
  922. #define i915_verify_inactive(dev, file, line)
  923. #endif
  924. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  925. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  926. const char *where, uint32_t mark);
  927. void i915_dump_lru(struct drm_device *dev, const char *where);
  928. /* i915_debugfs.c */
  929. int i915_debugfs_init(struct drm_minor *minor);
  930. void i915_debugfs_cleanup(struct drm_minor *minor);
  931. /* i915_suspend.c */
  932. extern int i915_save_state(struct drm_device *dev);
  933. extern int i915_restore_state(struct drm_device *dev);
  934. /* i915_suspend.c */
  935. extern int i915_save_state(struct drm_device *dev);
  936. extern int i915_restore_state(struct drm_device *dev);
  937. /* intel_opregion.c */
  938. extern int intel_opregion_setup(struct drm_device *dev);
  939. #ifdef CONFIG_ACPI
  940. extern void intel_opregion_init(struct drm_device *dev);
  941. extern void intel_opregion_fini(struct drm_device *dev);
  942. extern void intel_opregion_asle_intr(struct drm_device *dev);
  943. extern void intel_opregion_gse_intr(struct drm_device *dev);
  944. extern void intel_opregion_enable_asle(struct drm_device *dev);
  945. #else
  946. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  947. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  948. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  949. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  950. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  951. #endif
  952. /* modesetting */
  953. extern void intel_modeset_init(struct drm_device *dev);
  954. extern void intel_modeset_cleanup(struct drm_device *dev);
  955. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  956. extern void i8xx_disable_fbc(struct drm_device *dev);
  957. extern void g4x_disable_fbc(struct drm_device *dev);
  958. extern void ironlake_disable_fbc(struct drm_device *dev);
  959. extern void intel_disable_fbc(struct drm_device *dev);
  960. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  961. extern bool intel_fbc_enabled(struct drm_device *dev);
  962. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  963. extern void intel_detect_pch (struct drm_device *dev);
  964. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  965. /* overlay */
  966. #ifdef CONFIG_DEBUG_FS
  967. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  968. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  969. #endif
  970. /**
  971. * Lock test for when it's just for synchronization of ring access.
  972. *
  973. * In that case, we don't need to do it when GEM is initialized as nobody else
  974. * has access to the ring.
  975. */
  976. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  977. if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
  978. == NULL) \
  979. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  980. } while (0)
  981. static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
  982. {
  983. u32 val;
  984. val = readl(dev_priv->regs + reg);
  985. if (dev_priv->debug_flags & I915_DEBUG_READ)
  986. printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
  987. return val;
  988. }
  989. static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
  990. u32 val)
  991. {
  992. writel(val, dev_priv->regs + reg);
  993. if (dev_priv->debug_flags & I915_DEBUG_WRITE)
  994. printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
  995. }
  996. #define I915_READ(reg) i915_read(dev_priv, (reg))
  997. #define I915_WRITE(reg, val) i915_write(dev_priv, (reg), (val))
  998. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  999. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  1000. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  1001. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  1002. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  1003. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  1004. #define POSTING_READ(reg) (void)I915_READ(reg)
  1005. #define POSTING_READ16(reg) (void)I915_READ16(reg)
  1006. #define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
  1007. I915_DEBUG_WRITE)
  1008. #define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
  1009. I915_DEBUG_WRITE))
  1010. #define I915_VERBOSE 0
  1011. #define BEGIN_LP_RING(n) do { \
  1012. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1013. if (I915_VERBOSE) \
  1014. DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
  1015. intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
  1016. } while (0)
  1017. #define OUT_RING(x) do { \
  1018. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1019. if (I915_VERBOSE) \
  1020. DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
  1021. intel_ring_emit(dev, &dev_priv__->render_ring, x); \
  1022. } while (0)
  1023. #define ADVANCE_LP_RING() do { \
  1024. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1025. if (I915_VERBOSE) \
  1026. DRM_DEBUG("ADVANCE_LP_RING %x\n", \
  1027. dev_priv__->render_ring.tail); \
  1028. intel_ring_advance(dev, &dev_priv__->render_ring); \
  1029. } while(0)
  1030. /**
  1031. * Reads a dword out of the status page, which is written to from the command
  1032. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  1033. * MI_STORE_DATA_IMM.
  1034. *
  1035. * The following dwords have a reserved meaning:
  1036. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  1037. * 0x04: ring 0 head pointer
  1038. * 0x05: ring 1 head pointer (915-class)
  1039. * 0x06: ring 2 head pointer (915-class)
  1040. * 0x10-0x1b: Context status DWords (GM45)
  1041. * 0x1f: Last written status offset. (GM45)
  1042. *
  1043. * The area from dword 0x20 to 0x3ff is available for driver usage.
  1044. */
  1045. #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
  1046. (dev_priv->render_ring.status_page.page_addr))[reg])
  1047. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  1048. #define I915_GEM_HWS_INDEX 0x20
  1049. #define I915_BREADCRUMB_INDEX 0x21
  1050. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  1051. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1052. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1053. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1054. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1055. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1056. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1057. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1058. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1059. #define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
  1060. #define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
  1061. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1062. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1063. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1064. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1065. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1066. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1067. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1068. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1069. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1070. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1071. #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
  1072. #define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
  1073. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1074. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1075. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1076. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1077. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1078. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1079. #define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
  1080. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1081. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1082. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1083. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1084. * rows, which changed the alignment requirements and fence programming.
  1085. */
  1086. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  1087. IS_I915GM(dev)))
  1088. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
  1089. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1090. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1091. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1092. #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
  1093. !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
  1094. !IS_GEN6(dev))
  1095. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1096. /* dsparb controlled by hw only */
  1097. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1098. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
  1099. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1100. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1101. #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
  1102. #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
  1103. IS_GEN6(dev))
  1104. #define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
  1105. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1106. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1107. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  1108. #endif