sata_sx4.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516
  1. /*
  2. * sata_sx4.c - Promise SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/sched.h>
  40. #include <linux/device.h>
  41. #include "scsi.h"
  42. #include <scsi/scsi_host.h>
  43. #include <linux/libata.h>
  44. #include <asm/io.h>
  45. #include "sata_promise.h"
  46. #define DRV_NAME "sata_sx4"
  47. #define DRV_VERSION "0.7"
  48. enum {
  49. PDC_PRD_TBL = 0x44, /* Direct command DMA table addr */
  50. PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
  51. PDC_HDMA_PKT_SUBMIT = 0x100, /* Host DMA packet pointer addr */
  52. PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
  53. PDC_HDMA_CTLSTAT = 0x12C, /* Host DMA control / status */
  54. PDC_20621_SEQCTL = 0x400,
  55. PDC_20621_SEQMASK = 0x480,
  56. PDC_20621_GENERAL_CTL = 0x484,
  57. PDC_20621_PAGE_SIZE = (32 * 1024),
  58. /* chosen, not constant, values; we design our own DIMM mem map */
  59. PDC_20621_DIMM_WINDOW = 0x0C, /* page# for 32K DIMM window */
  60. PDC_20621_DIMM_BASE = 0x00200000,
  61. PDC_20621_DIMM_DATA = (64 * 1024),
  62. PDC_DIMM_DATA_STEP = (256 * 1024),
  63. PDC_DIMM_WINDOW_STEP = (8 * 1024),
  64. PDC_DIMM_HOST_PRD = (6 * 1024),
  65. PDC_DIMM_HOST_PKT = (128 * 0),
  66. PDC_DIMM_HPKT_PRD = (128 * 1),
  67. PDC_DIMM_ATA_PKT = (128 * 2),
  68. PDC_DIMM_APKT_PRD = (128 * 3),
  69. PDC_DIMM_HEADER_SZ = PDC_DIMM_APKT_PRD + 128,
  70. PDC_PAGE_WINDOW = 0x40,
  71. PDC_PAGE_DATA = PDC_PAGE_WINDOW +
  72. (PDC_20621_DIMM_DATA / PDC_20621_PAGE_SIZE),
  73. PDC_PAGE_SET = PDC_DIMM_DATA_STEP / PDC_20621_PAGE_SIZE,
  74. PDC_CHIP0_OFS = 0xC0000, /* offset of chip #0 */
  75. PDC_20621_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
  76. (1<<23),
  77. board_20621 = 0, /* FastTrak S150 SX4 */
  78. PDC_RESET = (1 << 11), /* HDMA reset */
  79. PDC_MAX_HDMA = 32,
  80. PDC_HDMA_Q_MASK = (PDC_MAX_HDMA - 1),
  81. PDC_DIMM0_SPD_DEV_ADDRESS = 0x50,
  82. PDC_DIMM1_SPD_DEV_ADDRESS = 0x51,
  83. PDC_MAX_DIMM_MODULE = 0x02,
  84. PDC_I2C_CONTROL_OFFSET = 0x48,
  85. PDC_I2C_ADDR_DATA_OFFSET = 0x4C,
  86. PDC_DIMM0_CONTROL_OFFSET = 0x80,
  87. PDC_DIMM1_CONTROL_OFFSET = 0x84,
  88. PDC_SDRAM_CONTROL_OFFSET = 0x88,
  89. PDC_I2C_WRITE = 0x00000000,
  90. PDC_I2C_READ = 0x00000040,
  91. PDC_I2C_START = 0x00000080,
  92. PDC_I2C_MASK_INT = 0x00000020,
  93. PDC_I2C_COMPLETE = 0x00010000,
  94. PDC_I2C_NO_ACK = 0x00100000,
  95. PDC_DIMM_SPD_SUBADDRESS_START = 0x00,
  96. PDC_DIMM_SPD_SUBADDRESS_END = 0x7F,
  97. PDC_DIMM_SPD_ROW_NUM = 3,
  98. PDC_DIMM_SPD_COLUMN_NUM = 4,
  99. PDC_DIMM_SPD_MODULE_ROW = 5,
  100. PDC_DIMM_SPD_TYPE = 11,
  101. PDC_DIMM_SPD_FRESH_RATE = 12,
  102. PDC_DIMM_SPD_BANK_NUM = 17,
  103. PDC_DIMM_SPD_CAS_LATENCY = 18,
  104. PDC_DIMM_SPD_ATTRIBUTE = 21,
  105. PDC_DIMM_SPD_ROW_PRE_CHARGE = 27,
  106. PDC_DIMM_SPD_ROW_ACTIVE_DELAY = 28,
  107. PDC_DIMM_SPD_RAS_CAS_DELAY = 29,
  108. PDC_DIMM_SPD_ACTIVE_PRECHARGE = 30,
  109. PDC_DIMM_SPD_SYSTEM_FREQ = 126,
  110. PDC_CTL_STATUS = 0x08,
  111. PDC_DIMM_WINDOW_CTLR = 0x0C,
  112. PDC_TIME_CONTROL = 0x3C,
  113. PDC_TIME_PERIOD = 0x40,
  114. PDC_TIME_COUNTER = 0x44,
  115. PDC_GENERAL_CTLR = 0x484,
  116. PCI_PLL_INIT = 0x8A531824,
  117. PCI_X_TCOUNT = 0xEE1E5CFF
  118. };
  119. struct pdc_port_priv {
  120. u8 dimm_buf[(ATA_PRD_SZ * ATA_MAX_PRD) + 512];
  121. u8 *pkt;
  122. dma_addr_t pkt_dma;
  123. };
  124. struct pdc_host_priv {
  125. void __iomem *dimm_mmio;
  126. unsigned int doing_hdma;
  127. unsigned int hdma_prod;
  128. unsigned int hdma_cons;
  129. struct {
  130. struct ata_queued_cmd *qc;
  131. unsigned int seq;
  132. unsigned long pkt_ofs;
  133. } hdma[32];
  134. };
  135. static int pdc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  136. static irqreturn_t pdc20621_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  137. static void pdc_eng_timeout(struct ata_port *ap);
  138. static void pdc_20621_phy_reset (struct ata_port *ap);
  139. static int pdc_port_start(struct ata_port *ap);
  140. static void pdc_port_stop(struct ata_port *ap);
  141. static void pdc20621_qc_prep(struct ata_queued_cmd *qc);
  142. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  143. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  144. static void pdc20621_host_stop(struct ata_host_set *host_set);
  145. static unsigned int pdc20621_dimm_init(struct ata_probe_ent *pe);
  146. static int pdc20621_detect_dimm(struct ata_probe_ent *pe);
  147. static unsigned int pdc20621_i2c_read(struct ata_probe_ent *pe,
  148. u32 device, u32 subaddr, u32 *pdata);
  149. static int pdc20621_prog_dimm0(struct ata_probe_ent *pe);
  150. static unsigned int pdc20621_prog_dimm_global(struct ata_probe_ent *pe);
  151. #ifdef ATA_VERBOSE_DEBUG
  152. static void pdc20621_get_from_dimm(struct ata_probe_ent *pe,
  153. void *psource, u32 offset, u32 size);
  154. #endif
  155. static void pdc20621_put_to_dimm(struct ata_probe_ent *pe,
  156. void *psource, u32 offset, u32 size);
  157. static void pdc20621_irq_clear(struct ata_port *ap);
  158. static int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc);
  159. static Scsi_Host_Template pdc_sata_sht = {
  160. .module = THIS_MODULE,
  161. .name = DRV_NAME,
  162. .ioctl = ata_scsi_ioctl,
  163. .queuecommand = ata_scsi_queuecmd,
  164. .eh_strategy_handler = ata_scsi_error,
  165. .can_queue = ATA_DEF_QUEUE,
  166. .this_id = ATA_SHT_THIS_ID,
  167. .sg_tablesize = LIBATA_MAX_PRD,
  168. .max_sectors = ATA_MAX_SECTORS,
  169. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  170. .emulated = ATA_SHT_EMULATED,
  171. .use_clustering = ATA_SHT_USE_CLUSTERING,
  172. .proc_name = DRV_NAME,
  173. .dma_boundary = ATA_DMA_BOUNDARY,
  174. .slave_configure = ata_scsi_slave_config,
  175. .bios_param = ata_std_bios_param,
  176. .ordered_flush = 1,
  177. };
  178. static const struct ata_port_operations pdc_20621_ops = {
  179. .port_disable = ata_port_disable,
  180. .tf_load = pdc_tf_load_mmio,
  181. .tf_read = ata_tf_read,
  182. .check_status = ata_check_status,
  183. .exec_command = pdc_exec_command_mmio,
  184. .dev_select = ata_std_dev_select,
  185. .phy_reset = pdc_20621_phy_reset,
  186. .qc_prep = pdc20621_qc_prep,
  187. .qc_issue = pdc20621_qc_issue_prot,
  188. .eng_timeout = pdc_eng_timeout,
  189. .irq_handler = pdc20621_interrupt,
  190. .irq_clear = pdc20621_irq_clear,
  191. .port_start = pdc_port_start,
  192. .port_stop = pdc_port_stop,
  193. .host_stop = pdc20621_host_stop,
  194. };
  195. static struct ata_port_info pdc_port_info[] = {
  196. /* board_20621 */
  197. {
  198. .sht = &pdc_sata_sht,
  199. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  200. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  201. .pio_mask = 0x1f, /* pio0-4 */
  202. .mwdma_mask = 0x07, /* mwdma0-2 */
  203. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  204. .port_ops = &pdc_20621_ops,
  205. },
  206. };
  207. static struct pci_device_id pdc_sata_pci_tbl[] = {
  208. { PCI_VENDOR_ID_PROMISE, 0x6622, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  209. board_20621 },
  210. { } /* terminate list */
  211. };
  212. static struct pci_driver pdc_sata_pci_driver = {
  213. .name = DRV_NAME,
  214. .id_table = pdc_sata_pci_tbl,
  215. .probe = pdc_sata_init_one,
  216. .remove = ata_pci_remove_one,
  217. };
  218. static void pdc20621_host_stop(struct ata_host_set *host_set)
  219. {
  220. struct pci_dev *pdev = to_pci_dev(host_set->dev);
  221. struct pdc_host_priv *hpriv = host_set->private_data;
  222. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  223. pci_iounmap(pdev, dimm_mmio);
  224. kfree(hpriv);
  225. pci_iounmap(pdev, host_set->mmio_base);
  226. }
  227. static int pdc_port_start(struct ata_port *ap)
  228. {
  229. struct device *dev = ap->host_set->dev;
  230. struct pdc_port_priv *pp;
  231. int rc;
  232. rc = ata_port_start(ap);
  233. if (rc)
  234. return rc;
  235. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  236. if (!pp) {
  237. rc = -ENOMEM;
  238. goto err_out;
  239. }
  240. memset(pp, 0, sizeof(*pp));
  241. pp->pkt = dma_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
  242. if (!pp->pkt) {
  243. rc = -ENOMEM;
  244. goto err_out_kfree;
  245. }
  246. ap->private_data = pp;
  247. return 0;
  248. err_out_kfree:
  249. kfree(pp);
  250. err_out:
  251. ata_port_stop(ap);
  252. return rc;
  253. }
  254. static void pdc_port_stop(struct ata_port *ap)
  255. {
  256. struct device *dev = ap->host_set->dev;
  257. struct pdc_port_priv *pp = ap->private_data;
  258. ap->private_data = NULL;
  259. dma_free_coherent(dev, 128, pp->pkt, pp->pkt_dma);
  260. kfree(pp);
  261. ata_port_stop(ap);
  262. }
  263. static void pdc_20621_phy_reset (struct ata_port *ap)
  264. {
  265. VPRINTK("ENTER\n");
  266. ap->cbl = ATA_CBL_SATA;
  267. ata_port_probe(ap);
  268. ata_bus_reset(ap);
  269. }
  270. static inline void pdc20621_ata_sg(struct ata_taskfile *tf, u8 *buf,
  271. unsigned int portno,
  272. unsigned int total_len)
  273. {
  274. u32 addr;
  275. unsigned int dw = PDC_DIMM_APKT_PRD >> 2;
  276. u32 *buf32 = (u32 *) buf;
  277. /* output ATA packet S/G table */
  278. addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
  279. (PDC_DIMM_DATA_STEP * portno);
  280. VPRINTK("ATA sg addr 0x%x, %d\n", addr, addr);
  281. buf32[dw] = cpu_to_le32(addr);
  282. buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
  283. VPRINTK("ATA PSG @ %x == (0x%x, 0x%x)\n",
  284. PDC_20621_DIMM_BASE +
  285. (PDC_DIMM_WINDOW_STEP * portno) +
  286. PDC_DIMM_APKT_PRD,
  287. buf32[dw], buf32[dw + 1]);
  288. }
  289. static inline void pdc20621_host_sg(struct ata_taskfile *tf, u8 *buf,
  290. unsigned int portno,
  291. unsigned int total_len)
  292. {
  293. u32 addr;
  294. unsigned int dw = PDC_DIMM_HPKT_PRD >> 2;
  295. u32 *buf32 = (u32 *) buf;
  296. /* output Host DMA packet S/G table */
  297. addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
  298. (PDC_DIMM_DATA_STEP * portno);
  299. buf32[dw] = cpu_to_le32(addr);
  300. buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
  301. VPRINTK("HOST PSG @ %x == (0x%x, 0x%x)\n",
  302. PDC_20621_DIMM_BASE +
  303. (PDC_DIMM_WINDOW_STEP * portno) +
  304. PDC_DIMM_HPKT_PRD,
  305. buf32[dw], buf32[dw + 1]);
  306. }
  307. static inline unsigned int pdc20621_ata_pkt(struct ata_taskfile *tf,
  308. unsigned int devno, u8 *buf,
  309. unsigned int portno)
  310. {
  311. unsigned int i, dw;
  312. u32 *buf32 = (u32 *) buf;
  313. u8 dev_reg;
  314. unsigned int dimm_sg = PDC_20621_DIMM_BASE +
  315. (PDC_DIMM_WINDOW_STEP * portno) +
  316. PDC_DIMM_APKT_PRD;
  317. VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
  318. i = PDC_DIMM_ATA_PKT;
  319. /*
  320. * Set up ATA packet
  321. */
  322. if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
  323. buf[i++] = PDC_PKT_READ;
  324. else if (tf->protocol == ATA_PROT_NODATA)
  325. buf[i++] = PDC_PKT_NODATA;
  326. else
  327. buf[i++] = 0;
  328. buf[i++] = 0; /* reserved */
  329. buf[i++] = portno + 1; /* seq. id */
  330. buf[i++] = 0xff; /* delay seq. id */
  331. /* dimm dma S/G, and next-pkt */
  332. dw = i >> 2;
  333. if (tf->protocol == ATA_PROT_NODATA)
  334. buf32[dw] = 0;
  335. else
  336. buf32[dw] = cpu_to_le32(dimm_sg);
  337. buf32[dw + 1] = 0;
  338. i += 8;
  339. if (devno == 0)
  340. dev_reg = ATA_DEVICE_OBS;
  341. else
  342. dev_reg = ATA_DEVICE_OBS | ATA_DEV1;
  343. /* select device */
  344. buf[i++] = (1 << 5) | PDC_PKT_CLEAR_BSY | ATA_REG_DEVICE;
  345. buf[i++] = dev_reg;
  346. /* device control register */
  347. buf[i++] = (1 << 5) | PDC_REG_DEVCTL;
  348. buf[i++] = tf->ctl;
  349. return i;
  350. }
  351. static inline void pdc20621_host_pkt(struct ata_taskfile *tf, u8 *buf,
  352. unsigned int portno)
  353. {
  354. unsigned int dw;
  355. u32 tmp, *buf32 = (u32 *) buf;
  356. unsigned int host_sg = PDC_20621_DIMM_BASE +
  357. (PDC_DIMM_WINDOW_STEP * portno) +
  358. PDC_DIMM_HOST_PRD;
  359. unsigned int dimm_sg = PDC_20621_DIMM_BASE +
  360. (PDC_DIMM_WINDOW_STEP * portno) +
  361. PDC_DIMM_HPKT_PRD;
  362. VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
  363. VPRINTK("host_sg == 0x%x, %d\n", host_sg, host_sg);
  364. dw = PDC_DIMM_HOST_PKT >> 2;
  365. /*
  366. * Set up Host DMA packet
  367. */
  368. if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
  369. tmp = PDC_PKT_READ;
  370. else
  371. tmp = 0;
  372. tmp |= ((portno + 1 + 4) << 16); /* seq. id */
  373. tmp |= (0xff << 24); /* delay seq. id */
  374. buf32[dw + 0] = cpu_to_le32(tmp);
  375. buf32[dw + 1] = cpu_to_le32(host_sg);
  376. buf32[dw + 2] = cpu_to_le32(dimm_sg);
  377. buf32[dw + 3] = 0;
  378. VPRINTK("HOST PKT @ %x == (0x%x 0x%x 0x%x 0x%x)\n",
  379. PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * portno) +
  380. PDC_DIMM_HOST_PKT,
  381. buf32[dw + 0],
  382. buf32[dw + 1],
  383. buf32[dw + 2],
  384. buf32[dw + 3]);
  385. }
  386. static void pdc20621_dma_prep(struct ata_queued_cmd *qc)
  387. {
  388. struct scatterlist *sg = qc->sg;
  389. struct ata_port *ap = qc->ap;
  390. struct pdc_port_priv *pp = ap->private_data;
  391. void __iomem *mmio = ap->host_set->mmio_base;
  392. struct pdc_host_priv *hpriv = ap->host_set->private_data;
  393. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  394. unsigned int portno = ap->port_no;
  395. unsigned int i, last, idx, total_len = 0, sgt_len;
  396. u32 *buf = (u32 *) &pp->dimm_buf[PDC_DIMM_HEADER_SZ];
  397. assert(qc->flags & ATA_QCFLAG_DMAMAP);
  398. VPRINTK("ata%u: ENTER\n", ap->id);
  399. /* hard-code chip #0 */
  400. mmio += PDC_CHIP0_OFS;
  401. /*
  402. * Build S/G table
  403. */
  404. last = qc->n_elem;
  405. idx = 0;
  406. for (i = 0; i < last; i++) {
  407. buf[idx++] = cpu_to_le32(sg_dma_address(&sg[i]));
  408. buf[idx++] = cpu_to_le32(sg_dma_len(&sg[i]));
  409. total_len += sg_dma_len(&sg[i]);
  410. }
  411. buf[idx - 1] |= cpu_to_le32(ATA_PRD_EOT);
  412. sgt_len = idx * 4;
  413. /*
  414. * Build ATA, host DMA packets
  415. */
  416. pdc20621_host_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
  417. pdc20621_host_pkt(&qc->tf, &pp->dimm_buf[0], portno);
  418. pdc20621_ata_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
  419. i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
  420. if (qc->tf.flags & ATA_TFLAG_LBA48)
  421. i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
  422. else
  423. i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
  424. pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
  425. /* copy three S/G tables and two packets to DIMM MMIO window */
  426. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
  427. &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
  428. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP) +
  429. PDC_DIMM_HOST_PRD,
  430. &pp->dimm_buf[PDC_DIMM_HEADER_SZ], sgt_len);
  431. /* force host FIFO dump */
  432. writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
  433. readl(dimm_mmio); /* MMIO PCI posting flush */
  434. VPRINTK("ata pkt buf ofs %u, prd size %u, mmio copied\n", i, sgt_len);
  435. }
  436. static void pdc20621_nodata_prep(struct ata_queued_cmd *qc)
  437. {
  438. struct ata_port *ap = qc->ap;
  439. struct pdc_port_priv *pp = ap->private_data;
  440. void __iomem *mmio = ap->host_set->mmio_base;
  441. struct pdc_host_priv *hpriv = ap->host_set->private_data;
  442. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  443. unsigned int portno = ap->port_no;
  444. unsigned int i;
  445. VPRINTK("ata%u: ENTER\n", ap->id);
  446. /* hard-code chip #0 */
  447. mmio += PDC_CHIP0_OFS;
  448. i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
  449. if (qc->tf.flags & ATA_TFLAG_LBA48)
  450. i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
  451. else
  452. i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
  453. pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
  454. /* copy three S/G tables and two packets to DIMM MMIO window */
  455. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
  456. &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
  457. /* force host FIFO dump */
  458. writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
  459. readl(dimm_mmio); /* MMIO PCI posting flush */
  460. VPRINTK("ata pkt buf ofs %u, mmio copied\n", i);
  461. }
  462. static void pdc20621_qc_prep(struct ata_queued_cmd *qc)
  463. {
  464. switch (qc->tf.protocol) {
  465. case ATA_PROT_DMA:
  466. pdc20621_dma_prep(qc);
  467. break;
  468. case ATA_PROT_NODATA:
  469. pdc20621_nodata_prep(qc);
  470. break;
  471. default:
  472. break;
  473. }
  474. }
  475. static void __pdc20621_push_hdma(struct ata_queued_cmd *qc,
  476. unsigned int seq,
  477. u32 pkt_ofs)
  478. {
  479. struct ata_port *ap = qc->ap;
  480. struct ata_host_set *host_set = ap->host_set;
  481. void __iomem *mmio = host_set->mmio_base;
  482. /* hard-code chip #0 */
  483. mmio += PDC_CHIP0_OFS;
  484. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  485. readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
  486. writel(pkt_ofs, mmio + PDC_HDMA_PKT_SUBMIT);
  487. readl(mmio + PDC_HDMA_PKT_SUBMIT); /* flush */
  488. }
  489. static void pdc20621_push_hdma(struct ata_queued_cmd *qc,
  490. unsigned int seq,
  491. u32 pkt_ofs)
  492. {
  493. struct ata_port *ap = qc->ap;
  494. struct pdc_host_priv *pp = ap->host_set->private_data;
  495. unsigned int idx = pp->hdma_prod & PDC_HDMA_Q_MASK;
  496. if (!pp->doing_hdma) {
  497. __pdc20621_push_hdma(qc, seq, pkt_ofs);
  498. pp->doing_hdma = 1;
  499. return;
  500. }
  501. pp->hdma[idx].qc = qc;
  502. pp->hdma[idx].seq = seq;
  503. pp->hdma[idx].pkt_ofs = pkt_ofs;
  504. pp->hdma_prod++;
  505. }
  506. static void pdc20621_pop_hdma(struct ata_queued_cmd *qc)
  507. {
  508. struct ata_port *ap = qc->ap;
  509. struct pdc_host_priv *pp = ap->host_set->private_data;
  510. unsigned int idx = pp->hdma_cons & PDC_HDMA_Q_MASK;
  511. /* if nothing on queue, we're done */
  512. if (pp->hdma_prod == pp->hdma_cons) {
  513. pp->doing_hdma = 0;
  514. return;
  515. }
  516. __pdc20621_push_hdma(pp->hdma[idx].qc, pp->hdma[idx].seq,
  517. pp->hdma[idx].pkt_ofs);
  518. pp->hdma_cons++;
  519. }
  520. #ifdef ATA_VERBOSE_DEBUG
  521. static void pdc20621_dump_hdma(struct ata_queued_cmd *qc)
  522. {
  523. struct ata_port *ap = qc->ap;
  524. unsigned int port_no = ap->port_no;
  525. struct pdc_host_priv *hpriv = ap->host_set->private_data;
  526. void *dimm_mmio = hpriv->dimm_mmio;
  527. dimm_mmio += (port_no * PDC_DIMM_WINDOW_STEP);
  528. dimm_mmio += PDC_DIMM_HOST_PKT;
  529. printk(KERN_ERR "HDMA[0] == 0x%08X\n", readl(dimm_mmio));
  530. printk(KERN_ERR "HDMA[1] == 0x%08X\n", readl(dimm_mmio + 4));
  531. printk(KERN_ERR "HDMA[2] == 0x%08X\n", readl(dimm_mmio + 8));
  532. printk(KERN_ERR "HDMA[3] == 0x%08X\n", readl(dimm_mmio + 12));
  533. }
  534. #else
  535. static inline void pdc20621_dump_hdma(struct ata_queued_cmd *qc) { }
  536. #endif /* ATA_VERBOSE_DEBUG */
  537. static void pdc20621_packet_start(struct ata_queued_cmd *qc)
  538. {
  539. struct ata_port *ap = qc->ap;
  540. struct ata_host_set *host_set = ap->host_set;
  541. unsigned int port_no = ap->port_no;
  542. void __iomem *mmio = host_set->mmio_base;
  543. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  544. u8 seq = (u8) (port_no + 1);
  545. unsigned int port_ofs;
  546. /* hard-code chip #0 */
  547. mmio += PDC_CHIP0_OFS;
  548. VPRINTK("ata%u: ENTER\n", ap->id);
  549. wmb(); /* flush PRD, pkt writes */
  550. port_ofs = PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
  551. /* if writing, we (1) DMA to DIMM, then (2) do ATA command */
  552. if (rw && qc->tf.protocol == ATA_PROT_DMA) {
  553. seq += 4;
  554. pdc20621_dump_hdma(qc);
  555. pdc20621_push_hdma(qc, seq, port_ofs + PDC_DIMM_HOST_PKT);
  556. VPRINTK("queued ofs 0x%x (%u), seq %u\n",
  557. port_ofs + PDC_DIMM_HOST_PKT,
  558. port_ofs + PDC_DIMM_HOST_PKT,
  559. seq);
  560. } else {
  561. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  562. readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
  563. writel(port_ofs + PDC_DIMM_ATA_PKT,
  564. (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  565. readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  566. VPRINTK("submitted ofs 0x%x (%u), seq %u\n",
  567. port_ofs + PDC_DIMM_ATA_PKT,
  568. port_ofs + PDC_DIMM_ATA_PKT,
  569. seq);
  570. }
  571. }
  572. static int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc)
  573. {
  574. switch (qc->tf.protocol) {
  575. case ATA_PROT_DMA:
  576. case ATA_PROT_NODATA:
  577. pdc20621_packet_start(qc);
  578. return 0;
  579. case ATA_PROT_ATAPI_DMA:
  580. BUG();
  581. break;
  582. default:
  583. break;
  584. }
  585. return ata_qc_issue_prot(qc);
  586. }
  587. static inline unsigned int pdc20621_host_intr( struct ata_port *ap,
  588. struct ata_queued_cmd *qc,
  589. unsigned int doing_hdma,
  590. void __iomem *mmio)
  591. {
  592. unsigned int port_no = ap->port_no;
  593. unsigned int port_ofs =
  594. PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
  595. u8 status;
  596. unsigned int handled = 0;
  597. VPRINTK("ENTER\n");
  598. if ((qc->tf.protocol == ATA_PROT_DMA) && /* read */
  599. (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
  600. /* step two - DMA from DIMM to host */
  601. if (doing_hdma) {
  602. VPRINTK("ata%u: read hdma, 0x%x 0x%x\n", ap->id,
  603. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  604. /* get drive status; clear intr; complete txn */
  605. ata_qc_complete(qc, ac_err_mask(ata_wait_idle(ap)));
  606. pdc20621_pop_hdma(qc);
  607. }
  608. /* step one - exec ATA command */
  609. else {
  610. u8 seq = (u8) (port_no + 1 + 4);
  611. VPRINTK("ata%u: read ata, 0x%x 0x%x\n", ap->id,
  612. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  613. /* submit hdma pkt */
  614. pdc20621_dump_hdma(qc);
  615. pdc20621_push_hdma(qc, seq,
  616. port_ofs + PDC_DIMM_HOST_PKT);
  617. }
  618. handled = 1;
  619. } else if (qc->tf.protocol == ATA_PROT_DMA) { /* write */
  620. /* step one - DMA from host to DIMM */
  621. if (doing_hdma) {
  622. u8 seq = (u8) (port_no + 1);
  623. VPRINTK("ata%u: write hdma, 0x%x 0x%x\n", ap->id,
  624. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  625. /* submit ata pkt */
  626. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  627. readl(mmio + PDC_20621_SEQCTL + (seq * 4));
  628. writel(port_ofs + PDC_DIMM_ATA_PKT,
  629. (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  630. readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  631. }
  632. /* step two - execute ATA command */
  633. else {
  634. VPRINTK("ata%u: write ata, 0x%x 0x%x\n", ap->id,
  635. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  636. /* get drive status; clear intr; complete txn */
  637. ata_qc_complete(qc, ac_err_mask(ata_wait_idle(ap)));
  638. pdc20621_pop_hdma(qc);
  639. }
  640. handled = 1;
  641. /* command completion, but no data xfer */
  642. } else if (qc->tf.protocol == ATA_PROT_NODATA) {
  643. status = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
  644. DPRINTK("BUS_NODATA (drv_stat 0x%X)\n", status);
  645. ata_qc_complete(qc, ac_err_mask(status));
  646. handled = 1;
  647. } else {
  648. ap->stats.idle_irq++;
  649. }
  650. return handled;
  651. }
  652. static void pdc20621_irq_clear(struct ata_port *ap)
  653. {
  654. struct ata_host_set *host_set = ap->host_set;
  655. void __iomem *mmio = host_set->mmio_base;
  656. mmio += PDC_CHIP0_OFS;
  657. readl(mmio + PDC_20621_SEQMASK);
  658. }
  659. static irqreturn_t pdc20621_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  660. {
  661. struct ata_host_set *host_set = dev_instance;
  662. struct ata_port *ap;
  663. u32 mask = 0;
  664. unsigned int i, tmp, port_no;
  665. unsigned int handled = 0;
  666. void __iomem *mmio_base;
  667. VPRINTK("ENTER\n");
  668. if (!host_set || !host_set->mmio_base) {
  669. VPRINTK("QUICK EXIT\n");
  670. return IRQ_NONE;
  671. }
  672. mmio_base = host_set->mmio_base;
  673. /* reading should also clear interrupts */
  674. mmio_base += PDC_CHIP0_OFS;
  675. mask = readl(mmio_base + PDC_20621_SEQMASK);
  676. VPRINTK("mask == 0x%x\n", mask);
  677. if (mask == 0xffffffff) {
  678. VPRINTK("QUICK EXIT 2\n");
  679. return IRQ_NONE;
  680. }
  681. mask &= 0xffff; /* only 16 tags possible */
  682. if (!mask) {
  683. VPRINTK("QUICK EXIT 3\n");
  684. return IRQ_NONE;
  685. }
  686. spin_lock(&host_set->lock);
  687. for (i = 1; i < 9; i++) {
  688. port_no = i - 1;
  689. if (port_no > 3)
  690. port_no -= 4;
  691. if (port_no >= host_set->n_ports)
  692. ap = NULL;
  693. else
  694. ap = host_set->ports[port_no];
  695. tmp = mask & (1 << i);
  696. VPRINTK("seq %u, port_no %u, ap %p, tmp %x\n", i, port_no, ap, tmp);
  697. if (tmp && ap &&
  698. !(ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR))) {
  699. struct ata_queued_cmd *qc;
  700. qc = ata_qc_from_tag(ap, ap->active_tag);
  701. if (qc && (!(qc->tf.ctl & ATA_NIEN)))
  702. handled += pdc20621_host_intr(ap, qc, (i > 4),
  703. mmio_base);
  704. }
  705. }
  706. spin_unlock(&host_set->lock);
  707. VPRINTK("mask == 0x%x\n", mask);
  708. VPRINTK("EXIT\n");
  709. return IRQ_RETVAL(handled);
  710. }
  711. static void pdc_eng_timeout(struct ata_port *ap)
  712. {
  713. u8 drv_stat;
  714. struct ata_host_set *host_set = ap->host_set;
  715. struct ata_queued_cmd *qc;
  716. unsigned long flags;
  717. DPRINTK("ENTER\n");
  718. spin_lock_irqsave(&host_set->lock, flags);
  719. qc = ata_qc_from_tag(ap, ap->active_tag);
  720. if (!qc) {
  721. printk(KERN_ERR "ata%u: BUG: timeout without command\n",
  722. ap->id);
  723. goto out;
  724. }
  725. /* hack alert! We cannot use the supplied completion
  726. * function from inside the ->eh_strategy_handler() thread.
  727. * libata is the only user of ->eh_strategy_handler() in
  728. * any kernel, so the default scsi_done() assumes it is
  729. * not being called from the SCSI EH.
  730. */
  731. qc->scsidone = scsi_finish_command;
  732. switch (qc->tf.protocol) {
  733. case ATA_PROT_DMA:
  734. case ATA_PROT_NODATA:
  735. printk(KERN_ERR "ata%u: command timeout\n", ap->id);
  736. ata_qc_complete(qc, __ac_err_mask(ata_wait_idle(ap)));
  737. break;
  738. default:
  739. drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
  740. printk(KERN_ERR "ata%u: unknown timeout, cmd 0x%x stat 0x%x\n",
  741. ap->id, qc->tf.command, drv_stat);
  742. ata_qc_complete(qc, ac_err_mask(drv_stat));
  743. break;
  744. }
  745. out:
  746. spin_unlock_irqrestore(&host_set->lock, flags);
  747. DPRINTK("EXIT\n");
  748. }
  749. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  750. {
  751. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  752. tf->protocol == ATA_PROT_NODATA);
  753. ata_tf_load(ap, tf);
  754. }
  755. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  756. {
  757. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  758. tf->protocol == ATA_PROT_NODATA);
  759. ata_exec_command(ap, tf);
  760. }
  761. static void pdc_sata_setup_port(struct ata_ioports *port, unsigned long base)
  762. {
  763. port->cmd_addr = base;
  764. port->data_addr = base;
  765. port->feature_addr =
  766. port->error_addr = base + 0x4;
  767. port->nsect_addr = base + 0x8;
  768. port->lbal_addr = base + 0xc;
  769. port->lbam_addr = base + 0x10;
  770. port->lbah_addr = base + 0x14;
  771. port->device_addr = base + 0x18;
  772. port->command_addr =
  773. port->status_addr = base + 0x1c;
  774. port->altstatus_addr =
  775. port->ctl_addr = base + 0x38;
  776. }
  777. #ifdef ATA_VERBOSE_DEBUG
  778. static void pdc20621_get_from_dimm(struct ata_probe_ent *pe, void *psource,
  779. u32 offset, u32 size)
  780. {
  781. u32 window_size;
  782. u16 idx;
  783. u8 page_mask;
  784. long dist;
  785. void __iomem *mmio = pe->mmio_base;
  786. struct pdc_host_priv *hpriv = pe->private_data;
  787. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  788. /* hard-code chip #0 */
  789. mmio += PDC_CHIP0_OFS;
  790. page_mask = 0x00;
  791. window_size = 0x2000 * 4; /* 32K byte uchar size */
  792. idx = (u16) (offset / window_size);
  793. writel(0x01, mmio + PDC_GENERAL_CTLR);
  794. readl(mmio + PDC_GENERAL_CTLR);
  795. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  796. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  797. offset -= (idx * window_size);
  798. idx++;
  799. dist = ((long) (window_size - (offset + size))) >= 0 ? size :
  800. (long) (window_size - offset);
  801. memcpy_fromio((char *) psource, (char *) (dimm_mmio + offset / 4),
  802. dist);
  803. psource += dist;
  804. size -= dist;
  805. for (; (long) size >= (long) window_size ;) {
  806. writel(0x01, mmio + PDC_GENERAL_CTLR);
  807. readl(mmio + PDC_GENERAL_CTLR);
  808. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  809. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  810. memcpy_fromio((char *) psource, (char *) (dimm_mmio),
  811. window_size / 4);
  812. psource += window_size;
  813. size -= window_size;
  814. idx ++;
  815. }
  816. if (size) {
  817. writel(0x01, mmio + PDC_GENERAL_CTLR);
  818. readl(mmio + PDC_GENERAL_CTLR);
  819. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  820. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  821. memcpy_fromio((char *) psource, (char *) (dimm_mmio),
  822. size / 4);
  823. }
  824. }
  825. #endif
  826. static void pdc20621_put_to_dimm(struct ata_probe_ent *pe, void *psource,
  827. u32 offset, u32 size)
  828. {
  829. u32 window_size;
  830. u16 idx;
  831. u8 page_mask;
  832. long dist;
  833. void __iomem *mmio = pe->mmio_base;
  834. struct pdc_host_priv *hpriv = pe->private_data;
  835. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  836. /* hard-code chip #0 */
  837. mmio += PDC_CHIP0_OFS;
  838. page_mask = 0x00;
  839. window_size = 0x2000 * 4; /* 32K byte uchar size */
  840. idx = (u16) (offset / window_size);
  841. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  842. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  843. offset -= (idx * window_size);
  844. idx++;
  845. dist = ((long)(s32)(window_size - (offset + size))) >= 0 ? size :
  846. (long) (window_size - offset);
  847. memcpy_toio(dimm_mmio + offset / 4, psource, dist);
  848. writel(0x01, mmio + PDC_GENERAL_CTLR);
  849. readl(mmio + PDC_GENERAL_CTLR);
  850. psource += dist;
  851. size -= dist;
  852. for (; (long) size >= (long) window_size ;) {
  853. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  854. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  855. memcpy_toio(dimm_mmio, psource, window_size / 4);
  856. writel(0x01, mmio + PDC_GENERAL_CTLR);
  857. readl(mmio + PDC_GENERAL_CTLR);
  858. psource += window_size;
  859. size -= window_size;
  860. idx ++;
  861. }
  862. if (size) {
  863. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  864. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  865. memcpy_toio(dimm_mmio, psource, size / 4);
  866. writel(0x01, mmio + PDC_GENERAL_CTLR);
  867. readl(mmio + PDC_GENERAL_CTLR);
  868. }
  869. }
  870. static unsigned int pdc20621_i2c_read(struct ata_probe_ent *pe, u32 device,
  871. u32 subaddr, u32 *pdata)
  872. {
  873. void __iomem *mmio = pe->mmio_base;
  874. u32 i2creg = 0;
  875. u32 status;
  876. u32 count =0;
  877. /* hard-code chip #0 */
  878. mmio += PDC_CHIP0_OFS;
  879. i2creg |= device << 24;
  880. i2creg |= subaddr << 16;
  881. /* Set the device and subaddress */
  882. writel(i2creg, mmio + PDC_I2C_ADDR_DATA_OFFSET);
  883. readl(mmio + PDC_I2C_ADDR_DATA_OFFSET);
  884. /* Write Control to perform read operation, mask int */
  885. writel(PDC_I2C_READ | PDC_I2C_START | PDC_I2C_MASK_INT,
  886. mmio + PDC_I2C_CONTROL_OFFSET);
  887. for (count = 0; count <= 1000; count ++) {
  888. status = readl(mmio + PDC_I2C_CONTROL_OFFSET);
  889. if (status & PDC_I2C_COMPLETE) {
  890. status = readl(mmio + PDC_I2C_ADDR_DATA_OFFSET);
  891. break;
  892. } else if (count == 1000)
  893. return 0;
  894. }
  895. *pdata = (status >> 8) & 0x000000ff;
  896. return 1;
  897. }
  898. static int pdc20621_detect_dimm(struct ata_probe_ent *pe)
  899. {
  900. u32 data=0 ;
  901. if (pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  902. PDC_DIMM_SPD_SYSTEM_FREQ, &data)) {
  903. if (data == 100)
  904. return 100;
  905. } else
  906. return 0;
  907. if (pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS, 9, &data)) {
  908. if(data <= 0x75)
  909. return 133;
  910. } else
  911. return 0;
  912. return 0;
  913. }
  914. static int pdc20621_prog_dimm0(struct ata_probe_ent *pe)
  915. {
  916. u32 spd0[50];
  917. u32 data = 0;
  918. int size, i;
  919. u8 bdimmsize;
  920. void __iomem *mmio = pe->mmio_base;
  921. static const struct {
  922. unsigned int reg;
  923. unsigned int ofs;
  924. } pdc_i2c_read_data [] = {
  925. { PDC_DIMM_SPD_TYPE, 11 },
  926. { PDC_DIMM_SPD_FRESH_RATE, 12 },
  927. { PDC_DIMM_SPD_COLUMN_NUM, 4 },
  928. { PDC_DIMM_SPD_ATTRIBUTE, 21 },
  929. { PDC_DIMM_SPD_ROW_NUM, 3 },
  930. { PDC_DIMM_SPD_BANK_NUM, 17 },
  931. { PDC_DIMM_SPD_MODULE_ROW, 5 },
  932. { PDC_DIMM_SPD_ROW_PRE_CHARGE, 27 },
  933. { PDC_DIMM_SPD_ROW_ACTIVE_DELAY, 28 },
  934. { PDC_DIMM_SPD_RAS_CAS_DELAY, 29 },
  935. { PDC_DIMM_SPD_ACTIVE_PRECHARGE, 30 },
  936. { PDC_DIMM_SPD_CAS_LATENCY, 18 },
  937. };
  938. /* hard-code chip #0 */
  939. mmio += PDC_CHIP0_OFS;
  940. for(i=0; i<ARRAY_SIZE(pdc_i2c_read_data); i++)
  941. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  942. pdc_i2c_read_data[i].reg,
  943. &spd0[pdc_i2c_read_data[i].ofs]);
  944. data |= (spd0[4] - 8) | ((spd0[21] != 0) << 3) | ((spd0[3]-11) << 4);
  945. data |= ((spd0[17] / 4) << 6) | ((spd0[5] / 2) << 7) |
  946. ((((spd0[27] + 9) / 10) - 1) << 8) ;
  947. data |= (((((spd0[29] > spd0[28])
  948. ? spd0[29] : spd0[28]) + 9) / 10) - 1) << 10;
  949. data |= ((spd0[30] - spd0[29] + 9) / 10 - 2) << 12;
  950. if (spd0[18] & 0x08)
  951. data |= ((0x03) << 14);
  952. else if (spd0[18] & 0x04)
  953. data |= ((0x02) << 14);
  954. else if (spd0[18] & 0x01)
  955. data |= ((0x01) << 14);
  956. else
  957. data |= (0 << 14);
  958. /*
  959. Calculate the size of bDIMMSize (power of 2) and
  960. merge the DIMM size by program start/end address.
  961. */
  962. bdimmsize = spd0[4] + (spd0[5] / 2) + spd0[3] + (spd0[17] / 2) + 3;
  963. size = (1 << bdimmsize) >> 20; /* size = xxx(MB) */
  964. data |= (((size / 16) - 1) << 16);
  965. data |= (0 << 23);
  966. data |= 8;
  967. writel(data, mmio + PDC_DIMM0_CONTROL_OFFSET);
  968. readl(mmio + PDC_DIMM0_CONTROL_OFFSET);
  969. return size;
  970. }
  971. static unsigned int pdc20621_prog_dimm_global(struct ata_probe_ent *pe)
  972. {
  973. u32 data, spd0;
  974. int error, i;
  975. void __iomem *mmio = pe->mmio_base;
  976. /* hard-code chip #0 */
  977. mmio += PDC_CHIP0_OFS;
  978. /*
  979. Set To Default : DIMM Module Global Control Register (0x022259F1)
  980. DIMM Arbitration Disable (bit 20)
  981. DIMM Data/Control Output Driving Selection (bit12 - bit15)
  982. Refresh Enable (bit 17)
  983. */
  984. data = 0x022259F1;
  985. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  986. readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  987. /* Turn on for ECC */
  988. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  989. PDC_DIMM_SPD_TYPE, &spd0);
  990. if (spd0 == 0x02) {
  991. data |= (0x01 << 16);
  992. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  993. readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  994. printk(KERN_ERR "Local DIMM ECC Enabled\n");
  995. }
  996. /* DIMM Initialization Select/Enable (bit 18/19) */
  997. data &= (~(1<<18));
  998. data |= (1<<19);
  999. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  1000. error = 1;
  1001. for (i = 1; i <= 10; i++) { /* polling ~5 secs */
  1002. data = readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  1003. if (!(data & (1<<19))) {
  1004. error = 0;
  1005. break;
  1006. }
  1007. msleep(i*100);
  1008. }
  1009. return error;
  1010. }
  1011. static unsigned int pdc20621_dimm_init(struct ata_probe_ent *pe)
  1012. {
  1013. int speed, size, length;
  1014. u32 addr,spd0,pci_status;
  1015. u32 tmp=0;
  1016. u32 time_period=0;
  1017. u32 tcount=0;
  1018. u32 ticks=0;
  1019. u32 clock=0;
  1020. u32 fparam=0;
  1021. void __iomem *mmio = pe->mmio_base;
  1022. /* hard-code chip #0 */
  1023. mmio += PDC_CHIP0_OFS;
  1024. /* Initialize PLL based upon PCI Bus Frequency */
  1025. /* Initialize Time Period Register */
  1026. writel(0xffffffff, mmio + PDC_TIME_PERIOD);
  1027. time_period = readl(mmio + PDC_TIME_PERIOD);
  1028. VPRINTK("Time Period Register (0x40): 0x%x\n", time_period);
  1029. /* Enable timer */
  1030. writel(0x00001a0, mmio + PDC_TIME_CONTROL);
  1031. readl(mmio + PDC_TIME_CONTROL);
  1032. /* Wait 3 seconds */
  1033. msleep(3000);
  1034. /*
  1035. When timer is enabled, counter is decreased every internal
  1036. clock cycle.
  1037. */
  1038. tcount = readl(mmio + PDC_TIME_COUNTER);
  1039. VPRINTK("Time Counter Register (0x44): 0x%x\n", tcount);
  1040. /*
  1041. If SX4 is on PCI-X bus, after 3 seconds, the timer counter
  1042. register should be >= (0xffffffff - 3x10^8).
  1043. */
  1044. if(tcount >= PCI_X_TCOUNT) {
  1045. ticks = (time_period - tcount);
  1046. VPRINTK("Num counters 0x%x (%d)\n", ticks, ticks);
  1047. clock = (ticks / 300000);
  1048. VPRINTK("10 * Internal clk = 0x%x (%d)\n", clock, clock);
  1049. clock = (clock * 33);
  1050. VPRINTK("10 * Internal clk * 33 = 0x%x (%d)\n", clock, clock);
  1051. /* PLL F Param (bit 22:16) */
  1052. fparam = (1400000 / clock) - 2;
  1053. VPRINTK("PLL F Param: 0x%x (%d)\n", fparam, fparam);
  1054. /* OD param = 0x2 (bit 31:30), R param = 0x5 (bit 29:25) */
  1055. pci_status = (0x8a001824 | (fparam << 16));
  1056. } else
  1057. pci_status = PCI_PLL_INIT;
  1058. /* Initialize PLL. */
  1059. VPRINTK("pci_status: 0x%x\n", pci_status);
  1060. writel(pci_status, mmio + PDC_CTL_STATUS);
  1061. readl(mmio + PDC_CTL_STATUS);
  1062. /*
  1063. Read SPD of DIMM by I2C interface,
  1064. and program the DIMM Module Controller.
  1065. */
  1066. if (!(speed = pdc20621_detect_dimm(pe))) {
  1067. printk(KERN_ERR "Detect Local DIMM Fail\n");
  1068. return 1; /* DIMM error */
  1069. }
  1070. VPRINTK("Local DIMM Speed = %d\n", speed);
  1071. /* Programming DIMM0 Module Control Register (index_CID0:80h) */
  1072. size = pdc20621_prog_dimm0(pe);
  1073. VPRINTK("Local DIMM Size = %dMB\n",size);
  1074. /* Programming DIMM Module Global Control Register (index_CID0:88h) */
  1075. if (pdc20621_prog_dimm_global(pe)) {
  1076. printk(KERN_ERR "Programming DIMM Module Global Control Register Fail\n");
  1077. return 1;
  1078. }
  1079. #ifdef ATA_VERBOSE_DEBUG
  1080. {
  1081. u8 test_parttern1[40] = {0x55,0xAA,'P','r','o','m','i','s','e',' ',
  1082. 'N','o','t',' ','Y','e','t',' ','D','e','f','i','n','e','d',' ',
  1083. '1','.','1','0',
  1084. '9','8','0','3','1','6','1','2',0,0};
  1085. u8 test_parttern2[40] = {0};
  1086. pdc20621_put_to_dimm(pe, (void *) test_parttern2, 0x10040, 40);
  1087. pdc20621_put_to_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1088. pdc20621_put_to_dimm(pe, (void *) test_parttern1, 0x10040, 40);
  1089. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1090. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1091. test_parttern2[1], &(test_parttern2[2]));
  1092. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x10040,
  1093. 40);
  1094. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1095. test_parttern2[1], &(test_parttern2[2]));
  1096. pdc20621_put_to_dimm(pe, (void *) test_parttern1, 0x40, 40);
  1097. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1098. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1099. test_parttern2[1], &(test_parttern2[2]));
  1100. }
  1101. #endif
  1102. /* ECC initiliazation. */
  1103. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  1104. PDC_DIMM_SPD_TYPE, &spd0);
  1105. if (spd0 == 0x02) {
  1106. VPRINTK("Start ECC initialization\n");
  1107. addr = 0;
  1108. length = size * 1024 * 1024;
  1109. while (addr < length) {
  1110. pdc20621_put_to_dimm(pe, (void *) &tmp, addr,
  1111. sizeof(u32));
  1112. addr += sizeof(u32);
  1113. }
  1114. VPRINTK("Finish ECC initialization\n");
  1115. }
  1116. return 0;
  1117. }
  1118. static void pdc_20621_init(struct ata_probe_ent *pe)
  1119. {
  1120. u32 tmp;
  1121. void __iomem *mmio = pe->mmio_base;
  1122. /* hard-code chip #0 */
  1123. mmio += PDC_CHIP0_OFS;
  1124. /*
  1125. * Select page 0x40 for our 32k DIMM window
  1126. */
  1127. tmp = readl(mmio + PDC_20621_DIMM_WINDOW) & 0xffff0000;
  1128. tmp |= PDC_PAGE_WINDOW; /* page 40h; arbitrarily selected */
  1129. writel(tmp, mmio + PDC_20621_DIMM_WINDOW);
  1130. /*
  1131. * Reset Host DMA
  1132. */
  1133. tmp = readl(mmio + PDC_HDMA_CTLSTAT);
  1134. tmp |= PDC_RESET;
  1135. writel(tmp, mmio + PDC_HDMA_CTLSTAT);
  1136. readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
  1137. udelay(10);
  1138. tmp = readl(mmio + PDC_HDMA_CTLSTAT);
  1139. tmp &= ~PDC_RESET;
  1140. writel(tmp, mmio + PDC_HDMA_CTLSTAT);
  1141. readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
  1142. }
  1143. static int pdc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1144. {
  1145. static int printed_version;
  1146. struct ata_probe_ent *probe_ent = NULL;
  1147. unsigned long base;
  1148. void __iomem *mmio_base;
  1149. void __iomem *dimm_mmio = NULL;
  1150. struct pdc_host_priv *hpriv = NULL;
  1151. unsigned int board_idx = (unsigned int) ent->driver_data;
  1152. int pci_dev_busy = 0;
  1153. int rc;
  1154. if (!printed_version++)
  1155. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1156. /*
  1157. * If this driver happens to only be useful on Apple's K2, then
  1158. * we should check that here as it has a normal Serverworks ID
  1159. */
  1160. rc = pci_enable_device(pdev);
  1161. if (rc)
  1162. return rc;
  1163. rc = pci_request_regions(pdev, DRV_NAME);
  1164. if (rc) {
  1165. pci_dev_busy = 1;
  1166. goto err_out;
  1167. }
  1168. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  1169. if (rc)
  1170. goto err_out_regions;
  1171. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  1172. if (rc)
  1173. goto err_out_regions;
  1174. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  1175. if (probe_ent == NULL) {
  1176. rc = -ENOMEM;
  1177. goto err_out_regions;
  1178. }
  1179. memset(probe_ent, 0, sizeof(*probe_ent));
  1180. probe_ent->dev = pci_dev_to_dev(pdev);
  1181. INIT_LIST_HEAD(&probe_ent->node);
  1182. mmio_base = pci_iomap(pdev, 3, 0);
  1183. if (mmio_base == NULL) {
  1184. rc = -ENOMEM;
  1185. goto err_out_free_ent;
  1186. }
  1187. base = (unsigned long) mmio_base;
  1188. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  1189. if (!hpriv) {
  1190. rc = -ENOMEM;
  1191. goto err_out_iounmap;
  1192. }
  1193. memset(hpriv, 0, sizeof(*hpriv));
  1194. dimm_mmio = pci_iomap(pdev, 4, 0);
  1195. if (!dimm_mmio) {
  1196. kfree(hpriv);
  1197. rc = -ENOMEM;
  1198. goto err_out_iounmap;
  1199. }
  1200. hpriv->dimm_mmio = dimm_mmio;
  1201. probe_ent->sht = pdc_port_info[board_idx].sht;
  1202. probe_ent->host_flags = pdc_port_info[board_idx].host_flags;
  1203. probe_ent->pio_mask = pdc_port_info[board_idx].pio_mask;
  1204. probe_ent->mwdma_mask = pdc_port_info[board_idx].mwdma_mask;
  1205. probe_ent->udma_mask = pdc_port_info[board_idx].udma_mask;
  1206. probe_ent->port_ops = pdc_port_info[board_idx].port_ops;
  1207. probe_ent->irq = pdev->irq;
  1208. probe_ent->irq_flags = SA_SHIRQ;
  1209. probe_ent->mmio_base = mmio_base;
  1210. probe_ent->private_data = hpriv;
  1211. base += PDC_CHIP0_OFS;
  1212. probe_ent->n_ports = 4;
  1213. pdc_sata_setup_port(&probe_ent->port[0], base + 0x200);
  1214. pdc_sata_setup_port(&probe_ent->port[1], base + 0x280);
  1215. pdc_sata_setup_port(&probe_ent->port[2], base + 0x300);
  1216. pdc_sata_setup_port(&probe_ent->port[3], base + 0x380);
  1217. pci_set_master(pdev);
  1218. /* initialize adapter */
  1219. /* initialize local dimm */
  1220. if (pdc20621_dimm_init(probe_ent)) {
  1221. rc = -ENOMEM;
  1222. goto err_out_iounmap_dimm;
  1223. }
  1224. pdc_20621_init(probe_ent);
  1225. /* FIXME: check ata_device_add return value */
  1226. ata_device_add(probe_ent);
  1227. kfree(probe_ent);
  1228. return 0;
  1229. err_out_iounmap_dimm: /* only get to this label if 20621 */
  1230. kfree(hpriv);
  1231. pci_iounmap(pdev, dimm_mmio);
  1232. err_out_iounmap:
  1233. pci_iounmap(pdev, mmio_base);
  1234. err_out_free_ent:
  1235. kfree(probe_ent);
  1236. err_out_regions:
  1237. pci_release_regions(pdev);
  1238. err_out:
  1239. if (!pci_dev_busy)
  1240. pci_disable_device(pdev);
  1241. return rc;
  1242. }
  1243. static int __init pdc_sata_init(void)
  1244. {
  1245. return pci_module_init(&pdc_sata_pci_driver);
  1246. }
  1247. static void __exit pdc_sata_exit(void)
  1248. {
  1249. pci_unregister_driver(&pdc_sata_pci_driver);
  1250. }
  1251. MODULE_AUTHOR("Jeff Garzik");
  1252. MODULE_DESCRIPTION("Promise SATA low-level driver");
  1253. MODULE_LICENSE("GPL");
  1254. MODULE_DEVICE_TABLE(pci, pdc_sata_pci_tbl);
  1255. MODULE_VERSION(DRV_VERSION);
  1256. module_init(pdc_sata_init);
  1257. module_exit(pdc_sata_exit);