tsi108.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109
  1. /*
  2. * include/asm-ppc/tsi108.h
  3. *
  4. * common routine and memory layout for Tundra TSI108(Grendel) host bridge
  5. * memory controller.
  6. *
  7. * Author: Jacob Pan (jacob.pan@freescale.com)
  8. * Alex Bounine (alexandreb@tundra.com)
  9. * 2004 (c) Freescale Semiconductor Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. */
  14. #ifndef __PPC_KERNEL_TSI108_H
  15. #define __PPC_KERNEL_TSI108_H
  16. #include <asm/pci-bridge.h>
  17. /* Size of entire register space */
  18. #define TSI108_REG_SIZE (0x10000)
  19. /* Sizes of register spaces for individual blocks */
  20. #define TSI108_HLP_SIZE 0x1000
  21. #define TSI108_PCI_SIZE 0x1000
  22. #define TSI108_CLK_SIZE 0x1000
  23. #define TSI108_PB_SIZE 0x1000
  24. #define TSI108_SD_SIZE 0x1000
  25. #define TSI108_DMA_SIZE 0x1000
  26. #define TSI108_ETH_SIZE 0x1000
  27. #define TSI108_I2C_SIZE 0x400
  28. #define TSI108_MPIC_SIZE 0x400
  29. #define TSI108_UART0_SIZE 0x200
  30. #define TSI108_GPIO_SIZE 0x200
  31. #define TSI108_UART1_SIZE 0x200
  32. /* Offsets within Tsi108(A) CSR space for individual blocks */
  33. #define TSI108_HLP_OFFSET 0x0000
  34. #define TSI108_PCI_OFFSET 0x1000
  35. #define TSI108_CLK_OFFSET 0x2000
  36. #define TSI108_PB_OFFSET 0x3000
  37. #define TSI108_SD_OFFSET 0x4000
  38. #define TSI108_DMA_OFFSET 0x5000
  39. #define TSI108_ETH_OFFSET 0x6000
  40. #define TSI108_I2C_OFFSET 0x7000
  41. #define TSI108_MPIC_OFFSET 0x7400
  42. #define TSI108_UART0_OFFSET 0x7800
  43. #define TSI108_GPIO_OFFSET 0x7A00
  44. #define TSI108_UART1_OFFSET 0x7C00
  45. /* Tsi108 registers used by common code components */
  46. #define TSI108_PCI_CSR (0x004)
  47. #define TSI108_PCI_IRP_CFG_CTL (0x180)
  48. #define TSI108_PCI_IRP_STAT (0x184)
  49. #define TSI108_PCI_IRP_ENABLE (0x188)
  50. #define TSI108_PCI_IRP_INTAD (0x18C)
  51. #define TSI108_PCI_IRP_STAT_P_INT (0x00400000)
  52. #define TSI108_PCI_IRP_ENABLE_P_INT (0x00400000)
  53. #define TSI108_CG_PWRUP_STATUS (0x234)
  54. #define TSI108_PB_ISR (0x00C)
  55. #define TSI108_PB_ERRCS (0x404)
  56. #define TSI108_PB_AERR (0x408)
  57. #define TSI108_PB_ERRCS_ES (1 << 1)
  58. #define TSI108_PB_ISR_PBS_RD_ERR (1 << 8)
  59. #define TSI108_PCI_CFG_BASE_PHYS (0xfb000000)
  60. #define TSI108_PCI_CFG_SIZE (0x01000000)
  61. /* Global variables */
  62. extern u32 tsi108_pci_cfg_base;
  63. /* Exported functions */
  64. extern int tsi108_bridge_init(struct pci_controller *hose, uint phys_csr_base);
  65. extern unsigned long tsi108_get_mem_size(void);
  66. extern unsigned long tsi108_get_cpu_clk(void);
  67. extern unsigned long tsi108_get_sdc_clk(void);
  68. extern int tsi108_direct_write_config(struct pci_bus *bus, unsigned int devfn,
  69. int offset, int len, u32 val);
  70. extern int tsi108_direct_read_config(struct pci_bus *bus, unsigned int devfn,
  71. int offset, int len, u32 * val);
  72. extern void tsi108_clear_pci_error(u32 pci_cfg_base);
  73. extern phys_addr_t get_csrbase(void);
  74. typedef struct {
  75. u32 regs; /* hw registers base address */
  76. u32 phyregs; /* phy registers base address */
  77. u16 phy; /* phy address */
  78. u16 irq_num; /* irq number */
  79. u8 mac_addr[6]; /* phy mac address */
  80. } hw_info;
  81. extern u32 get_vir_csrbase(void);
  82. extern u32 tsi108_csr_vir_base;
  83. extern inline u32 tsi108_read_reg(u32 reg_offset)
  84. {
  85. return in_be32((volatile u32 *)(tsi108_csr_vir_base + reg_offset));
  86. }
  87. extern inline void tsi108_write_reg(u32 reg_offset, u32 val)
  88. {
  89. out_be32((volatile u32 *)(tsi108_csr_vir_base + reg_offset), val);
  90. }
  91. #endif /* __PPC_KERNEL_TSI108_H */