mach_apic.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. #ifndef __ASM_MACH_APIC_H
  2. #define __ASM_MACH_APIC_H
  3. #include <asm/smp.h>
  4. #define esr_disable (1)
  5. #define NO_BALANCE_IRQ (0)
  6. /* In clustered mode, the high nibble of APIC ID is a cluster number.
  7. * The low nibble is a 4-bit bitmap. */
  8. #define XAPIC_DEST_CPUS_SHIFT 4
  9. #define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
  10. #define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
  11. #define APIC_DFR_VALUE (APIC_DFR_CLUSTER)
  12. static inline cpumask_t target_cpus(void)
  13. {
  14. /* CPU_MASK_ALL (0xff) has undefined behaviour with
  15. * dest_LowestPrio mode logical clustered apic interrupt routing
  16. * Just start on cpu 0. IRQ balancing will spread load
  17. */
  18. return cpumask_of_cpu(0);
  19. }
  20. #define TARGET_CPUS (target_cpus())
  21. #define INT_DELIVERY_MODE (dest_LowestPrio)
  22. #define INT_DEST_MODE 1 /* logical delivery broadcast to all procs */
  23. static inline unsigned long check_apicid_used(physid_mask_t bitmap, int apicid)
  24. {
  25. return 0;
  26. }
  27. /* we don't use the phys_cpu_present_map to indicate apicid presence */
  28. static inline unsigned long check_apicid_present(int bit)
  29. {
  30. return 1;
  31. }
  32. #define apicid_cluster(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
  33. extern u8 bios_cpu_apicid[];
  34. extern u8 cpu_2_logical_apicid[];
  35. static inline void init_apic_ldr(void)
  36. {
  37. unsigned long val, id;
  38. int i, count;
  39. u8 lid;
  40. u8 my_id = (u8)hard_smp_processor_id();
  41. u8 my_cluster = (u8)apicid_cluster(my_id);
  42. /* Create logical APIC IDs by counting CPUs already in cluster. */
  43. for (count = 0, i = NR_CPUS; --i >= 0; ) {
  44. lid = cpu_2_logical_apicid[i];
  45. if (lid != BAD_APICID && apicid_cluster(lid) == my_cluster)
  46. ++count;
  47. }
  48. /* We only have a 4 wide bitmap in cluster mode. If a deranged
  49. * BIOS puts 5 CPUs in one APIC cluster, we're hosed. */
  50. BUG_ON(count >= XAPIC_DEST_CPUS_SHIFT);
  51. id = my_cluster | (1UL << count);
  52. apic_write_around(APIC_DFR, APIC_DFR_VALUE);
  53. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  54. val |= SET_APIC_LOGICAL_ID(id);
  55. apic_write_around(APIC_LDR, val);
  56. }
  57. static inline int multi_timer_check(int apic, int irq)
  58. {
  59. return 0;
  60. }
  61. static inline int apic_id_registered(void)
  62. {
  63. return 1;
  64. }
  65. static inline void clustered_apic_check(void)
  66. {
  67. printk("Enabling APIC mode: Summit. Using %d I/O APICs\n",
  68. nr_ioapics);
  69. }
  70. static inline int apicid_to_node(int logical_apicid)
  71. {
  72. return logical_apicid >> 5; /* 2 clusterids per CEC */
  73. }
  74. /* Mapping from cpu number to logical apicid */
  75. static inline int cpu_to_logical_apicid(int cpu)
  76. {
  77. if (cpu >= NR_CPUS)
  78. return BAD_APICID;
  79. return (int)cpu_2_logical_apicid[cpu];
  80. }
  81. static inline int cpu_present_to_apicid(int mps_cpu)
  82. {
  83. if (mps_cpu < NR_CPUS)
  84. return (int)bios_cpu_apicid[mps_cpu];
  85. else
  86. return BAD_APICID;
  87. }
  88. static inline physid_mask_t ioapic_phys_id_map(physid_mask_t phys_id_map)
  89. {
  90. /* For clustered we don't have a good way to do this yet - hack */
  91. return physids_promote(0x0F);
  92. }
  93. static inline physid_mask_t apicid_to_cpu_present(int apicid)
  94. {
  95. return physid_mask_of_physid(0);
  96. }
  97. static inline int mpc_apic_id(struct mpc_config_processor *m,
  98. struct mpc_config_translation *translation_record)
  99. {
  100. printk("Processor #%d %ld:%ld APIC version %d\n",
  101. m->mpc_apicid,
  102. (m->mpc_cpufeature & CPU_FAMILY_MASK) >> 8,
  103. (m->mpc_cpufeature & CPU_MODEL_MASK) >> 4,
  104. m->mpc_apicver);
  105. return (m->mpc_apicid);
  106. }
  107. static inline void setup_portio_remap(void)
  108. {
  109. }
  110. static inline int check_phys_apicid_present(int boot_cpu_physical_apicid)
  111. {
  112. return 1;
  113. }
  114. static inline void enable_apic_mode(void)
  115. {
  116. }
  117. static inline unsigned int cpu_mask_to_apicid(cpumask_t cpumask)
  118. {
  119. int num_bits_set;
  120. int cpus_found = 0;
  121. int cpu;
  122. int apicid;
  123. num_bits_set = cpus_weight(cpumask);
  124. /* Return id to all */
  125. if (num_bits_set == NR_CPUS)
  126. return (int) 0xFF;
  127. /*
  128. * The cpus in the mask must all be on the apic cluster. If are not
  129. * on the same apicid cluster return default value of TARGET_CPUS.
  130. */
  131. cpu = first_cpu(cpumask);
  132. apicid = cpu_to_logical_apicid(cpu);
  133. while (cpus_found < num_bits_set) {
  134. if (cpu_isset(cpu, cpumask)) {
  135. int new_apicid = cpu_to_logical_apicid(cpu);
  136. if (apicid_cluster(apicid) !=
  137. apicid_cluster(new_apicid)){
  138. printk ("%s: Not a valid mask!\n",__FUNCTION__);
  139. return 0xFF;
  140. }
  141. apicid = apicid | new_apicid;
  142. cpus_found++;
  143. }
  144. cpu++;
  145. }
  146. return apicid;
  147. }
  148. /* cpuid returns the value latched in the HW at reset, not the APIC ID
  149. * register's value. For any box whose BIOS changes APIC IDs, like
  150. * clustered APIC systems, we must use hard_smp_processor_id.
  151. *
  152. * See Intel's IA-32 SW Dev's Manual Vol2 under CPUID.
  153. */
  154. static inline u32 phys_pkg_id(u32 cpuid_apic, int index_msb)
  155. {
  156. return hard_smp_processor_id() >> index_msb;
  157. }
  158. #endif /* __ASM_MACH_APIC_H */