ata_piix.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_IGNORE_PCS = (1 << 25), /* ignore PCS present bits */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. PIIX_FLAG_COMBINED = (1 << 29), /* combined mode possible */
  105. /* ICH6/7 use different scheme for map value */
  106. PIIX_FLAG_COMBINED_ICH6 = PIIX_FLAG_COMBINED | (1 << 30),
  107. /* combined mode. if set, PATA is channel 0.
  108. * if clear, PATA is channel 1.
  109. */
  110. PIIX_PORT_ENABLED = (1 << 0),
  111. PIIX_PORT_PRESENT = (1 << 4),
  112. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  113. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  114. /* controller IDs */
  115. piix4_pata = 0,
  116. ich5_pata = 1,
  117. ich5_sata = 2,
  118. esb_sata = 3,
  119. ich6_sata = 4,
  120. ich6_sata_ahci = 5,
  121. ich6m_sata_ahci = 6,
  122. /* constants for mapping table */
  123. P0 = 0, /* port 0 */
  124. P1 = 1, /* port 1 */
  125. P2 = 2, /* port 2 */
  126. P3 = 3, /* port 3 */
  127. IDE = -1, /* IDE */
  128. NA = -2, /* not avaliable */
  129. RV = -3, /* reserved */
  130. PIIX_AHCI_DEVICE = 6,
  131. };
  132. struct piix_map_db {
  133. const u32 mask;
  134. const int map[][4];
  135. };
  136. static int piix_init_one (struct pci_dev *pdev,
  137. const struct pci_device_id *ent);
  138. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  139. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  140. static void piix_pata_error_handler(struct ata_port *ap);
  141. static void piix_sata_error_handler(struct ata_port *ap);
  142. static unsigned int in_module_init = 1;
  143. static const struct pci_device_id piix_pci_tbl[] = {
  144. #ifdef ATA_ENABLE_PATA
  145. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix4_pata },
  146. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  147. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  148. { 0x8086, 0x27df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  149. #endif
  150. /* NOTE: The following PCI ids must be kept in sync with the
  151. * list in drivers/pci/quirks.c.
  152. */
  153. /* 82801EB (ICH5) */
  154. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  155. /* 82801EB (ICH5) */
  156. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  157. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  158. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  159. /* 6300ESB pretending RAID */
  160. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  161. /* 82801FB/FW (ICH6/ICH6W) */
  162. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  163. /* 82801FR/FRW (ICH6R/ICH6RW) */
  164. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  165. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  166. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  167. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  168. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  169. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  170. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  171. /* Enterprise Southbridge 2 (where's the datasheet?) */
  172. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  173. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  174. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  175. /* SATA Controller 2 IDE (ICH8, ditto) */
  176. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  177. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  178. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  179. { } /* terminate list */
  180. };
  181. static struct pci_driver piix_pci_driver = {
  182. .name = DRV_NAME,
  183. .id_table = piix_pci_tbl,
  184. .probe = piix_init_one,
  185. .remove = ata_pci_remove_one,
  186. .suspend = ata_pci_device_suspend,
  187. .resume = ata_pci_device_resume,
  188. };
  189. static struct scsi_host_template piix_sht = {
  190. .module = THIS_MODULE,
  191. .name = DRV_NAME,
  192. .ioctl = ata_scsi_ioctl,
  193. .queuecommand = ata_scsi_queuecmd,
  194. .can_queue = ATA_DEF_QUEUE,
  195. .this_id = ATA_SHT_THIS_ID,
  196. .sg_tablesize = LIBATA_MAX_PRD,
  197. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  198. .emulated = ATA_SHT_EMULATED,
  199. .use_clustering = ATA_SHT_USE_CLUSTERING,
  200. .proc_name = DRV_NAME,
  201. .dma_boundary = ATA_DMA_BOUNDARY,
  202. .slave_configure = ata_scsi_slave_config,
  203. .slave_destroy = ata_scsi_slave_destroy,
  204. .bios_param = ata_std_bios_param,
  205. .resume = ata_scsi_device_resume,
  206. .suspend = ata_scsi_device_suspend,
  207. };
  208. static const struct ata_port_operations piix_pata_ops = {
  209. .port_disable = ata_port_disable,
  210. .set_piomode = piix_set_piomode,
  211. .set_dmamode = piix_set_dmamode,
  212. .mode_filter = ata_pci_default_filter,
  213. .tf_load = ata_tf_load,
  214. .tf_read = ata_tf_read,
  215. .check_status = ata_check_status,
  216. .exec_command = ata_exec_command,
  217. .dev_select = ata_std_dev_select,
  218. .bmdma_setup = ata_bmdma_setup,
  219. .bmdma_start = ata_bmdma_start,
  220. .bmdma_stop = ata_bmdma_stop,
  221. .bmdma_status = ata_bmdma_status,
  222. .qc_prep = ata_qc_prep,
  223. .qc_issue = ata_qc_issue_prot,
  224. .data_xfer = ata_pio_data_xfer,
  225. .freeze = ata_bmdma_freeze,
  226. .thaw = ata_bmdma_thaw,
  227. .error_handler = piix_pata_error_handler,
  228. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  229. .irq_handler = ata_interrupt,
  230. .irq_clear = ata_bmdma_irq_clear,
  231. .port_start = ata_port_start,
  232. .port_stop = ata_port_stop,
  233. .host_stop = ata_host_stop,
  234. };
  235. static const struct ata_port_operations piix_sata_ops = {
  236. .port_disable = ata_port_disable,
  237. .tf_load = ata_tf_load,
  238. .tf_read = ata_tf_read,
  239. .check_status = ata_check_status,
  240. .exec_command = ata_exec_command,
  241. .dev_select = ata_std_dev_select,
  242. .bmdma_setup = ata_bmdma_setup,
  243. .bmdma_start = ata_bmdma_start,
  244. .bmdma_stop = ata_bmdma_stop,
  245. .bmdma_status = ata_bmdma_status,
  246. .qc_prep = ata_qc_prep,
  247. .qc_issue = ata_qc_issue_prot,
  248. .data_xfer = ata_pio_data_xfer,
  249. .freeze = ata_bmdma_freeze,
  250. .thaw = ata_bmdma_thaw,
  251. .error_handler = piix_sata_error_handler,
  252. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  253. .irq_handler = ata_interrupt,
  254. .irq_clear = ata_bmdma_irq_clear,
  255. .port_start = ata_port_start,
  256. .port_stop = ata_port_stop,
  257. .host_stop = ata_host_stop,
  258. };
  259. static struct piix_map_db ich5_map_db = {
  260. .mask = 0x7,
  261. .map = {
  262. /* PM PS SM SS MAP */
  263. { P0, NA, P1, NA }, /* 000b */
  264. { P1, NA, P0, NA }, /* 001b */
  265. { RV, RV, RV, RV },
  266. { RV, RV, RV, RV },
  267. { P0, P1, IDE, IDE }, /* 100b */
  268. { P1, P0, IDE, IDE }, /* 101b */
  269. { IDE, IDE, P0, P1 }, /* 110b */
  270. { IDE, IDE, P1, P0 }, /* 111b */
  271. },
  272. };
  273. static struct piix_map_db ich6_map_db = {
  274. .mask = 0x3,
  275. .map = {
  276. /* PM PS SM SS MAP */
  277. { P0, P2, P1, P3 }, /* 00b */
  278. { IDE, IDE, P1, P3 }, /* 01b */
  279. { P0, P2, IDE, IDE }, /* 10b */
  280. { RV, RV, RV, RV },
  281. },
  282. };
  283. static struct piix_map_db ich6m_map_db = {
  284. .mask = 0x3,
  285. .map = {
  286. /* PM PS SM SS MAP */
  287. { P0, P2, RV, RV }, /* 00b */
  288. { RV, RV, RV, RV },
  289. { P0, P2, IDE, IDE }, /* 10b */
  290. { RV, RV, RV, RV },
  291. },
  292. };
  293. static struct ata_port_info piix_port_info[] = {
  294. /* piix4_pata */
  295. {
  296. .sht = &piix_sht,
  297. .host_flags = ATA_FLAG_SLAVE_POSS,
  298. .pio_mask = 0x1f, /* pio0-4 */
  299. #if 0
  300. .mwdma_mask = 0x06, /* mwdma1-2 */
  301. #else
  302. .mwdma_mask = 0x00, /* mwdma broken */
  303. #endif
  304. .udma_mask = ATA_UDMA_MASK_40C,
  305. .port_ops = &piix_pata_ops,
  306. },
  307. /* ich5_pata */
  308. {
  309. .sht = &piix_sht,
  310. .host_flags = ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  311. .pio_mask = 0x1f, /* pio0-4 */
  312. #if 0
  313. .mwdma_mask = 0x06, /* mwdma1-2 */
  314. #else
  315. .mwdma_mask = 0x00, /* mwdma broken */
  316. #endif
  317. .udma_mask = 0x3f, /* udma0-5 */
  318. .port_ops = &piix_pata_ops,
  319. },
  320. /* ich5_sata */
  321. {
  322. .sht = &piix_sht,
  323. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED |
  324. PIIX_FLAG_CHECKINTR,
  325. .pio_mask = 0x1f, /* pio0-4 */
  326. .mwdma_mask = 0x07, /* mwdma0-2 */
  327. .udma_mask = 0x7f, /* udma0-6 */
  328. .port_ops = &piix_sata_ops,
  329. .private_data = &ich5_map_db,
  330. },
  331. /* i6300esb_sata */
  332. {
  333. .sht = &piix_sht,
  334. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED |
  335. PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGNORE_PCS,
  336. .pio_mask = 0x1f, /* pio0-4 */
  337. .mwdma_mask = 0x07, /* mwdma0-2 */
  338. .udma_mask = 0x7f, /* udma0-6 */
  339. .port_ops = &piix_sata_ops,
  340. .private_data = &ich5_map_db,
  341. },
  342. /* ich6_sata */
  343. {
  344. .sht = &piix_sht,
  345. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  346. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR,
  347. .pio_mask = 0x1f, /* pio0-4 */
  348. .mwdma_mask = 0x07, /* mwdma0-2 */
  349. .udma_mask = 0x7f, /* udma0-6 */
  350. .port_ops = &piix_sata_ops,
  351. .private_data = &ich6_map_db,
  352. },
  353. /* ich6_sata_ahci */
  354. {
  355. .sht = &piix_sht,
  356. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  357. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  358. PIIX_FLAG_AHCI,
  359. .pio_mask = 0x1f, /* pio0-4 */
  360. .mwdma_mask = 0x07, /* mwdma0-2 */
  361. .udma_mask = 0x7f, /* udma0-6 */
  362. .port_ops = &piix_sata_ops,
  363. .private_data = &ich6_map_db,
  364. },
  365. /* ich6m_sata_ahci */
  366. {
  367. .sht = &piix_sht,
  368. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  369. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  370. PIIX_FLAG_AHCI,
  371. .pio_mask = 0x1f, /* pio0-4 */
  372. .mwdma_mask = 0x07, /* mwdma0-2 */
  373. .udma_mask = 0x7f, /* udma0-6 */
  374. .port_ops = &piix_sata_ops,
  375. .private_data = &ich6m_map_db,
  376. },
  377. };
  378. static struct pci_bits piix_enable_bits[] = {
  379. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  380. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  381. };
  382. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  383. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  384. MODULE_LICENSE("GPL");
  385. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  386. MODULE_VERSION(DRV_VERSION);
  387. /**
  388. * piix_pata_cbl_detect - Probe host controller cable detect info
  389. * @ap: Port for which cable detect info is desired
  390. *
  391. * Read 80c cable indicator from ATA PCI device's PCI config
  392. * register. This register is normally set by firmware (BIOS).
  393. *
  394. * LOCKING:
  395. * None (inherited from caller).
  396. */
  397. static void piix_pata_cbl_detect(struct ata_port *ap)
  398. {
  399. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  400. u8 tmp, mask;
  401. /* no 80c support in host controller? */
  402. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  403. goto cbl40;
  404. /* check BIOS cable detect results */
  405. mask = ap->hard_port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  406. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  407. if ((tmp & mask) == 0)
  408. goto cbl40;
  409. ap->cbl = ATA_CBL_PATA80;
  410. return;
  411. cbl40:
  412. ap->cbl = ATA_CBL_PATA40;
  413. ap->udma_mask &= ATA_UDMA_MASK_40C;
  414. }
  415. /**
  416. * piix_pata_prereset - prereset for PATA host controller
  417. * @ap: Target port
  418. *
  419. * Prereset including cable detection.
  420. *
  421. * LOCKING:
  422. * None (inherited from caller).
  423. */
  424. static int piix_pata_prereset(struct ata_port *ap)
  425. {
  426. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  427. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->hard_port_no])) {
  428. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  429. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  430. return 0;
  431. }
  432. piix_pata_cbl_detect(ap);
  433. return ata_std_prereset(ap);
  434. }
  435. static void piix_pata_error_handler(struct ata_port *ap)
  436. {
  437. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  438. ata_std_postreset);
  439. }
  440. /**
  441. * piix_sata_prereset - prereset for SATA host controller
  442. * @ap: Target port
  443. *
  444. * Reads and configures SATA PCI device's PCI config register
  445. * Port Configuration and Status (PCS) to determine port and
  446. * device availability. Return -ENODEV to skip reset if no
  447. * device is present.
  448. *
  449. * LOCKING:
  450. * None (inherited from caller).
  451. *
  452. * RETURNS:
  453. * 0 if device is present, -ENODEV otherwise.
  454. */
  455. static int piix_sata_prereset(struct ata_port *ap)
  456. {
  457. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  458. const unsigned int *map = ap->host_set->private_data;
  459. int base = 2 * ap->hard_port_no;
  460. unsigned int present_mask = 0;
  461. int port, i;
  462. u8 pcs;
  463. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  464. DPRINTK("ata%u: ENTER, pcs=0x%x base=%d\n", ap->id, pcs, base);
  465. /* enable all ports on this ap and wait for them to settle */
  466. for (i = 0; i < 2; i++) {
  467. port = map[base + i];
  468. if (port >= 0)
  469. pcs |= 1 << port;
  470. }
  471. pci_write_config_byte(pdev, ICH5_PCS, pcs);
  472. msleep(100);
  473. /* let's see which devices are present */
  474. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  475. for (i = 0; i < 2; i++) {
  476. port = map[base + i];
  477. if (port < 0)
  478. continue;
  479. if (ap->flags & PIIX_FLAG_IGNORE_PCS || pcs & 1 << (4 + port))
  480. present_mask |= 1 << i;
  481. else
  482. pcs &= ~(1 << port);
  483. }
  484. /* disable offline ports on non-AHCI controllers */
  485. if (!(ap->flags & PIIX_FLAG_AHCI))
  486. pci_write_config_byte(pdev, ICH5_PCS, pcs);
  487. DPRINTK("ata%u: LEAVE, pcs=0x%x present_mask=0x%x\n",
  488. ap->id, pcs, present_mask);
  489. if (!present_mask) {
  490. ata_port_printk(ap, KERN_INFO, "SATA port has no device.\n");
  491. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  492. return 0;
  493. }
  494. return ata_std_prereset(ap);
  495. }
  496. static void piix_sata_error_handler(struct ata_port *ap)
  497. {
  498. ata_bmdma_drive_eh(ap, piix_sata_prereset, ata_std_softreset, NULL,
  499. ata_std_postreset);
  500. }
  501. /**
  502. * piix_set_piomode - Initialize host controller PATA PIO timings
  503. * @ap: Port whose timings we are configuring
  504. * @adev: um
  505. *
  506. * Set PIO mode for device, in host controller PCI config space.
  507. *
  508. * LOCKING:
  509. * None (inherited from caller).
  510. */
  511. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  512. {
  513. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  514. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  515. unsigned int is_slave = (adev->devno != 0);
  516. unsigned int master_port= ap->hard_port_no ? 0x42 : 0x40;
  517. unsigned int slave_port = 0x44;
  518. u16 master_data;
  519. u8 slave_data;
  520. static const /* ISP RTC */
  521. u8 timings[][2] = { { 0, 0 },
  522. { 0, 0 },
  523. { 1, 0 },
  524. { 2, 1 },
  525. { 2, 3 }, };
  526. pci_read_config_word(dev, master_port, &master_data);
  527. if (is_slave) {
  528. master_data |= 0x4000;
  529. /* enable PPE, IE and TIME */
  530. master_data |= 0x0070;
  531. pci_read_config_byte(dev, slave_port, &slave_data);
  532. slave_data &= (ap->hard_port_no ? 0x0f : 0xf0);
  533. slave_data |=
  534. (timings[pio][0] << 2) |
  535. (timings[pio][1] << (ap->hard_port_no ? 4 : 0));
  536. } else {
  537. master_data &= 0xccf8;
  538. /* enable PPE, IE and TIME */
  539. master_data |= 0x0007;
  540. master_data |=
  541. (timings[pio][0] << 12) |
  542. (timings[pio][1] << 8);
  543. }
  544. pci_write_config_word(dev, master_port, master_data);
  545. if (is_slave)
  546. pci_write_config_byte(dev, slave_port, slave_data);
  547. }
  548. /**
  549. * piix_set_dmamode - Initialize host controller PATA PIO timings
  550. * @ap: Port whose timings we are configuring
  551. * @adev: um
  552. * @udma: udma mode, 0 - 6
  553. *
  554. * Set UDMA mode for device, in host controller PCI config space.
  555. *
  556. * LOCKING:
  557. * None (inherited from caller).
  558. */
  559. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  560. {
  561. unsigned int udma = adev->dma_mode; /* FIXME: MWDMA too */
  562. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  563. u8 maslave = ap->hard_port_no ? 0x42 : 0x40;
  564. u8 speed = udma;
  565. unsigned int drive_dn = (ap->hard_port_no ? 2 : 0) + adev->devno;
  566. int a_speed = 3 << (drive_dn * 4);
  567. int u_flag = 1 << drive_dn;
  568. int v_flag = 0x01 << drive_dn;
  569. int w_flag = 0x10 << drive_dn;
  570. int u_speed = 0;
  571. int sitre;
  572. u16 reg4042, reg4a;
  573. u8 reg48, reg54, reg55;
  574. pci_read_config_word(dev, maslave, &reg4042);
  575. DPRINTK("reg4042 = 0x%04x\n", reg4042);
  576. sitre = (reg4042 & 0x4000) ? 1 : 0;
  577. pci_read_config_byte(dev, 0x48, &reg48);
  578. pci_read_config_word(dev, 0x4a, &reg4a);
  579. pci_read_config_byte(dev, 0x54, &reg54);
  580. pci_read_config_byte(dev, 0x55, &reg55);
  581. switch(speed) {
  582. case XFER_UDMA_4:
  583. case XFER_UDMA_2: u_speed = 2 << (drive_dn * 4); break;
  584. case XFER_UDMA_6:
  585. case XFER_UDMA_5:
  586. case XFER_UDMA_3:
  587. case XFER_UDMA_1: u_speed = 1 << (drive_dn * 4); break;
  588. case XFER_UDMA_0: u_speed = 0 << (drive_dn * 4); break;
  589. case XFER_MW_DMA_2:
  590. case XFER_MW_DMA_1: break;
  591. default:
  592. BUG();
  593. return;
  594. }
  595. if (speed >= XFER_UDMA_0) {
  596. if (!(reg48 & u_flag))
  597. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  598. if (speed == XFER_UDMA_5) {
  599. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  600. } else {
  601. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  602. }
  603. if ((reg4a & a_speed) != u_speed)
  604. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  605. if (speed > XFER_UDMA_2) {
  606. if (!(reg54 & v_flag))
  607. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  608. } else
  609. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  610. } else {
  611. if (reg48 & u_flag)
  612. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  613. if (reg4a & a_speed)
  614. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  615. if (reg54 & v_flag)
  616. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  617. if (reg55 & w_flag)
  618. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  619. }
  620. }
  621. #define AHCI_PCI_BAR 5
  622. #define AHCI_GLOBAL_CTL 0x04
  623. #define AHCI_ENABLE (1 << 31)
  624. static int piix_disable_ahci(struct pci_dev *pdev)
  625. {
  626. void __iomem *mmio;
  627. u32 tmp;
  628. int rc = 0;
  629. /* BUG: pci_enable_device has not yet been called. This
  630. * works because this device is usually set up by BIOS.
  631. */
  632. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  633. !pci_resource_len(pdev, AHCI_PCI_BAR))
  634. return 0;
  635. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  636. if (!mmio)
  637. return -ENOMEM;
  638. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  639. if (tmp & AHCI_ENABLE) {
  640. tmp &= ~AHCI_ENABLE;
  641. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  642. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  643. if (tmp & AHCI_ENABLE)
  644. rc = -EIO;
  645. }
  646. pci_iounmap(pdev, mmio);
  647. return rc;
  648. }
  649. /**
  650. * piix_check_450nx_errata - Check for problem 450NX setup
  651. * @ata_dev: the PCI device to check
  652. *
  653. * Check for the present of 450NX errata #19 and errata #25. If
  654. * they are found return an error code so we can turn off DMA
  655. */
  656. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  657. {
  658. struct pci_dev *pdev = NULL;
  659. u16 cfg;
  660. u8 rev;
  661. int no_piix_dma = 0;
  662. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  663. {
  664. /* Look for 450NX PXB. Check for problem configurations
  665. A PCI quirk checks bit 6 already */
  666. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  667. pci_read_config_word(pdev, 0x41, &cfg);
  668. /* Only on the original revision: IDE DMA can hang */
  669. if (rev == 0x00)
  670. no_piix_dma = 1;
  671. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  672. else if (cfg & (1<<14) && rev < 5)
  673. no_piix_dma = 2;
  674. }
  675. if (no_piix_dma)
  676. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  677. if (no_piix_dma == 2)
  678. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  679. return no_piix_dma;
  680. }
  681. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  682. struct ata_port_info *pinfo)
  683. {
  684. struct piix_map_db *map_db = pinfo[0].private_data;
  685. const unsigned int *map;
  686. int i, invalid_map = 0;
  687. u8 map_value;
  688. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  689. map = map_db->map[map_value & map_db->mask];
  690. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  691. for (i = 0; i < 4; i++) {
  692. switch (map[i]) {
  693. case RV:
  694. invalid_map = 1;
  695. printk(" XX");
  696. break;
  697. case NA:
  698. printk(" --");
  699. break;
  700. case IDE:
  701. WARN_ON((i & 1) || map[i + 1] != IDE);
  702. pinfo[i / 2] = piix_port_info[ich5_pata];
  703. i++;
  704. printk(" IDE IDE");
  705. break;
  706. default:
  707. printk(" P%d", map[i]);
  708. if (i & 1)
  709. pinfo[i / 2].host_flags |= ATA_FLAG_SLAVE_POSS;
  710. break;
  711. }
  712. }
  713. printk(" ]\n");
  714. if (invalid_map)
  715. dev_printk(KERN_ERR, &pdev->dev,
  716. "invalid MAP value %u\n", map_value);
  717. pinfo[0].private_data = (void *)map;
  718. pinfo[1].private_data = (void *)map;
  719. }
  720. /**
  721. * piix_init_one - Register PIIX ATA PCI device with kernel services
  722. * @pdev: PCI device to register
  723. * @ent: Entry in piix_pci_tbl matching with @pdev
  724. *
  725. * Called from kernel PCI layer. We probe for combined mode (sigh),
  726. * and then hand over control to libata, for it to do the rest.
  727. *
  728. * LOCKING:
  729. * Inherited from PCI layer (may sleep).
  730. *
  731. * RETURNS:
  732. * Zero on success, or -ERRNO value.
  733. */
  734. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  735. {
  736. static int printed_version;
  737. struct ata_port_info port_info[2];
  738. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  739. unsigned long host_flags;
  740. if (!printed_version++)
  741. dev_printk(KERN_DEBUG, &pdev->dev,
  742. "version " DRV_VERSION "\n");
  743. /* no hotplugging support (FIXME) */
  744. if (!in_module_init)
  745. return -ENODEV;
  746. port_info[0] = piix_port_info[ent->driver_data];
  747. port_info[1] = piix_port_info[ent->driver_data];
  748. host_flags = port_info[0].host_flags;
  749. if (host_flags & PIIX_FLAG_AHCI) {
  750. u8 tmp;
  751. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  752. if (tmp == PIIX_AHCI_DEVICE) {
  753. int rc = piix_disable_ahci(pdev);
  754. if (rc)
  755. return rc;
  756. }
  757. }
  758. /* Initialize SATA map */
  759. if (host_flags & ATA_FLAG_SATA)
  760. piix_init_sata_map(pdev, port_info);
  761. /* On ICH5, some BIOSen disable the interrupt using the
  762. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  763. * On ICH6, this bit has the same effect, but only when
  764. * MSI is disabled (and it is disabled, as we don't use
  765. * message-signalled interrupts currently).
  766. */
  767. if (host_flags & PIIX_FLAG_CHECKINTR)
  768. pci_intx(pdev, 1);
  769. if (piix_check_450nx_errata(pdev)) {
  770. /* This writes into the master table but it does not
  771. really matter for this errata as we will apply it to
  772. all the PIIX devices on the board */
  773. port_info[0].mwdma_mask = 0;
  774. port_info[0].udma_mask = 0;
  775. port_info[1].mwdma_mask = 0;
  776. port_info[1].udma_mask = 0;
  777. }
  778. return ata_pci_init_one(pdev, ppinfo, 2);
  779. }
  780. static int __init piix_init(void)
  781. {
  782. int rc;
  783. DPRINTK("pci_module_init\n");
  784. rc = pci_module_init(&piix_pci_driver);
  785. if (rc)
  786. return rc;
  787. in_module_init = 0;
  788. DPRINTK("done\n");
  789. return 0;
  790. }
  791. static void __exit piix_exit(void)
  792. {
  793. pci_unregister_driver(&piix_pci_driver);
  794. }
  795. module_init(piix_init);
  796. module_exit(piix_exit);