smc91x.h 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@cam.org>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. /*
  37. * Define your architecture specific bus configuration parameters here.
  38. */
  39. #if defined(CONFIG_ARCH_LUBBOCK)
  40. /* We can only do 16-bit reads and writes in the static memory space. */
  41. #define SMC_CAN_USE_8BIT 0
  42. #define SMC_CAN_USE_16BIT 1
  43. #define SMC_CAN_USE_32BIT 0
  44. #define SMC_NOWAIT 1
  45. /* The first two address lines aren't connected... */
  46. #define SMC_IO_SHIFT 2
  47. #define SMC_inw(a, r) readw((a) + (r))
  48. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  49. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  50. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  51. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  52. /* We can only do 16-bit reads and writes in the static memory space. */
  53. #define SMC_CAN_USE_8BIT 0
  54. #define SMC_CAN_USE_16BIT 1
  55. #define SMC_CAN_USE_32BIT 0
  56. #define SMC_NOWAIT 1
  57. #define SMC_IO_SHIFT 0
  58. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  59. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  60. #define SMC_insw(a, r, p, l) \
  61. do { \
  62. unsigned long __port = (a) + (r); \
  63. u16 *__p = (u16 *)(p); \
  64. int __l = (l); \
  65. insw(__port, __p, __l); \
  66. while (__l > 0) { \
  67. *__p = swab16(*__p); \
  68. __p++; \
  69. __l--; \
  70. } \
  71. } while (0)
  72. #define SMC_outsw(a, r, p, l) \
  73. do { \
  74. unsigned long __port = (a) + (r); \
  75. u16 *__p = (u16 *)(p); \
  76. int __l = (l); \
  77. while (__l > 0) { \
  78. /* Believe it or not, the swab isn't needed. */ \
  79. outw( /* swab16 */ (*__p++), __port); \
  80. __l--; \
  81. } \
  82. } while (0)
  83. #define SMC_IRQ_FLAGS (0)
  84. #elif defined(CONFIG_SA1100_PLEB)
  85. /* We can only do 16-bit reads and writes in the static memory space. */
  86. #define SMC_CAN_USE_8BIT 1
  87. #define SMC_CAN_USE_16BIT 1
  88. #define SMC_CAN_USE_32BIT 0
  89. #define SMC_IO_SHIFT 0
  90. #define SMC_NOWAIT 1
  91. #define SMC_inb(a, r) readb((a) + (r))
  92. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  93. #define SMC_inw(a, r) readw((a) + (r))
  94. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  95. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  96. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  97. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  98. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  99. #define SMC_IRQ_FLAGS (0)
  100. #elif defined(CONFIG_SA1100_ASSABET)
  101. #include <asm/arch/neponset.h>
  102. /* We can only do 8-bit reads and writes in the static memory space. */
  103. #define SMC_CAN_USE_8BIT 1
  104. #define SMC_CAN_USE_16BIT 0
  105. #define SMC_CAN_USE_32BIT 0
  106. #define SMC_NOWAIT 1
  107. /* The first two address lines aren't connected... */
  108. #define SMC_IO_SHIFT 2
  109. #define SMC_inb(a, r) readb((a) + (r))
  110. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  111. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  112. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  113. #elif defined(CONFIG_MACH_LOGICPD_PXA270)
  114. #define SMC_CAN_USE_8BIT 0
  115. #define SMC_CAN_USE_16BIT 1
  116. #define SMC_CAN_USE_32BIT 0
  117. #define SMC_IO_SHIFT 0
  118. #define SMC_NOWAIT 1
  119. #define SMC_USE_PXA_DMA 1
  120. #define SMC_inb(a, r) readb((a) + (r))
  121. #define SMC_inw(a, r) readw((a) + (r))
  122. #define SMC_inl(a, r) readl((a) + (r))
  123. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  124. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  125. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  126. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  127. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  128. #elif defined(CONFIG_ARCH_INNOKOM) || \
  129. defined(CONFIG_MACH_MAINSTONE) || \
  130. defined(CONFIG_ARCH_PXA_IDP) || \
  131. defined(CONFIG_ARCH_RAMSES)
  132. #define SMC_CAN_USE_8BIT 1
  133. #define SMC_CAN_USE_16BIT 1
  134. #define SMC_CAN_USE_32BIT 1
  135. #define SMC_IO_SHIFT 0
  136. #define SMC_NOWAIT 1
  137. #define SMC_USE_PXA_DMA 1
  138. #define SMC_inb(a, r) readb((a) + (r))
  139. #define SMC_inw(a, r) readw((a) + (r))
  140. #define SMC_inl(a, r) readl((a) + (r))
  141. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  142. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  143. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  144. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  145. /* We actually can't write halfwords properly if not word aligned */
  146. static inline void
  147. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  148. {
  149. if (reg & 2) {
  150. unsigned int v = val << 16;
  151. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  152. writel(v, ioaddr + (reg & ~2));
  153. } else {
  154. writew(val, ioaddr + reg);
  155. }
  156. }
  157. #elif defined(CONFIG_ARCH_OMAP)
  158. /* We can only do 16-bit reads and writes in the static memory space. */
  159. #define SMC_CAN_USE_8BIT 0
  160. #define SMC_CAN_USE_16BIT 1
  161. #define SMC_CAN_USE_32BIT 0
  162. #define SMC_IO_SHIFT 0
  163. #define SMC_NOWAIT 1
  164. #define SMC_inb(a, r) readb((a) + (r))
  165. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  166. #define SMC_inw(a, r) readw((a) + (r))
  167. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  168. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  169. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  170. #define SMC_inl(a, r) readl((a) + (r))
  171. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  172. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  173. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  174. #include <asm/mach-types.h>
  175. #include <asm/arch/cpu.h>
  176. #define SMC_IRQ_FLAGS (( \
  177. machine_is_omap_h2() \
  178. || machine_is_omap_h3() \
  179. || (machine_is_omap_innovator() && !cpu_is_omap1510()) \
  180. ) ? IRQF_TRIGGER_FALLING : IRQF_TRIGGER_RISING)
  181. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  182. #define SMC_CAN_USE_8BIT 0
  183. #define SMC_CAN_USE_16BIT 1
  184. #define SMC_CAN_USE_32BIT 0
  185. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  186. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  187. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  188. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  189. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  190. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  191. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  192. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  193. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  194. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  195. #define SMC_IRQ_FLAGS (0)
  196. #elif defined(CONFIG_ISA)
  197. #define SMC_CAN_USE_8BIT 1
  198. #define SMC_CAN_USE_16BIT 1
  199. #define SMC_CAN_USE_32BIT 0
  200. #define SMC_inb(a, r) inb((a) + (r))
  201. #define SMC_inw(a, r) inw((a) + (r))
  202. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  203. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  204. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  205. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  206. #elif defined(CONFIG_M32R)
  207. #define SMC_CAN_USE_8BIT 0
  208. #define SMC_CAN_USE_16BIT 1
  209. #define SMC_CAN_USE_32BIT 0
  210. #define SMC_inb(a, r) inb((u32)a) + (r))
  211. #define SMC_inw(a, r) inw(((u32)a) + (r))
  212. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  213. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  214. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  215. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  216. #define SMC_IRQ_FLAGS (0)
  217. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  218. #define RPC_LSB_DEFAULT RPC_LED_100_10
  219. #elif defined(CONFIG_MACH_LPD79520) \
  220. || defined(CONFIG_MACH_LPD7A400) \
  221. || defined(CONFIG_MACH_LPD7A404)
  222. /* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
  223. * way that the CPU handles chip selects and the way that the SMC chip
  224. * expects the chip select to operate. Refer to
  225. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  226. * IOBARRIER is a byte, in order that we read the least-common
  227. * denominator. It would be wasteful to read 32 bits from an 8-bit
  228. * accessible region.
  229. *
  230. * There is no explicit protection against interrupts intervening
  231. * between the writew and the IOBARRIER. In SMC ISR there is a
  232. * preamble that performs an IOBARRIER in the extremely unlikely event
  233. * that the driver interrupts itself between a writew to the chip an
  234. * the IOBARRIER that follows *and* the cache is large enough that the
  235. * first off-chip access while handing the interrupt is to the SMC
  236. * chip. Other devices in the same address space as the SMC chip must
  237. * be aware of the potential for trouble and perform a similar
  238. * IOBARRIER on entry to their ISR.
  239. */
  240. #include <asm/arch/constants.h> /* IOBARRIER_VIRT */
  241. #define SMC_CAN_USE_8BIT 0
  242. #define SMC_CAN_USE_16BIT 1
  243. #define SMC_CAN_USE_32BIT 0
  244. #define SMC_NOWAIT 0
  245. #define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
  246. #define SMC_inw(a,r)\
  247. ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
  248. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
  249. #define SMC_insw LPD7_SMC_insw
  250. static inline void LPD7_SMC_insw (unsigned char* a, int r,
  251. unsigned char* p, int l)
  252. {
  253. unsigned short* ps = (unsigned short*) p;
  254. while (l-- > 0) {
  255. *ps++ = readw (a + r);
  256. LPD7X_IOBARRIER;
  257. }
  258. }
  259. #define SMC_outsw LPD7_SMC_outsw
  260. static inline void LPD7_SMC_outsw (unsigned char* a, int r,
  261. unsigned char* p, int l)
  262. {
  263. unsigned short* ps = (unsigned short*) p;
  264. while (l-- > 0) {
  265. writew (*ps++, a + r);
  266. LPD7X_IOBARRIER;
  267. }
  268. }
  269. #define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
  270. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  271. #define RPC_LSB_DEFAULT RPC_LED_100_10
  272. #elif defined(CONFIG_SOC_AU1X00)
  273. #include <au1xxx.h>
  274. /* We can only do 16-bit reads and writes in the static memory space. */
  275. #define SMC_CAN_USE_8BIT 0
  276. #define SMC_CAN_USE_16BIT 1
  277. #define SMC_CAN_USE_32BIT 0
  278. #define SMC_IO_SHIFT 0
  279. #define SMC_NOWAIT 1
  280. #define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
  281. #define SMC_insw(a, r, p, l) \
  282. do { \
  283. unsigned long _a = (unsigned long)((a) + (r)); \
  284. int _l = (l); \
  285. u16 *_p = (u16 *)(p); \
  286. while (_l-- > 0) \
  287. *_p++ = au_readw(_a); \
  288. } while(0)
  289. #define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
  290. #define SMC_outsw(a, r, p, l) \
  291. do { \
  292. unsigned long _a = (unsigned long)((a) + (r)); \
  293. int _l = (l); \
  294. const u16 *_p = (const u16 *)(p); \
  295. while (_l-- > 0) \
  296. au_writew(*_p++ , _a); \
  297. } while(0)
  298. #define SMC_IRQ_FLAGS (0)
  299. #else
  300. #define SMC_CAN_USE_8BIT 1
  301. #define SMC_CAN_USE_16BIT 1
  302. #define SMC_CAN_USE_32BIT 1
  303. #define SMC_NOWAIT 1
  304. #define SMC_inb(a, r) readb((a) + (r))
  305. #define SMC_inw(a, r) readw((a) + (r))
  306. #define SMC_inl(a, r) readl((a) + (r))
  307. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  308. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  309. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  310. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  311. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  312. #define RPC_LSA_DEFAULT RPC_LED_100_10
  313. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  314. #endif
  315. #ifdef SMC_USE_PXA_DMA
  316. /*
  317. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  318. * always happening in irq context so no need to worry about races. TX is
  319. * different and probably not worth it for that reason, and not as critical
  320. * as RX which can overrun memory and lose packets.
  321. */
  322. #include <linux/dma-mapping.h>
  323. #include <asm/dma.h>
  324. #include <asm/arch/pxa-regs.h>
  325. #ifdef SMC_insl
  326. #undef SMC_insl
  327. #define SMC_insl(a, r, p, l) \
  328. smc_pxa_dma_insl(a, lp->physaddr, r, dev->dma, p, l)
  329. static inline void
  330. smc_pxa_dma_insl(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
  331. u_char *buf, int len)
  332. {
  333. dma_addr_t dmabuf;
  334. /* fallback if no DMA available */
  335. if (dma == (unsigned char)-1) {
  336. readsl(ioaddr + reg, buf, len);
  337. return;
  338. }
  339. /* 64 bit alignment is required for memory to memory DMA */
  340. if ((long)buf & 4) {
  341. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  342. buf += 4;
  343. len--;
  344. }
  345. len *= 4;
  346. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  347. DCSR(dma) = DCSR_NODESC;
  348. DTADR(dma) = dmabuf;
  349. DSADR(dma) = physaddr + reg;
  350. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  351. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  352. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  353. while (!(DCSR(dma) & DCSR_STOPSTATE))
  354. cpu_relax();
  355. DCSR(dma) = 0;
  356. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  357. }
  358. #endif
  359. #ifdef SMC_insw
  360. #undef SMC_insw
  361. #define SMC_insw(a, r, p, l) \
  362. smc_pxa_dma_insw(a, lp->physaddr, r, dev->dma, p, l)
  363. static inline void
  364. smc_pxa_dma_insw(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
  365. u_char *buf, int len)
  366. {
  367. dma_addr_t dmabuf;
  368. /* fallback if no DMA available */
  369. if (dma == (unsigned char)-1) {
  370. readsw(ioaddr + reg, buf, len);
  371. return;
  372. }
  373. /* 64 bit alignment is required for memory to memory DMA */
  374. while ((long)buf & 6) {
  375. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  376. buf += 2;
  377. len--;
  378. }
  379. len *= 2;
  380. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  381. DCSR(dma) = DCSR_NODESC;
  382. DTADR(dma) = dmabuf;
  383. DSADR(dma) = physaddr + reg;
  384. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  385. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  386. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  387. while (!(DCSR(dma) & DCSR_STOPSTATE))
  388. cpu_relax();
  389. DCSR(dma) = 0;
  390. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  391. }
  392. #endif
  393. static void
  394. smc_pxa_dma_irq(int dma, void *dummy, struct pt_regs *regs)
  395. {
  396. DCSR(dma) = 0;
  397. }
  398. #endif /* SMC_USE_PXA_DMA */
  399. /*
  400. * Everything a particular hardware setup needs should have been defined
  401. * at this point. Add stubs for the undefined cases, mainly to avoid
  402. * compilation warnings since they'll be optimized away, or to prevent buggy
  403. * use of them.
  404. */
  405. #if ! SMC_CAN_USE_32BIT
  406. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  407. #define SMC_outl(x, ioaddr, reg) BUG()
  408. #define SMC_insl(a, r, p, l) BUG()
  409. #define SMC_outsl(a, r, p, l) BUG()
  410. #endif
  411. #if !defined(SMC_insl) || !defined(SMC_outsl)
  412. #define SMC_insl(a, r, p, l) BUG()
  413. #define SMC_outsl(a, r, p, l) BUG()
  414. #endif
  415. #if ! SMC_CAN_USE_16BIT
  416. /*
  417. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  418. * can't do it directly. Most registers are 16-bit so those are mandatory.
  419. */
  420. #define SMC_outw(x, ioaddr, reg) \
  421. do { \
  422. unsigned int __val16 = (x); \
  423. SMC_outb( __val16, ioaddr, reg ); \
  424. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  425. } while (0)
  426. #define SMC_inw(ioaddr, reg) \
  427. ({ \
  428. unsigned int __val16; \
  429. __val16 = SMC_inb( ioaddr, reg ); \
  430. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  431. __val16; \
  432. })
  433. #define SMC_insw(a, r, p, l) BUG()
  434. #define SMC_outsw(a, r, p, l) BUG()
  435. #endif
  436. #if !defined(SMC_insw) || !defined(SMC_outsw)
  437. #define SMC_insw(a, r, p, l) BUG()
  438. #define SMC_outsw(a, r, p, l) BUG()
  439. #endif
  440. #if ! SMC_CAN_USE_8BIT
  441. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  442. #define SMC_outb(x, ioaddr, reg) BUG()
  443. #define SMC_insb(a, r, p, l) BUG()
  444. #define SMC_outsb(a, r, p, l) BUG()
  445. #endif
  446. #if !defined(SMC_insb) || !defined(SMC_outsb)
  447. #define SMC_insb(a, r, p, l) BUG()
  448. #define SMC_outsb(a, r, p, l) BUG()
  449. #endif
  450. #ifndef SMC_CAN_USE_DATACS
  451. #define SMC_CAN_USE_DATACS 0
  452. #endif
  453. #ifndef SMC_IO_SHIFT
  454. #define SMC_IO_SHIFT 0
  455. #endif
  456. #ifndef SMC_IRQ_FLAGS
  457. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  458. #endif
  459. #ifndef SMC_INTERRUPT_PREAMBLE
  460. #define SMC_INTERRUPT_PREAMBLE
  461. #endif
  462. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  463. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  464. #define SMC_DATA_EXTENT (4)
  465. /*
  466. . Bank Select Register:
  467. .
  468. . yyyy yyyy 0000 00xx
  469. . xx = bank number
  470. . yyyy yyyy = 0x33, for identification purposes.
  471. */
  472. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  473. // Transmit Control Register
  474. /* BANK 0 */
  475. #define TCR_REG SMC_REG(0x0000, 0)
  476. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  477. #define TCR_LOOP 0x0002 // Controls output pin LBK
  478. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  479. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  480. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  481. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  482. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  483. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  484. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  485. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  486. #define TCR_CLEAR 0 /* do NOTHING */
  487. /* the default settings for the TCR register : */
  488. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  489. // EPH Status Register
  490. /* BANK 0 */
  491. #define EPH_STATUS_REG SMC_REG(0x0002, 0)
  492. #define ES_TX_SUC 0x0001 // Last TX was successful
  493. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  494. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  495. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  496. #define ES_16COL 0x0010 // 16 Collisions Reached
  497. #define ES_SQET 0x0020 // Signal Quality Error Test
  498. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  499. #define ES_TXDEFR 0x0080 // Transmit Deferred
  500. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  501. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  502. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  503. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  504. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  505. #define ES_TXUNRN 0x8000 // Tx Underrun
  506. // Receive Control Register
  507. /* BANK 0 */
  508. #define RCR_REG SMC_REG(0x0004, 0)
  509. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  510. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  511. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  512. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  513. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  514. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  515. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  516. #define RCR_SOFTRST 0x8000 // resets the chip
  517. /* the normal settings for the RCR register : */
  518. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  519. #define RCR_CLEAR 0x0 // set it to a base state
  520. // Counter Register
  521. /* BANK 0 */
  522. #define COUNTER_REG SMC_REG(0x0006, 0)
  523. // Memory Information Register
  524. /* BANK 0 */
  525. #define MIR_REG SMC_REG(0x0008, 0)
  526. // Receive/Phy Control Register
  527. /* BANK 0 */
  528. #define RPC_REG SMC_REG(0x000A, 0)
  529. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  530. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  531. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  532. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  533. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  534. #define RPC_LED_100_10 (0x00) // LED = 100Mbps OR's with 10Mbps link detect
  535. #define RPC_LED_RES (0x01) // LED = Reserved
  536. #define RPC_LED_10 (0x02) // LED = 10Mbps link detect
  537. #define RPC_LED_FD (0x03) // LED = Full Duplex Mode
  538. #define RPC_LED_TX_RX (0x04) // LED = TX or RX packet occurred
  539. #define RPC_LED_100 (0x05) // LED = 100Mbps link dectect
  540. #define RPC_LED_TX (0x06) // LED = TX packet occurred
  541. #define RPC_LED_RX (0x07) // LED = RX packet occurred
  542. #ifndef RPC_LSA_DEFAULT
  543. #define RPC_LSA_DEFAULT RPC_LED_100
  544. #endif
  545. #ifndef RPC_LSB_DEFAULT
  546. #define RPC_LSB_DEFAULT RPC_LED_FD
  547. #endif
  548. #define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX)
  549. /* Bank 0 0x0C is reserved */
  550. // Bank Select Register
  551. /* All Banks */
  552. #define BSR_REG 0x000E
  553. // Configuration Reg
  554. /* BANK 1 */
  555. #define CONFIG_REG SMC_REG(0x0000, 1)
  556. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  557. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  558. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  559. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  560. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  561. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  562. // Base Address Register
  563. /* BANK 1 */
  564. #define BASE_REG SMC_REG(0x0002, 1)
  565. // Individual Address Registers
  566. /* BANK 1 */
  567. #define ADDR0_REG SMC_REG(0x0004, 1)
  568. #define ADDR1_REG SMC_REG(0x0006, 1)
  569. #define ADDR2_REG SMC_REG(0x0008, 1)
  570. // General Purpose Register
  571. /* BANK 1 */
  572. #define GP_REG SMC_REG(0x000A, 1)
  573. // Control Register
  574. /* BANK 1 */
  575. #define CTL_REG SMC_REG(0x000C, 1)
  576. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  577. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  578. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  579. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  580. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  581. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  582. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  583. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  584. // MMU Command Register
  585. /* BANK 2 */
  586. #define MMU_CMD_REG SMC_REG(0x0000, 2)
  587. #define MC_BUSY 1 // When 1 the last release has not completed
  588. #define MC_NOP (0<<5) // No Op
  589. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  590. #define MC_RESET (2<<5) // Reset MMU to initial state
  591. #define MC_REMOVE (3<<5) // Remove the current rx packet
  592. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  593. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  594. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  595. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  596. // Packet Number Register
  597. /* BANK 2 */
  598. #define PN_REG SMC_REG(0x0002, 2)
  599. // Allocation Result Register
  600. /* BANK 2 */
  601. #define AR_REG SMC_REG(0x0003, 2)
  602. #define AR_FAILED 0x80 // Alocation Failed
  603. // TX FIFO Ports Register
  604. /* BANK 2 */
  605. #define TXFIFO_REG SMC_REG(0x0004, 2)
  606. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  607. // RX FIFO Ports Register
  608. /* BANK 2 */
  609. #define RXFIFO_REG SMC_REG(0x0005, 2)
  610. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  611. #define FIFO_REG SMC_REG(0x0004, 2)
  612. // Pointer Register
  613. /* BANK 2 */
  614. #define PTR_REG SMC_REG(0x0006, 2)
  615. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  616. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  617. #define PTR_READ 0x2000 // When 1 the operation is a read
  618. // Data Register
  619. /* BANK 2 */
  620. #define DATA_REG SMC_REG(0x0008, 2)
  621. // Interrupt Status/Acknowledge Register
  622. /* BANK 2 */
  623. #define INT_REG SMC_REG(0x000C, 2)
  624. // Interrupt Mask Register
  625. /* BANK 2 */
  626. #define IM_REG SMC_REG(0x000D, 2)
  627. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  628. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  629. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  630. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  631. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  632. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  633. #define IM_TX_INT 0x02 // Transmit Interrupt
  634. #define IM_RCV_INT 0x01 // Receive Interrupt
  635. // Multicast Table Registers
  636. /* BANK 3 */
  637. #define MCAST_REG1 SMC_REG(0x0000, 3)
  638. #define MCAST_REG2 SMC_REG(0x0002, 3)
  639. #define MCAST_REG3 SMC_REG(0x0004, 3)
  640. #define MCAST_REG4 SMC_REG(0x0006, 3)
  641. // Management Interface Register (MII)
  642. /* BANK 3 */
  643. #define MII_REG SMC_REG(0x0008, 3)
  644. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  645. #define MII_MDOE 0x0008 // MII Output Enable
  646. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  647. #define MII_MDI 0x0002 // MII Input, pin MDI
  648. #define MII_MDO 0x0001 // MII Output, pin MDO
  649. // Revision Register
  650. /* BANK 3 */
  651. /* ( hi: chip id low: rev # ) */
  652. #define REV_REG SMC_REG(0x000A, 3)
  653. // Early RCV Register
  654. /* BANK 3 */
  655. /* this is NOT on SMC9192 */
  656. #define ERCV_REG SMC_REG(0x000C, 3)
  657. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  658. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  659. // External Register
  660. /* BANK 7 */
  661. #define EXT_REG SMC_REG(0x0000, 7)
  662. #define CHIP_9192 3
  663. #define CHIP_9194 4
  664. #define CHIP_9195 5
  665. #define CHIP_9196 6
  666. #define CHIP_91100 7
  667. #define CHIP_91100FD 8
  668. #define CHIP_91111FD 9
  669. static const char * chip_ids[ 16 ] = {
  670. NULL, NULL, NULL,
  671. /* 3 */ "SMC91C90/91C92",
  672. /* 4 */ "SMC91C94",
  673. /* 5 */ "SMC91C95",
  674. /* 6 */ "SMC91C96",
  675. /* 7 */ "SMC91C100",
  676. /* 8 */ "SMC91C100FD",
  677. /* 9 */ "SMC91C11xFD",
  678. NULL, NULL, NULL,
  679. NULL, NULL, NULL};
  680. /*
  681. . Receive status bits
  682. */
  683. #define RS_ALGNERR 0x8000
  684. #define RS_BRODCAST 0x4000
  685. #define RS_BADCRC 0x2000
  686. #define RS_ODDFRAME 0x1000
  687. #define RS_TOOLONG 0x0800
  688. #define RS_TOOSHORT 0x0400
  689. #define RS_MULTICAST 0x0001
  690. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  691. /*
  692. * PHY IDs
  693. * LAN83C183 == LAN91C111 Internal PHY
  694. */
  695. #define PHY_LAN83C183 0x0016f840
  696. #define PHY_LAN83C180 0x02821c50
  697. /*
  698. * PHY Register Addresses (LAN91C111 Internal PHY)
  699. *
  700. * Generic PHY registers can be found in <linux/mii.h>
  701. *
  702. * These phy registers are specific to our on-board phy.
  703. */
  704. // PHY Configuration Register 1
  705. #define PHY_CFG1_REG 0x10
  706. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  707. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  708. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  709. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  710. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  711. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  712. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  713. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  714. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  715. #define PHY_CFG1_TLVL_MASK 0x003C
  716. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  717. // PHY Configuration Register 2
  718. #define PHY_CFG2_REG 0x11
  719. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  720. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  721. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  722. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  723. // PHY Status Output (and Interrupt status) Register
  724. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  725. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  726. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  727. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  728. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  729. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  730. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  731. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  732. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  733. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  734. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  735. // PHY Interrupt/Status Mask Register
  736. #define PHY_MASK_REG 0x13 // Interrupt Mask
  737. // Uses the same bit definitions as PHY_INT_REG
  738. /*
  739. * SMC91C96 ethernet config and status registers.
  740. * These are in the "attribute" space.
  741. */
  742. #define ECOR 0x8000
  743. #define ECOR_RESET 0x80
  744. #define ECOR_LEVEL_IRQ 0x40
  745. #define ECOR_WR_ATTRIB 0x04
  746. #define ECOR_ENABLE 0x01
  747. #define ECSR 0x8002
  748. #define ECSR_IOIS8 0x20
  749. #define ECSR_PWRDWN 0x04
  750. #define ECSR_INT 0x02
  751. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  752. /*
  753. * Macros to abstract register access according to the data bus
  754. * capabilities. Please use those and not the in/out primitives.
  755. * Note: the following macros do *not* select the bank -- this must
  756. * be done separately as needed in the main code. The SMC_REG() macro
  757. * only uses the bank argument for debugging purposes (when enabled).
  758. *
  759. * Note: despite inline functions being safer, everything leading to this
  760. * should preferably be macros to let BUG() display the line number in
  761. * the core source code since we're interested in the top call site
  762. * not in any inline function location.
  763. */
  764. #if SMC_DEBUG > 0
  765. #define SMC_REG(reg, bank) \
  766. ({ \
  767. int __b = SMC_CURRENT_BANK(); \
  768. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  769. printk( "%s: bank reg screwed (0x%04x)\n", \
  770. CARDNAME, __b ); \
  771. BUG(); \
  772. } \
  773. reg<<SMC_IO_SHIFT; \
  774. })
  775. #else
  776. #define SMC_REG(reg, bank) (reg<<SMC_IO_SHIFT)
  777. #endif
  778. /*
  779. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  780. * aligned to a 32 bit boundary. I tell you that does exist!
  781. * Fortunately the affected register accesses can be easily worked around
  782. * since we can write zeroes to the preceeding 16 bits without adverse
  783. * effects and use a 32-bit access.
  784. *
  785. * Enforce it on any 32-bit capable setup for now.
  786. */
  787. #define SMC_MUST_ALIGN_WRITE SMC_CAN_USE_32BIT
  788. #define SMC_GET_PN() \
  789. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, PN_REG)) \
  790. : (SMC_inw(ioaddr, PN_REG) & 0xFF) )
  791. #define SMC_SET_PN(x) \
  792. do { \
  793. if (SMC_MUST_ALIGN_WRITE) \
  794. SMC_outl((x)<<16, ioaddr, SMC_REG(0, 2)); \
  795. else if (SMC_CAN_USE_8BIT) \
  796. SMC_outb(x, ioaddr, PN_REG); \
  797. else \
  798. SMC_outw(x, ioaddr, PN_REG); \
  799. } while (0)
  800. #define SMC_GET_AR() \
  801. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, AR_REG)) \
  802. : (SMC_inw(ioaddr, PN_REG) >> 8) )
  803. #define SMC_GET_TXFIFO() \
  804. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, TXFIFO_REG)) \
  805. : (SMC_inw(ioaddr, TXFIFO_REG) & 0xFF) )
  806. #define SMC_GET_RXFIFO() \
  807. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, RXFIFO_REG)) \
  808. : (SMC_inw(ioaddr, TXFIFO_REG) >> 8) )
  809. #define SMC_GET_INT() \
  810. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, INT_REG)) \
  811. : (SMC_inw(ioaddr, INT_REG) & 0xFF) )
  812. #define SMC_ACK_INT(x) \
  813. do { \
  814. if (SMC_CAN_USE_8BIT) \
  815. SMC_outb(x, ioaddr, INT_REG); \
  816. else { \
  817. unsigned long __flags; \
  818. int __mask; \
  819. local_irq_save(__flags); \
  820. __mask = SMC_inw( ioaddr, INT_REG ) & ~0xff; \
  821. SMC_outw( __mask | (x), ioaddr, INT_REG ); \
  822. local_irq_restore(__flags); \
  823. } \
  824. } while (0)
  825. #define SMC_GET_INT_MASK() \
  826. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, IM_REG)) \
  827. : (SMC_inw( ioaddr, INT_REG ) >> 8) )
  828. #define SMC_SET_INT_MASK(x) \
  829. do { \
  830. if (SMC_CAN_USE_8BIT) \
  831. SMC_outb(x, ioaddr, IM_REG); \
  832. else \
  833. SMC_outw((x) << 8, ioaddr, INT_REG); \
  834. } while (0)
  835. #define SMC_CURRENT_BANK() SMC_inw(ioaddr, BANK_SELECT)
  836. #define SMC_SELECT_BANK(x) \
  837. do { \
  838. if (SMC_MUST_ALIGN_WRITE) \
  839. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  840. else \
  841. SMC_outw(x, ioaddr, BANK_SELECT); \
  842. } while (0)
  843. #define SMC_GET_BASE() SMC_inw(ioaddr, BASE_REG)
  844. #define SMC_SET_BASE(x) SMC_outw(x, ioaddr, BASE_REG)
  845. #define SMC_GET_CONFIG() SMC_inw(ioaddr, CONFIG_REG)
  846. #define SMC_SET_CONFIG(x) SMC_outw(x, ioaddr, CONFIG_REG)
  847. #define SMC_GET_COUNTER() SMC_inw(ioaddr, COUNTER_REG)
  848. #define SMC_GET_CTL() SMC_inw(ioaddr, CTL_REG)
  849. #define SMC_SET_CTL(x) SMC_outw(x, ioaddr, CTL_REG)
  850. #define SMC_GET_MII() SMC_inw(ioaddr, MII_REG)
  851. #define SMC_SET_MII(x) SMC_outw(x, ioaddr, MII_REG)
  852. #define SMC_GET_MIR() SMC_inw(ioaddr, MIR_REG)
  853. #define SMC_SET_MIR(x) SMC_outw(x, ioaddr, MIR_REG)
  854. #define SMC_GET_MMU_CMD() SMC_inw(ioaddr, MMU_CMD_REG)
  855. #define SMC_SET_MMU_CMD(x) SMC_outw(x, ioaddr, MMU_CMD_REG)
  856. #define SMC_GET_FIFO() SMC_inw(ioaddr, FIFO_REG)
  857. #define SMC_GET_PTR() SMC_inw(ioaddr, PTR_REG)
  858. #define SMC_SET_PTR(x) \
  859. do { \
  860. if (SMC_MUST_ALIGN_WRITE) \
  861. SMC_outl((x)<<16, ioaddr, SMC_REG(4, 2)); \
  862. else \
  863. SMC_outw(x, ioaddr, PTR_REG); \
  864. } while (0)
  865. #define SMC_GET_EPH_STATUS() SMC_inw(ioaddr, EPH_STATUS_REG)
  866. #define SMC_GET_RCR() SMC_inw(ioaddr, RCR_REG)
  867. #define SMC_SET_RCR(x) SMC_outw(x, ioaddr, RCR_REG)
  868. #define SMC_GET_REV() SMC_inw(ioaddr, REV_REG)
  869. #define SMC_GET_RPC() SMC_inw(ioaddr, RPC_REG)
  870. #define SMC_SET_RPC(x) \
  871. do { \
  872. if (SMC_MUST_ALIGN_WRITE) \
  873. SMC_outl((x)<<16, ioaddr, SMC_REG(8, 0)); \
  874. else \
  875. SMC_outw(x, ioaddr, RPC_REG); \
  876. } while (0)
  877. #define SMC_GET_TCR() SMC_inw(ioaddr, TCR_REG)
  878. #define SMC_SET_TCR(x) SMC_outw(x, ioaddr, TCR_REG)
  879. #ifndef SMC_GET_MAC_ADDR
  880. #define SMC_GET_MAC_ADDR(addr) \
  881. do { \
  882. unsigned int __v; \
  883. __v = SMC_inw( ioaddr, ADDR0_REG ); \
  884. addr[0] = __v; addr[1] = __v >> 8; \
  885. __v = SMC_inw( ioaddr, ADDR1_REG ); \
  886. addr[2] = __v; addr[3] = __v >> 8; \
  887. __v = SMC_inw( ioaddr, ADDR2_REG ); \
  888. addr[4] = __v; addr[5] = __v >> 8; \
  889. } while (0)
  890. #endif
  891. #define SMC_SET_MAC_ADDR(addr) \
  892. do { \
  893. SMC_outw( addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG ); \
  894. SMC_outw( addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG ); \
  895. SMC_outw( addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG ); \
  896. } while (0)
  897. #define SMC_SET_MCAST(x) \
  898. do { \
  899. const unsigned char *mt = (x); \
  900. SMC_outw( mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1 ); \
  901. SMC_outw( mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2 ); \
  902. SMC_outw( mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3 ); \
  903. SMC_outw( mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4 ); \
  904. } while (0)
  905. #define SMC_PUT_PKT_HDR(status, length) \
  906. do { \
  907. if (SMC_CAN_USE_32BIT) \
  908. SMC_outl((status) | (length)<<16, ioaddr, DATA_REG); \
  909. else { \
  910. SMC_outw(status, ioaddr, DATA_REG); \
  911. SMC_outw(length, ioaddr, DATA_REG); \
  912. } \
  913. } while (0)
  914. #define SMC_GET_PKT_HDR(status, length) \
  915. do { \
  916. if (SMC_CAN_USE_32BIT) { \
  917. unsigned int __val = SMC_inl(ioaddr, DATA_REG); \
  918. (status) = __val & 0xffff; \
  919. (length) = __val >> 16; \
  920. } else { \
  921. (status) = SMC_inw(ioaddr, DATA_REG); \
  922. (length) = SMC_inw(ioaddr, DATA_REG); \
  923. } \
  924. } while (0)
  925. #define SMC_PUSH_DATA(p, l) \
  926. do { \
  927. if (SMC_CAN_USE_32BIT) { \
  928. void *__ptr = (p); \
  929. int __len = (l); \
  930. void *__ioaddr = ioaddr; \
  931. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  932. __len -= 2; \
  933. SMC_outw(*(u16 *)__ptr, ioaddr, DATA_REG); \
  934. __ptr += 2; \
  935. } \
  936. if (SMC_CAN_USE_DATACS && lp->datacs) \
  937. __ioaddr = lp->datacs; \
  938. SMC_outsl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  939. if (__len & 2) { \
  940. __ptr += (__len & ~3); \
  941. SMC_outw(*((u16 *)__ptr), ioaddr, DATA_REG); \
  942. } \
  943. } else if (SMC_CAN_USE_16BIT) \
  944. SMC_outsw(ioaddr, DATA_REG, p, (l) >> 1); \
  945. else if (SMC_CAN_USE_8BIT) \
  946. SMC_outsb(ioaddr, DATA_REG, p, l); \
  947. } while (0)
  948. #define SMC_PULL_DATA(p, l) \
  949. do { \
  950. if (SMC_CAN_USE_32BIT) { \
  951. void *__ptr = (p); \
  952. int __len = (l); \
  953. void *__ioaddr = ioaddr; \
  954. if ((unsigned long)__ptr & 2) { \
  955. /* \
  956. * We want 32bit alignment here. \
  957. * Since some buses perform a full \
  958. * 32bit fetch even for 16bit data \
  959. * we can't use SMC_inw() here. \
  960. * Back both source (on-chip) and \
  961. * destination pointers of 2 bytes. \
  962. * This is possible since the call to \
  963. * SMC_GET_PKT_HDR() already advanced \
  964. * the source pointer of 4 bytes, and \
  965. * the skb_reserve(skb, 2) advanced \
  966. * the destination pointer of 2 bytes. \
  967. */ \
  968. __ptr -= 2; \
  969. __len += 2; \
  970. SMC_SET_PTR(2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  971. } \
  972. if (SMC_CAN_USE_DATACS && lp->datacs) \
  973. __ioaddr = lp->datacs; \
  974. __len += 2; \
  975. SMC_insl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  976. } else if (SMC_CAN_USE_16BIT) \
  977. SMC_insw(ioaddr, DATA_REG, p, (l) >> 1); \
  978. else if (SMC_CAN_USE_8BIT) \
  979. SMC_insb(ioaddr, DATA_REG, p, l); \
  980. } while (0)
  981. #endif /* _SMC91X_H_ */