r8169.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822
  1. /*
  2. =========================================================================
  3. r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver for Linux kernel 2.4.x.
  4. --------------------------------------------------------------------
  5. History:
  6. Feb 4 2002 - created initially by ShuChen <shuchen@realtek.com.tw>.
  7. May 20 2002 - Add link status force-mode and TBI mode support.
  8. 2004 - Massive updates. See kernel SCM system for details.
  9. =========================================================================
  10. 1. [DEPRECATED: use ethtool instead] The media can be forced in 5 modes.
  11. Command: 'insmod r8169 media = SET_MEDIA'
  12. Ex: 'insmod r8169 media = 0x04' will force PHY to operate in 100Mpbs Half-duplex.
  13. SET_MEDIA can be:
  14. _10_Half = 0x01
  15. _10_Full = 0x02
  16. _100_Half = 0x04
  17. _100_Full = 0x08
  18. _1000_Full = 0x10
  19. 2. Support TBI mode.
  20. =========================================================================
  21. VERSION 1.1 <2002/10/4>
  22. The bit4:0 of MII register 4 is called "selector field", and have to be
  23. 00001b to indicate support of IEEE std 802.3 during NWay process of
  24. exchanging Link Code Word (FLP).
  25. VERSION 1.2 <2002/11/30>
  26. - Large style cleanup
  27. - Use ether_crc in stock kernel (linux/crc32.h)
  28. - Copy mc_filter setup code from 8139cp
  29. (includes an optimization, and avoids set_bit use)
  30. VERSION 1.6LK <2004/04/14>
  31. - Merge of Realtek's version 1.6
  32. - Conversion to DMA API
  33. - Suspend/resume
  34. - Endianness
  35. - Misc Rx/Tx bugs
  36. VERSION 2.2LK <2005/01/25>
  37. - RX csum, TX csum/SG, TSO
  38. - VLAN
  39. - baby (< 7200) Jumbo frames support
  40. - Merge of Realtek's version 2.2 (new phy)
  41. */
  42. #include <linux/module.h>
  43. #include <linux/moduleparam.h>
  44. #include <linux/pci.h>
  45. #include <linux/netdevice.h>
  46. #include <linux/etherdevice.h>
  47. #include <linux/delay.h>
  48. #include <linux/ethtool.h>
  49. #include <linux/mii.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/crc32.h>
  52. #include <linux/in.h>
  53. #include <linux/ip.h>
  54. #include <linux/tcp.h>
  55. #include <linux/init.h>
  56. #include <linux/dma-mapping.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #ifdef CONFIG_R8169_NAPI
  60. #define NAPI_SUFFIX "-NAPI"
  61. #else
  62. #define NAPI_SUFFIX ""
  63. #endif
  64. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  65. #define MODULENAME "r8169"
  66. #define PFX MODULENAME ": "
  67. #ifdef RTL8169_DEBUG
  68. #define assert(expr) \
  69. if(!(expr)) { \
  70. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  71. #expr,__FILE__,__FUNCTION__,__LINE__); \
  72. }
  73. #define dprintk(fmt, args...) do { printk(PFX fmt, ## args); } while (0)
  74. #else
  75. #define assert(expr) do {} while (0)
  76. #define dprintk(fmt, args...) do {} while (0)
  77. #endif /* RTL8169_DEBUG */
  78. #define R8169_MSG_DEFAULT \
  79. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  80. #define TX_BUFFS_AVAIL(tp) \
  81. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  82. #ifdef CONFIG_R8169_NAPI
  83. #define rtl8169_rx_skb netif_receive_skb
  84. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  85. #define rtl8169_rx_quota(count, quota) min(count, quota)
  86. #else
  87. #define rtl8169_rx_skb netif_rx
  88. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  89. #define rtl8169_rx_quota(count, quota) count
  90. #endif
  91. /* media options */
  92. #define MAX_UNITS 8
  93. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  94. static int num_media = 0;
  95. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  96. static const int max_interrupt_work = 20;
  97. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  98. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  99. static const int multicast_filter_limit = 32;
  100. /* MAC address length */
  101. #define MAC_ADDR_LEN 6
  102. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  103. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  104. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  105. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  106. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  107. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  108. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  109. #define R8169_REGS_SIZE 256
  110. #define R8169_NAPI_WEIGHT 64
  111. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  112. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  113. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  114. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  115. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  116. #define RTL8169_TX_TIMEOUT (6*HZ)
  117. #define RTL8169_PHY_TIMEOUT (10*HZ)
  118. /* write/read MMIO register */
  119. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  120. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  121. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  122. #define RTL_R8(reg) readb (ioaddr + (reg))
  123. #define RTL_R16(reg) readw (ioaddr + (reg))
  124. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  125. enum mac_version {
  126. RTL_GIGA_MAC_VER_B = 0x00,
  127. /* RTL_GIGA_MAC_VER_C = 0x03, */
  128. RTL_GIGA_MAC_VER_D = 0x01,
  129. RTL_GIGA_MAC_VER_E = 0x02,
  130. RTL_GIGA_MAC_VER_X = 0x04 /* Greater than RTL_GIGA_MAC_VER_E */
  131. };
  132. enum phy_version {
  133. RTL_GIGA_PHY_VER_C = 0x03, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  134. RTL_GIGA_PHY_VER_D = 0x04, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  135. RTL_GIGA_PHY_VER_E = 0x05, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  136. RTL_GIGA_PHY_VER_F = 0x06, /* PHY Reg 0x03 bit0-3 == 0x0001 */
  137. RTL_GIGA_PHY_VER_G = 0x07, /* PHY Reg 0x03 bit0-3 == 0x0002 */
  138. RTL_GIGA_PHY_VER_H = 0x08, /* PHY Reg 0x03 bit0-3 == 0x0003 */
  139. };
  140. #define _R(NAME,MAC,MASK) \
  141. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  142. static const struct {
  143. const char *name;
  144. u8 mac_version;
  145. u32 RxConfigMask; /* Clears the bits supported by this chip */
  146. } rtl_chip_info[] = {
  147. _R("RTL8169", RTL_GIGA_MAC_VER_B, 0xff7e1880),
  148. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_D, 0xff7e1880),
  149. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_E, 0xff7e1880),
  150. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_X, 0xff7e1880),
  151. };
  152. #undef _R
  153. static struct pci_device_id rtl8169_pci_tbl[] = {
  154. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), },
  155. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), },
  156. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), },
  157. { PCI_DEVICE(0x16ec, 0x0116), },
  158. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024, },
  159. {0,},
  160. };
  161. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  162. static int rx_copybreak = 200;
  163. static int use_dac;
  164. static struct {
  165. u32 msg_enable;
  166. } debug = { -1 };
  167. enum RTL8169_registers {
  168. MAC0 = 0, /* Ethernet hardware address. */
  169. MAR0 = 8, /* Multicast filter. */
  170. CounterAddrLow = 0x10,
  171. CounterAddrHigh = 0x14,
  172. TxDescStartAddrLow = 0x20,
  173. TxDescStartAddrHigh = 0x24,
  174. TxHDescStartAddrLow = 0x28,
  175. TxHDescStartAddrHigh = 0x2c,
  176. FLASH = 0x30,
  177. ERSR = 0x36,
  178. ChipCmd = 0x37,
  179. TxPoll = 0x38,
  180. IntrMask = 0x3C,
  181. IntrStatus = 0x3E,
  182. TxConfig = 0x40,
  183. RxConfig = 0x44,
  184. RxMissed = 0x4C,
  185. Cfg9346 = 0x50,
  186. Config0 = 0x51,
  187. Config1 = 0x52,
  188. Config2 = 0x53,
  189. Config3 = 0x54,
  190. Config4 = 0x55,
  191. Config5 = 0x56,
  192. MultiIntr = 0x5C,
  193. PHYAR = 0x60,
  194. TBICSR = 0x64,
  195. TBI_ANAR = 0x68,
  196. TBI_LPAR = 0x6A,
  197. PHYstatus = 0x6C,
  198. RxMaxSize = 0xDA,
  199. CPlusCmd = 0xE0,
  200. IntrMitigate = 0xE2,
  201. RxDescAddrLow = 0xE4,
  202. RxDescAddrHigh = 0xE8,
  203. EarlyTxThres = 0xEC,
  204. FuncEvent = 0xF0,
  205. FuncEventMask = 0xF4,
  206. FuncPresetState = 0xF8,
  207. FuncForceEvent = 0xFC,
  208. };
  209. enum RTL8169_register_content {
  210. /* InterruptStatusBits */
  211. SYSErr = 0x8000,
  212. PCSTimeout = 0x4000,
  213. SWInt = 0x0100,
  214. TxDescUnavail = 0x80,
  215. RxFIFOOver = 0x40,
  216. LinkChg = 0x20,
  217. RxOverflow = 0x10,
  218. TxErr = 0x08,
  219. TxOK = 0x04,
  220. RxErr = 0x02,
  221. RxOK = 0x01,
  222. /* RxStatusDesc */
  223. RxRES = 0x00200000,
  224. RxCRC = 0x00080000,
  225. RxRUNT = 0x00100000,
  226. RxRWT = 0x00400000,
  227. /* ChipCmdBits */
  228. CmdReset = 0x10,
  229. CmdRxEnb = 0x08,
  230. CmdTxEnb = 0x04,
  231. RxBufEmpty = 0x01,
  232. /* Cfg9346Bits */
  233. Cfg9346_Lock = 0x00,
  234. Cfg9346_Unlock = 0xC0,
  235. /* rx_mode_bits */
  236. AcceptErr = 0x20,
  237. AcceptRunt = 0x10,
  238. AcceptBroadcast = 0x08,
  239. AcceptMulticast = 0x04,
  240. AcceptMyPhys = 0x02,
  241. AcceptAllPhys = 0x01,
  242. /* RxConfigBits */
  243. RxCfgFIFOShift = 13,
  244. RxCfgDMAShift = 8,
  245. /* TxConfigBits */
  246. TxInterFrameGapShift = 24,
  247. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  248. /* Config1 register p.24 */
  249. PMEnable = (1 << 0), /* Power Management Enable */
  250. /* Config3 register p.25 */
  251. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  252. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  253. /* Config5 register p.27 */
  254. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  255. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  256. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  257. LanWake = (1 << 1), /* LanWake enable/disable */
  258. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  259. /* TBICSR p.28 */
  260. TBIReset = 0x80000000,
  261. TBILoopback = 0x40000000,
  262. TBINwEnable = 0x20000000,
  263. TBINwRestart = 0x10000000,
  264. TBILinkOk = 0x02000000,
  265. TBINwComplete = 0x01000000,
  266. /* CPlusCmd p.31 */
  267. RxVlan = (1 << 6),
  268. RxChkSum = (1 << 5),
  269. PCIDAC = (1 << 4),
  270. PCIMulRW = (1 << 3),
  271. /* rtl8169_PHYstatus */
  272. TBI_Enable = 0x80,
  273. TxFlowCtrl = 0x40,
  274. RxFlowCtrl = 0x20,
  275. _1000bpsF = 0x10,
  276. _100bps = 0x08,
  277. _10bps = 0x04,
  278. LinkStatus = 0x02,
  279. FullDup = 0x01,
  280. /* GIGABIT_PHY_registers */
  281. PHY_CTRL_REG = 0,
  282. PHY_STAT_REG = 1,
  283. PHY_AUTO_NEGO_REG = 4,
  284. PHY_1000_CTRL_REG = 9,
  285. /* GIGABIT_PHY_REG_BIT */
  286. PHY_Restart_Auto_Nego = 0x0200,
  287. PHY_Enable_Auto_Nego = 0x1000,
  288. /* PHY_STAT_REG = 1 */
  289. PHY_Auto_Neco_Comp = 0x0020,
  290. /* PHY_AUTO_NEGO_REG = 4 */
  291. PHY_Cap_10_Half = 0x0020,
  292. PHY_Cap_10_Full = 0x0040,
  293. PHY_Cap_100_Half = 0x0080,
  294. PHY_Cap_100_Full = 0x0100,
  295. /* PHY_1000_CTRL_REG = 9 */
  296. PHY_Cap_1000_Full = 0x0200,
  297. PHY_Cap_Null = 0x0,
  298. /* _MediaType */
  299. _10_Half = 0x01,
  300. _10_Full = 0x02,
  301. _100_Half = 0x04,
  302. _100_Full = 0x08,
  303. _1000_Full = 0x10,
  304. /* _TBICSRBit */
  305. TBILinkOK = 0x02000000,
  306. /* DumpCounterCommand */
  307. CounterDump = 0x8,
  308. };
  309. enum _DescStatusBit {
  310. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  311. RingEnd = (1 << 30), /* End of descriptor ring */
  312. FirstFrag = (1 << 29), /* First segment of a packet */
  313. LastFrag = (1 << 28), /* Final segment of a packet */
  314. /* Tx private */
  315. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  316. MSSShift = 16, /* MSS value position */
  317. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  318. IPCS = (1 << 18), /* Calculate IP checksum */
  319. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  320. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  321. TxVlanTag = (1 << 17), /* Add VLAN tag */
  322. /* Rx private */
  323. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  324. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  325. #define RxProtoUDP (PID1)
  326. #define RxProtoTCP (PID0)
  327. #define RxProtoIP (PID1 | PID0)
  328. #define RxProtoMask RxProtoIP
  329. IPFail = (1 << 16), /* IP checksum failed */
  330. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  331. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  332. RxVlanTag = (1 << 16), /* VLAN tag available */
  333. };
  334. #define RsvdMask 0x3fffc000
  335. struct TxDesc {
  336. u32 opts1;
  337. u32 opts2;
  338. u64 addr;
  339. };
  340. struct RxDesc {
  341. u32 opts1;
  342. u32 opts2;
  343. u64 addr;
  344. };
  345. struct ring_info {
  346. struct sk_buff *skb;
  347. u32 len;
  348. u8 __pad[sizeof(void *) - sizeof(u32)];
  349. };
  350. struct rtl8169_private {
  351. void __iomem *mmio_addr; /* memory map physical address */
  352. struct pci_dev *pci_dev; /* Index of PCI device */
  353. struct net_device_stats stats; /* statistics of net device */
  354. spinlock_t lock; /* spin lock flag */
  355. u32 msg_enable;
  356. int chipset;
  357. int mac_version;
  358. int phy_version;
  359. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  360. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  361. u32 dirty_rx;
  362. u32 dirty_tx;
  363. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  364. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  365. dma_addr_t TxPhyAddr;
  366. dma_addr_t RxPhyAddr;
  367. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  368. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  369. unsigned rx_buf_sz;
  370. struct timer_list timer;
  371. u16 cp_cmd;
  372. u16 intr_mask;
  373. int phy_auto_nego_reg;
  374. int phy_1000_ctrl_reg;
  375. #ifdef CONFIG_R8169_VLAN
  376. struct vlan_group *vlgrp;
  377. #endif
  378. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  379. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  380. void (*phy_reset_enable)(void __iomem *);
  381. unsigned int (*phy_reset_pending)(void __iomem *);
  382. unsigned int (*link_ok)(void __iomem *);
  383. struct work_struct task;
  384. unsigned wol_enabled : 1;
  385. };
  386. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  387. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  388. module_param_array(media, int, &num_media, 0);
  389. MODULE_PARM_DESC(media, "force phy operation. Deprecated by ethtool (8).");
  390. module_param(rx_copybreak, int, 0);
  391. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  392. module_param(use_dac, int, 0);
  393. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  394. module_param_named(debug, debug.msg_enable, int, 0);
  395. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  396. MODULE_LICENSE("GPL");
  397. MODULE_VERSION(RTL8169_VERSION);
  398. static int rtl8169_open(struct net_device *dev);
  399. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  400. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance,
  401. struct pt_regs *regs);
  402. static int rtl8169_init_ring(struct net_device *dev);
  403. static void rtl8169_hw_start(struct net_device *dev);
  404. static int rtl8169_close(struct net_device *dev);
  405. static void rtl8169_set_rx_mode(struct net_device *dev);
  406. static void rtl8169_tx_timeout(struct net_device *dev);
  407. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  408. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  409. void __iomem *);
  410. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  411. static void rtl8169_down(struct net_device *dev);
  412. #ifdef CONFIG_R8169_NAPI
  413. static int rtl8169_poll(struct net_device *dev, int *budget);
  414. #endif
  415. static const u16 rtl8169_intr_mask =
  416. SYSErr | LinkChg | RxOverflow | RxFIFOOver | TxErr | TxOK | RxErr | RxOK;
  417. static const u16 rtl8169_napi_event =
  418. RxOK | RxOverflow | RxFIFOOver | TxOK | TxErr;
  419. static const unsigned int rtl8169_rx_config =
  420. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  421. #define PHY_Cap_10_Half_Or_Less PHY_Cap_10_Half
  422. #define PHY_Cap_10_Full_Or_Less PHY_Cap_10_Full | PHY_Cap_10_Half_Or_Less
  423. #define PHY_Cap_100_Half_Or_Less PHY_Cap_100_Half | PHY_Cap_10_Full_Or_Less
  424. #define PHY_Cap_100_Full_Or_Less PHY_Cap_100_Full | PHY_Cap_100_Half_Or_Less
  425. static void mdio_write(void __iomem *ioaddr, int RegAddr, int value)
  426. {
  427. int i;
  428. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  429. for (i = 20; i > 0; i--) {
  430. /* Check if the RTL8169 has completed writing to the specified MII register */
  431. if (!(RTL_R32(PHYAR) & 0x80000000))
  432. break;
  433. udelay(25);
  434. }
  435. }
  436. static int mdio_read(void __iomem *ioaddr, int RegAddr)
  437. {
  438. int i, value = -1;
  439. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  440. for (i = 20; i > 0; i--) {
  441. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  442. if (RTL_R32(PHYAR) & 0x80000000) {
  443. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  444. break;
  445. }
  446. udelay(25);
  447. }
  448. return value;
  449. }
  450. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  451. {
  452. RTL_W16(IntrMask, 0x0000);
  453. RTL_W16(IntrStatus, 0xffff);
  454. }
  455. static void rtl8169_asic_down(void __iomem *ioaddr)
  456. {
  457. RTL_W8(ChipCmd, 0x00);
  458. rtl8169_irq_mask_and_ack(ioaddr);
  459. RTL_R16(CPlusCmd);
  460. }
  461. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  462. {
  463. return RTL_R32(TBICSR) & TBIReset;
  464. }
  465. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  466. {
  467. return mdio_read(ioaddr, 0) & 0x8000;
  468. }
  469. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  470. {
  471. return RTL_R32(TBICSR) & TBILinkOk;
  472. }
  473. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  474. {
  475. return RTL_R8(PHYstatus) & LinkStatus;
  476. }
  477. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  478. {
  479. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  480. }
  481. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  482. {
  483. unsigned int val;
  484. val = (mdio_read(ioaddr, PHY_CTRL_REG) | 0x8000) & 0xffff;
  485. mdio_write(ioaddr, PHY_CTRL_REG, val);
  486. }
  487. static void rtl8169_check_link_status(struct net_device *dev,
  488. struct rtl8169_private *tp, void __iomem *ioaddr)
  489. {
  490. unsigned long flags;
  491. spin_lock_irqsave(&tp->lock, flags);
  492. if (tp->link_ok(ioaddr)) {
  493. netif_carrier_on(dev);
  494. if (netif_msg_ifup(tp))
  495. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  496. } else {
  497. if (netif_msg_ifdown(tp))
  498. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  499. netif_carrier_off(dev);
  500. }
  501. spin_unlock_irqrestore(&tp->lock, flags);
  502. }
  503. static void rtl8169_link_option(int idx, u8 *autoneg, u16 *speed, u8 *duplex)
  504. {
  505. struct {
  506. u16 speed;
  507. u8 duplex;
  508. u8 autoneg;
  509. u8 media;
  510. } link_settings[] = {
  511. { SPEED_10, DUPLEX_HALF, AUTONEG_DISABLE, _10_Half },
  512. { SPEED_10, DUPLEX_FULL, AUTONEG_DISABLE, _10_Full },
  513. { SPEED_100, DUPLEX_HALF, AUTONEG_DISABLE, _100_Half },
  514. { SPEED_100, DUPLEX_FULL, AUTONEG_DISABLE, _100_Full },
  515. { SPEED_1000, DUPLEX_FULL, AUTONEG_DISABLE, _1000_Full },
  516. /* Make TBI happy */
  517. { SPEED_1000, DUPLEX_FULL, AUTONEG_ENABLE, 0xff }
  518. }, *p;
  519. unsigned char option;
  520. option = ((idx < MAX_UNITS) && (idx >= 0)) ? media[idx] : 0xff;
  521. if ((option != 0xff) && !idx && netif_msg_drv(&debug))
  522. printk(KERN_WARNING PFX "media option is deprecated.\n");
  523. for (p = link_settings; p->media != 0xff; p++) {
  524. if (p->media == option)
  525. break;
  526. }
  527. *autoneg = p->autoneg;
  528. *speed = p->speed;
  529. *duplex = p->duplex;
  530. }
  531. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  532. {
  533. struct rtl8169_private *tp = netdev_priv(dev);
  534. void __iomem *ioaddr = tp->mmio_addr;
  535. u8 options;
  536. wol->wolopts = 0;
  537. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  538. wol->supported = WAKE_ANY;
  539. spin_lock_irq(&tp->lock);
  540. options = RTL_R8(Config1);
  541. if (!(options & PMEnable))
  542. goto out_unlock;
  543. options = RTL_R8(Config3);
  544. if (options & LinkUp)
  545. wol->wolopts |= WAKE_PHY;
  546. if (options & MagicPacket)
  547. wol->wolopts |= WAKE_MAGIC;
  548. options = RTL_R8(Config5);
  549. if (options & UWF)
  550. wol->wolopts |= WAKE_UCAST;
  551. if (options & BWF)
  552. wol->wolopts |= WAKE_BCAST;
  553. if (options & MWF)
  554. wol->wolopts |= WAKE_MCAST;
  555. out_unlock:
  556. spin_unlock_irq(&tp->lock);
  557. }
  558. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  559. {
  560. struct rtl8169_private *tp = netdev_priv(dev);
  561. void __iomem *ioaddr = tp->mmio_addr;
  562. int i;
  563. static struct {
  564. u32 opt;
  565. u16 reg;
  566. u8 mask;
  567. } cfg[] = {
  568. { WAKE_ANY, Config1, PMEnable },
  569. { WAKE_PHY, Config3, LinkUp },
  570. { WAKE_MAGIC, Config3, MagicPacket },
  571. { WAKE_UCAST, Config5, UWF },
  572. { WAKE_BCAST, Config5, BWF },
  573. { WAKE_MCAST, Config5, MWF },
  574. { WAKE_ANY, Config5, LanWake }
  575. };
  576. spin_lock_irq(&tp->lock);
  577. RTL_W8(Cfg9346, Cfg9346_Unlock);
  578. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  579. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  580. if (wol->wolopts & cfg[i].opt)
  581. options |= cfg[i].mask;
  582. RTL_W8(cfg[i].reg, options);
  583. }
  584. RTL_W8(Cfg9346, Cfg9346_Lock);
  585. tp->wol_enabled = (wol->wolopts) ? 1 : 0;
  586. spin_unlock_irq(&tp->lock);
  587. return 0;
  588. }
  589. static void rtl8169_get_drvinfo(struct net_device *dev,
  590. struct ethtool_drvinfo *info)
  591. {
  592. struct rtl8169_private *tp = netdev_priv(dev);
  593. strcpy(info->driver, MODULENAME);
  594. strcpy(info->version, RTL8169_VERSION);
  595. strcpy(info->bus_info, pci_name(tp->pci_dev));
  596. }
  597. static int rtl8169_get_regs_len(struct net_device *dev)
  598. {
  599. return R8169_REGS_SIZE;
  600. }
  601. static int rtl8169_set_speed_tbi(struct net_device *dev,
  602. u8 autoneg, u16 speed, u8 duplex)
  603. {
  604. struct rtl8169_private *tp = netdev_priv(dev);
  605. void __iomem *ioaddr = tp->mmio_addr;
  606. int ret = 0;
  607. u32 reg;
  608. reg = RTL_R32(TBICSR);
  609. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  610. (duplex == DUPLEX_FULL)) {
  611. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  612. } else if (autoneg == AUTONEG_ENABLE)
  613. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  614. else {
  615. if (netif_msg_link(tp)) {
  616. printk(KERN_WARNING "%s: "
  617. "incorrect speed setting refused in TBI mode\n",
  618. dev->name);
  619. }
  620. ret = -EOPNOTSUPP;
  621. }
  622. return ret;
  623. }
  624. static int rtl8169_set_speed_xmii(struct net_device *dev,
  625. u8 autoneg, u16 speed, u8 duplex)
  626. {
  627. struct rtl8169_private *tp = netdev_priv(dev);
  628. void __iomem *ioaddr = tp->mmio_addr;
  629. int auto_nego, giga_ctrl;
  630. auto_nego = mdio_read(ioaddr, PHY_AUTO_NEGO_REG);
  631. auto_nego &= ~(PHY_Cap_10_Half | PHY_Cap_10_Full |
  632. PHY_Cap_100_Half | PHY_Cap_100_Full);
  633. giga_ctrl = mdio_read(ioaddr, PHY_1000_CTRL_REG);
  634. giga_ctrl &= ~(PHY_Cap_1000_Full | PHY_Cap_Null);
  635. if (autoneg == AUTONEG_ENABLE) {
  636. auto_nego |= (PHY_Cap_10_Half | PHY_Cap_10_Full |
  637. PHY_Cap_100_Half | PHY_Cap_100_Full);
  638. giga_ctrl |= PHY_Cap_1000_Full;
  639. } else {
  640. if (speed == SPEED_10)
  641. auto_nego |= PHY_Cap_10_Half | PHY_Cap_10_Full;
  642. else if (speed == SPEED_100)
  643. auto_nego |= PHY_Cap_100_Half | PHY_Cap_100_Full;
  644. else if (speed == SPEED_1000)
  645. giga_ctrl |= PHY_Cap_1000_Full;
  646. if (duplex == DUPLEX_HALF)
  647. auto_nego &= ~(PHY_Cap_10_Full | PHY_Cap_100_Full);
  648. if (duplex == DUPLEX_FULL)
  649. auto_nego &= ~(PHY_Cap_10_Half | PHY_Cap_100_Half);
  650. }
  651. tp->phy_auto_nego_reg = auto_nego;
  652. tp->phy_1000_ctrl_reg = giga_ctrl;
  653. mdio_write(ioaddr, PHY_AUTO_NEGO_REG, auto_nego);
  654. mdio_write(ioaddr, PHY_1000_CTRL_REG, giga_ctrl);
  655. mdio_write(ioaddr, PHY_CTRL_REG, PHY_Enable_Auto_Nego |
  656. PHY_Restart_Auto_Nego);
  657. return 0;
  658. }
  659. static int rtl8169_set_speed(struct net_device *dev,
  660. u8 autoneg, u16 speed, u8 duplex)
  661. {
  662. struct rtl8169_private *tp = netdev_priv(dev);
  663. int ret;
  664. ret = tp->set_speed(dev, autoneg, speed, duplex);
  665. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  666. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  667. return ret;
  668. }
  669. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  670. {
  671. struct rtl8169_private *tp = netdev_priv(dev);
  672. unsigned long flags;
  673. int ret;
  674. spin_lock_irqsave(&tp->lock, flags);
  675. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  676. spin_unlock_irqrestore(&tp->lock, flags);
  677. return ret;
  678. }
  679. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  680. {
  681. struct rtl8169_private *tp = netdev_priv(dev);
  682. return tp->cp_cmd & RxChkSum;
  683. }
  684. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  685. {
  686. struct rtl8169_private *tp = netdev_priv(dev);
  687. void __iomem *ioaddr = tp->mmio_addr;
  688. unsigned long flags;
  689. spin_lock_irqsave(&tp->lock, flags);
  690. if (data)
  691. tp->cp_cmd |= RxChkSum;
  692. else
  693. tp->cp_cmd &= ~RxChkSum;
  694. RTL_W16(CPlusCmd, tp->cp_cmd);
  695. RTL_R16(CPlusCmd);
  696. spin_unlock_irqrestore(&tp->lock, flags);
  697. return 0;
  698. }
  699. #ifdef CONFIG_R8169_VLAN
  700. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  701. struct sk_buff *skb)
  702. {
  703. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  704. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  705. }
  706. static void rtl8169_vlan_rx_register(struct net_device *dev,
  707. struct vlan_group *grp)
  708. {
  709. struct rtl8169_private *tp = netdev_priv(dev);
  710. void __iomem *ioaddr = tp->mmio_addr;
  711. unsigned long flags;
  712. spin_lock_irqsave(&tp->lock, flags);
  713. tp->vlgrp = grp;
  714. if (tp->vlgrp)
  715. tp->cp_cmd |= RxVlan;
  716. else
  717. tp->cp_cmd &= ~RxVlan;
  718. RTL_W16(CPlusCmd, tp->cp_cmd);
  719. RTL_R16(CPlusCmd);
  720. spin_unlock_irqrestore(&tp->lock, flags);
  721. }
  722. static void rtl8169_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  723. {
  724. struct rtl8169_private *tp = netdev_priv(dev);
  725. unsigned long flags;
  726. spin_lock_irqsave(&tp->lock, flags);
  727. if (tp->vlgrp)
  728. tp->vlgrp->vlan_devices[vid] = NULL;
  729. spin_unlock_irqrestore(&tp->lock, flags);
  730. }
  731. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  732. struct sk_buff *skb)
  733. {
  734. u32 opts2 = le32_to_cpu(desc->opts2);
  735. int ret;
  736. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  737. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp,
  738. swab16(opts2 & 0xffff));
  739. ret = 0;
  740. } else
  741. ret = -1;
  742. desc->opts2 = 0;
  743. return ret;
  744. }
  745. #else /* !CONFIG_R8169_VLAN */
  746. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  747. struct sk_buff *skb)
  748. {
  749. return 0;
  750. }
  751. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  752. struct sk_buff *skb)
  753. {
  754. return -1;
  755. }
  756. #endif
  757. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  758. {
  759. struct rtl8169_private *tp = netdev_priv(dev);
  760. void __iomem *ioaddr = tp->mmio_addr;
  761. u32 status;
  762. cmd->supported =
  763. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  764. cmd->port = PORT_FIBRE;
  765. cmd->transceiver = XCVR_INTERNAL;
  766. status = RTL_R32(TBICSR);
  767. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  768. cmd->autoneg = !!(status & TBINwEnable);
  769. cmd->speed = SPEED_1000;
  770. cmd->duplex = DUPLEX_FULL; /* Always set */
  771. }
  772. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  773. {
  774. struct rtl8169_private *tp = netdev_priv(dev);
  775. void __iomem *ioaddr = tp->mmio_addr;
  776. u8 status;
  777. cmd->supported = SUPPORTED_10baseT_Half |
  778. SUPPORTED_10baseT_Full |
  779. SUPPORTED_100baseT_Half |
  780. SUPPORTED_100baseT_Full |
  781. SUPPORTED_1000baseT_Full |
  782. SUPPORTED_Autoneg |
  783. SUPPORTED_TP;
  784. cmd->autoneg = 1;
  785. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  786. if (tp->phy_auto_nego_reg & PHY_Cap_10_Half)
  787. cmd->advertising |= ADVERTISED_10baseT_Half;
  788. if (tp->phy_auto_nego_reg & PHY_Cap_10_Full)
  789. cmd->advertising |= ADVERTISED_10baseT_Full;
  790. if (tp->phy_auto_nego_reg & PHY_Cap_100_Half)
  791. cmd->advertising |= ADVERTISED_100baseT_Half;
  792. if (tp->phy_auto_nego_reg & PHY_Cap_100_Full)
  793. cmd->advertising |= ADVERTISED_100baseT_Full;
  794. if (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full)
  795. cmd->advertising |= ADVERTISED_1000baseT_Full;
  796. status = RTL_R8(PHYstatus);
  797. if (status & _1000bpsF)
  798. cmd->speed = SPEED_1000;
  799. else if (status & _100bps)
  800. cmd->speed = SPEED_100;
  801. else if (status & _10bps)
  802. cmd->speed = SPEED_10;
  803. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  804. DUPLEX_FULL : DUPLEX_HALF;
  805. }
  806. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  807. {
  808. struct rtl8169_private *tp = netdev_priv(dev);
  809. unsigned long flags;
  810. spin_lock_irqsave(&tp->lock, flags);
  811. tp->get_settings(dev, cmd);
  812. spin_unlock_irqrestore(&tp->lock, flags);
  813. return 0;
  814. }
  815. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  816. void *p)
  817. {
  818. struct rtl8169_private *tp = netdev_priv(dev);
  819. unsigned long flags;
  820. if (regs->len > R8169_REGS_SIZE)
  821. regs->len = R8169_REGS_SIZE;
  822. spin_lock_irqsave(&tp->lock, flags);
  823. memcpy_fromio(p, tp->mmio_addr, regs->len);
  824. spin_unlock_irqrestore(&tp->lock, flags);
  825. }
  826. static u32 rtl8169_get_msglevel(struct net_device *dev)
  827. {
  828. struct rtl8169_private *tp = netdev_priv(dev);
  829. return tp->msg_enable;
  830. }
  831. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  832. {
  833. struct rtl8169_private *tp = netdev_priv(dev);
  834. tp->msg_enable = value;
  835. }
  836. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  837. "tx_packets",
  838. "rx_packets",
  839. "tx_errors",
  840. "rx_errors",
  841. "rx_missed",
  842. "align_errors",
  843. "tx_single_collisions",
  844. "tx_multi_collisions",
  845. "unicast",
  846. "broadcast",
  847. "multicast",
  848. "tx_aborted",
  849. "tx_underrun",
  850. };
  851. struct rtl8169_counters {
  852. u64 tx_packets;
  853. u64 rx_packets;
  854. u64 tx_errors;
  855. u32 rx_errors;
  856. u16 rx_missed;
  857. u16 align_errors;
  858. u32 tx_one_collision;
  859. u32 tx_multi_collision;
  860. u64 rx_unicast;
  861. u64 rx_broadcast;
  862. u32 rx_multicast;
  863. u16 tx_aborted;
  864. u16 tx_underun;
  865. };
  866. static int rtl8169_get_stats_count(struct net_device *dev)
  867. {
  868. return ARRAY_SIZE(rtl8169_gstrings);
  869. }
  870. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  871. struct ethtool_stats *stats, u64 *data)
  872. {
  873. struct rtl8169_private *tp = netdev_priv(dev);
  874. void __iomem *ioaddr = tp->mmio_addr;
  875. struct rtl8169_counters *counters;
  876. dma_addr_t paddr;
  877. u32 cmd;
  878. ASSERT_RTNL();
  879. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  880. if (!counters)
  881. return;
  882. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  883. cmd = (u64)paddr & DMA_32BIT_MASK;
  884. RTL_W32(CounterAddrLow, cmd);
  885. RTL_W32(CounterAddrLow, cmd | CounterDump);
  886. while (RTL_R32(CounterAddrLow) & CounterDump) {
  887. if (msleep_interruptible(1))
  888. break;
  889. }
  890. RTL_W32(CounterAddrLow, 0);
  891. RTL_W32(CounterAddrHigh, 0);
  892. data[0] = le64_to_cpu(counters->tx_packets);
  893. data[1] = le64_to_cpu(counters->rx_packets);
  894. data[2] = le64_to_cpu(counters->tx_errors);
  895. data[3] = le32_to_cpu(counters->rx_errors);
  896. data[4] = le16_to_cpu(counters->rx_missed);
  897. data[5] = le16_to_cpu(counters->align_errors);
  898. data[6] = le32_to_cpu(counters->tx_one_collision);
  899. data[7] = le32_to_cpu(counters->tx_multi_collision);
  900. data[8] = le64_to_cpu(counters->rx_unicast);
  901. data[9] = le64_to_cpu(counters->rx_broadcast);
  902. data[10] = le32_to_cpu(counters->rx_multicast);
  903. data[11] = le16_to_cpu(counters->tx_aborted);
  904. data[12] = le16_to_cpu(counters->tx_underun);
  905. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  906. }
  907. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  908. {
  909. switch(stringset) {
  910. case ETH_SS_STATS:
  911. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  912. break;
  913. }
  914. }
  915. static struct ethtool_ops rtl8169_ethtool_ops = {
  916. .get_drvinfo = rtl8169_get_drvinfo,
  917. .get_regs_len = rtl8169_get_regs_len,
  918. .get_link = ethtool_op_get_link,
  919. .get_settings = rtl8169_get_settings,
  920. .set_settings = rtl8169_set_settings,
  921. .get_msglevel = rtl8169_get_msglevel,
  922. .set_msglevel = rtl8169_set_msglevel,
  923. .get_rx_csum = rtl8169_get_rx_csum,
  924. .set_rx_csum = rtl8169_set_rx_csum,
  925. .get_tx_csum = ethtool_op_get_tx_csum,
  926. .set_tx_csum = ethtool_op_set_tx_csum,
  927. .get_sg = ethtool_op_get_sg,
  928. .set_sg = ethtool_op_set_sg,
  929. .get_tso = ethtool_op_get_tso,
  930. .set_tso = ethtool_op_set_tso,
  931. .get_regs = rtl8169_get_regs,
  932. .get_wol = rtl8169_get_wol,
  933. .set_wol = rtl8169_set_wol,
  934. .get_strings = rtl8169_get_strings,
  935. .get_stats_count = rtl8169_get_stats_count,
  936. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  937. .get_perm_addr = ethtool_op_get_perm_addr,
  938. };
  939. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg, int bitnum,
  940. int bitval)
  941. {
  942. int val;
  943. val = mdio_read(ioaddr, reg);
  944. val = (bitval == 1) ?
  945. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  946. mdio_write(ioaddr, reg, val & 0xffff);
  947. }
  948. static void rtl8169_get_mac_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  949. {
  950. const struct {
  951. u32 mask;
  952. int mac_version;
  953. } mac_info[] = {
  954. { 0x1 << 28, RTL_GIGA_MAC_VER_X },
  955. { 0x1 << 26, RTL_GIGA_MAC_VER_E },
  956. { 0x1 << 23, RTL_GIGA_MAC_VER_D },
  957. { 0x00000000, RTL_GIGA_MAC_VER_B } /* Catch-all */
  958. }, *p = mac_info;
  959. u32 reg;
  960. reg = RTL_R32(TxConfig) & 0x7c800000;
  961. while ((reg & p->mask) != p->mask)
  962. p++;
  963. tp->mac_version = p->mac_version;
  964. }
  965. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  966. {
  967. struct {
  968. int version;
  969. char *msg;
  970. } mac_print[] = {
  971. { RTL_GIGA_MAC_VER_E, "RTL_GIGA_MAC_VER_E" },
  972. { RTL_GIGA_MAC_VER_D, "RTL_GIGA_MAC_VER_D" },
  973. { RTL_GIGA_MAC_VER_B, "RTL_GIGA_MAC_VER_B" },
  974. { 0, NULL }
  975. }, *p;
  976. for (p = mac_print; p->msg; p++) {
  977. if (tp->mac_version == p->version) {
  978. dprintk("mac_version == %s (%04d)\n", p->msg,
  979. p->version);
  980. return;
  981. }
  982. }
  983. dprintk("mac_version == Unknown\n");
  984. }
  985. static void rtl8169_get_phy_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  986. {
  987. const struct {
  988. u16 mask;
  989. u16 set;
  990. int phy_version;
  991. } phy_info[] = {
  992. { 0x000f, 0x0002, RTL_GIGA_PHY_VER_G },
  993. { 0x000f, 0x0001, RTL_GIGA_PHY_VER_F },
  994. { 0x000f, 0x0000, RTL_GIGA_PHY_VER_E },
  995. { 0x0000, 0x0000, RTL_GIGA_PHY_VER_D } /* Catch-all */
  996. }, *p = phy_info;
  997. u16 reg;
  998. reg = mdio_read(ioaddr, 3) & 0xffff;
  999. while ((reg & p->mask) != p->set)
  1000. p++;
  1001. tp->phy_version = p->phy_version;
  1002. }
  1003. static void rtl8169_print_phy_version(struct rtl8169_private *tp)
  1004. {
  1005. struct {
  1006. int version;
  1007. char *msg;
  1008. u32 reg;
  1009. } phy_print[] = {
  1010. { RTL_GIGA_PHY_VER_G, "RTL_GIGA_PHY_VER_G", 0x0002 },
  1011. { RTL_GIGA_PHY_VER_F, "RTL_GIGA_PHY_VER_F", 0x0001 },
  1012. { RTL_GIGA_PHY_VER_E, "RTL_GIGA_PHY_VER_E", 0x0000 },
  1013. { RTL_GIGA_PHY_VER_D, "RTL_GIGA_PHY_VER_D", 0x0000 },
  1014. { 0, NULL, 0x0000 }
  1015. }, *p;
  1016. for (p = phy_print; p->msg; p++) {
  1017. if (tp->phy_version == p->version) {
  1018. dprintk("phy_version == %s (%04x)\n", p->msg, p->reg);
  1019. return;
  1020. }
  1021. }
  1022. dprintk("phy_version == Unknown\n");
  1023. }
  1024. static void rtl8169_hw_phy_config(struct net_device *dev)
  1025. {
  1026. struct rtl8169_private *tp = netdev_priv(dev);
  1027. void __iomem *ioaddr = tp->mmio_addr;
  1028. struct {
  1029. u16 regs[5]; /* Beware of bit-sign propagation */
  1030. } phy_magic[5] = { {
  1031. { 0x0000, //w 4 15 12 0
  1032. 0x00a1, //w 3 15 0 00a1
  1033. 0x0008, //w 2 15 0 0008
  1034. 0x1020, //w 1 15 0 1020
  1035. 0x1000 } },{ //w 0 15 0 1000
  1036. { 0x7000, //w 4 15 12 7
  1037. 0xff41, //w 3 15 0 ff41
  1038. 0xde60, //w 2 15 0 de60
  1039. 0x0140, //w 1 15 0 0140
  1040. 0x0077 } },{ //w 0 15 0 0077
  1041. { 0xa000, //w 4 15 12 a
  1042. 0xdf01, //w 3 15 0 df01
  1043. 0xdf20, //w 2 15 0 df20
  1044. 0xff95, //w 1 15 0 ff95
  1045. 0xfa00 } },{ //w 0 15 0 fa00
  1046. { 0xb000, //w 4 15 12 b
  1047. 0xff41, //w 3 15 0 ff41
  1048. 0xde20, //w 2 15 0 de20
  1049. 0x0140, //w 1 15 0 0140
  1050. 0x00bb } },{ //w 0 15 0 00bb
  1051. { 0xf000, //w 4 15 12 f
  1052. 0xdf01, //w 3 15 0 df01
  1053. 0xdf20, //w 2 15 0 df20
  1054. 0xff95, //w 1 15 0 ff95
  1055. 0xbf00 } //w 0 15 0 bf00
  1056. }
  1057. }, *p = phy_magic;
  1058. int i;
  1059. rtl8169_print_mac_version(tp);
  1060. rtl8169_print_phy_version(tp);
  1061. if (tp->mac_version <= RTL_GIGA_MAC_VER_B)
  1062. return;
  1063. if (tp->phy_version >= RTL_GIGA_PHY_VER_H)
  1064. return;
  1065. dprintk("MAC version != 0 && PHY version == 0 or 1\n");
  1066. dprintk("Do final_reg2.cfg\n");
  1067. /* Shazam ! */
  1068. if (tp->mac_version == RTL_GIGA_MAC_VER_X) {
  1069. mdio_write(ioaddr, 31, 0x0001);
  1070. mdio_write(ioaddr, 9, 0x273a);
  1071. mdio_write(ioaddr, 14, 0x7bfb);
  1072. mdio_write(ioaddr, 27, 0x841e);
  1073. mdio_write(ioaddr, 31, 0x0002);
  1074. mdio_write(ioaddr, 1, 0x90d0);
  1075. mdio_write(ioaddr, 31, 0x0000);
  1076. return;
  1077. }
  1078. /* phy config for RTL8169s mac_version C chip */
  1079. mdio_write(ioaddr, 31, 0x0001); //w 31 2 0 1
  1080. mdio_write(ioaddr, 21, 0x1000); //w 21 15 0 1000
  1081. mdio_write(ioaddr, 24, 0x65c7); //w 24 15 0 65c7
  1082. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1083. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1084. int val, pos = 4;
  1085. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1086. mdio_write(ioaddr, pos, val);
  1087. while (--pos >= 0)
  1088. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1089. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1090. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1091. }
  1092. mdio_write(ioaddr, 31, 0x0000); //w 31 2 0 0
  1093. }
  1094. static void rtl8169_phy_timer(unsigned long __opaque)
  1095. {
  1096. struct net_device *dev = (struct net_device *)__opaque;
  1097. struct rtl8169_private *tp = netdev_priv(dev);
  1098. struct timer_list *timer = &tp->timer;
  1099. void __iomem *ioaddr = tp->mmio_addr;
  1100. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1101. assert(tp->mac_version > RTL_GIGA_MAC_VER_B);
  1102. assert(tp->phy_version < RTL_GIGA_PHY_VER_H);
  1103. if (!(tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  1104. return;
  1105. spin_lock_irq(&tp->lock);
  1106. if (tp->phy_reset_pending(ioaddr)) {
  1107. /*
  1108. * A busy loop could burn quite a few cycles on nowadays CPU.
  1109. * Let's delay the execution of the timer for a few ticks.
  1110. */
  1111. timeout = HZ/10;
  1112. goto out_mod_timer;
  1113. }
  1114. if (tp->link_ok(ioaddr))
  1115. goto out_unlock;
  1116. if (netif_msg_link(tp))
  1117. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1118. tp->phy_reset_enable(ioaddr);
  1119. out_mod_timer:
  1120. mod_timer(timer, jiffies + timeout);
  1121. out_unlock:
  1122. spin_unlock_irq(&tp->lock);
  1123. }
  1124. static inline void rtl8169_delete_timer(struct net_device *dev)
  1125. {
  1126. struct rtl8169_private *tp = netdev_priv(dev);
  1127. struct timer_list *timer = &tp->timer;
  1128. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  1129. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1130. return;
  1131. del_timer_sync(timer);
  1132. }
  1133. static inline void rtl8169_request_timer(struct net_device *dev)
  1134. {
  1135. struct rtl8169_private *tp = netdev_priv(dev);
  1136. struct timer_list *timer = &tp->timer;
  1137. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  1138. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1139. return;
  1140. init_timer(timer);
  1141. timer->expires = jiffies + RTL8169_PHY_TIMEOUT;
  1142. timer->data = (unsigned long)(dev);
  1143. timer->function = rtl8169_phy_timer;
  1144. add_timer(timer);
  1145. }
  1146. #ifdef CONFIG_NET_POLL_CONTROLLER
  1147. /*
  1148. * Polling 'interrupt' - used by things like netconsole to send skbs
  1149. * without having to re-enable interrupts. It's not called while
  1150. * the interrupt routine is executing.
  1151. */
  1152. static void rtl8169_netpoll(struct net_device *dev)
  1153. {
  1154. struct rtl8169_private *tp = netdev_priv(dev);
  1155. struct pci_dev *pdev = tp->pci_dev;
  1156. disable_irq(pdev->irq);
  1157. rtl8169_interrupt(pdev->irq, dev, NULL);
  1158. enable_irq(pdev->irq);
  1159. }
  1160. #endif
  1161. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1162. void __iomem *ioaddr)
  1163. {
  1164. iounmap(ioaddr);
  1165. pci_release_regions(pdev);
  1166. pci_disable_device(pdev);
  1167. free_netdev(dev);
  1168. }
  1169. static int __devinit
  1170. rtl8169_init_board(struct pci_dev *pdev, struct net_device **dev_out,
  1171. void __iomem **ioaddr_out)
  1172. {
  1173. void __iomem *ioaddr;
  1174. struct net_device *dev;
  1175. struct rtl8169_private *tp;
  1176. int rc = -ENOMEM, i, acpi_idle_state = 0, pm_cap;
  1177. assert(ioaddr_out != NULL);
  1178. /* dev zeroed in alloc_etherdev */
  1179. dev = alloc_etherdev(sizeof (*tp));
  1180. if (dev == NULL) {
  1181. if (netif_msg_drv(&debug))
  1182. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1183. goto err_out;
  1184. }
  1185. SET_MODULE_OWNER(dev);
  1186. SET_NETDEV_DEV(dev, &pdev->dev);
  1187. tp = netdev_priv(dev);
  1188. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1189. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1190. rc = pci_enable_device(pdev);
  1191. if (rc < 0) {
  1192. if (netif_msg_probe(tp))
  1193. dev_err(&pdev->dev, "enable failure\n");
  1194. goto err_out_free_dev;
  1195. }
  1196. rc = pci_set_mwi(pdev);
  1197. if (rc < 0)
  1198. goto err_out_disable;
  1199. /* save power state before pci_enable_device overwrites it */
  1200. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  1201. if (pm_cap) {
  1202. u16 pwr_command;
  1203. pci_read_config_word(pdev, pm_cap + PCI_PM_CTRL, &pwr_command);
  1204. acpi_idle_state = pwr_command & PCI_PM_CTRL_STATE_MASK;
  1205. } else {
  1206. if (netif_msg_probe(tp))
  1207. dev_err(&pdev->dev,
  1208. "PowerManagement capability not found.\n");
  1209. }
  1210. /* make sure PCI base addr 1 is MMIO */
  1211. if (!(pci_resource_flags(pdev, 1) & IORESOURCE_MEM)) {
  1212. if (netif_msg_probe(tp))
  1213. dev_err(&pdev->dev,
  1214. "region #1 not an MMIO resource, aborting\n");
  1215. rc = -ENODEV;
  1216. goto err_out_mwi;
  1217. }
  1218. /* check for weird/broken PCI region reporting */
  1219. if (pci_resource_len(pdev, 1) < R8169_REGS_SIZE) {
  1220. if (netif_msg_probe(tp))
  1221. dev_err(&pdev->dev,
  1222. "Invalid PCI region size(s), aborting\n");
  1223. rc = -ENODEV;
  1224. goto err_out_mwi;
  1225. }
  1226. rc = pci_request_regions(pdev, MODULENAME);
  1227. if (rc < 0) {
  1228. if (netif_msg_probe(tp))
  1229. dev_err(&pdev->dev, "could not request regions.\n");
  1230. goto err_out_mwi;
  1231. }
  1232. tp->cp_cmd = PCIMulRW | RxChkSum;
  1233. if ((sizeof(dma_addr_t) > 4) &&
  1234. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1235. tp->cp_cmd |= PCIDAC;
  1236. dev->features |= NETIF_F_HIGHDMA;
  1237. } else {
  1238. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1239. if (rc < 0) {
  1240. if (netif_msg_probe(tp))
  1241. dev_err(&pdev->dev,
  1242. "DMA configuration failed.\n");
  1243. goto err_out_free_res;
  1244. }
  1245. }
  1246. pci_set_master(pdev);
  1247. /* ioremap MMIO region */
  1248. ioaddr = ioremap(pci_resource_start(pdev, 1), R8169_REGS_SIZE);
  1249. if (ioaddr == NULL) {
  1250. if (netif_msg_probe(tp))
  1251. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1252. rc = -EIO;
  1253. goto err_out_free_res;
  1254. }
  1255. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1256. rtl8169_irq_mask_and_ack(ioaddr);
  1257. /* Soft reset the chip. */
  1258. RTL_W8(ChipCmd, CmdReset);
  1259. /* Check that the chip has finished the reset. */
  1260. for (i = 1000; i > 0; i--) {
  1261. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1262. break;
  1263. udelay(10);
  1264. }
  1265. /* Identify chip attached to board */
  1266. rtl8169_get_mac_version(tp, ioaddr);
  1267. rtl8169_get_phy_version(tp, ioaddr);
  1268. rtl8169_print_mac_version(tp);
  1269. rtl8169_print_phy_version(tp);
  1270. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1271. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1272. break;
  1273. }
  1274. if (i < 0) {
  1275. /* Unknown chip: assume array element #0, original RTL-8169 */
  1276. if (netif_msg_probe(tp)) {
  1277. dev_printk(KERN_DEBUG, &pdev->dev,
  1278. "unknown chip version, assuming %s\n",
  1279. rtl_chip_info[0].name);
  1280. }
  1281. i++;
  1282. }
  1283. tp->chipset = i;
  1284. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1285. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1286. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1287. RTL_W8(Cfg9346, Cfg9346_Lock);
  1288. *ioaddr_out = ioaddr;
  1289. *dev_out = dev;
  1290. out:
  1291. return rc;
  1292. err_out_free_res:
  1293. pci_release_regions(pdev);
  1294. err_out_mwi:
  1295. pci_clear_mwi(pdev);
  1296. err_out_disable:
  1297. pci_disable_device(pdev);
  1298. err_out_free_dev:
  1299. free_netdev(dev);
  1300. err_out:
  1301. *ioaddr_out = NULL;
  1302. *dev_out = NULL;
  1303. goto out;
  1304. }
  1305. static int __devinit
  1306. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1307. {
  1308. struct net_device *dev = NULL;
  1309. struct rtl8169_private *tp;
  1310. void __iomem *ioaddr = NULL;
  1311. static int board_idx = -1;
  1312. u8 autoneg, duplex;
  1313. u16 speed;
  1314. int i, rc;
  1315. assert(pdev != NULL);
  1316. assert(ent != NULL);
  1317. board_idx++;
  1318. if (netif_msg_drv(&debug)) {
  1319. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1320. MODULENAME, RTL8169_VERSION);
  1321. }
  1322. rc = rtl8169_init_board(pdev, &dev, &ioaddr);
  1323. if (rc)
  1324. return rc;
  1325. tp = netdev_priv(dev);
  1326. assert(ioaddr != NULL);
  1327. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1328. tp->set_speed = rtl8169_set_speed_tbi;
  1329. tp->get_settings = rtl8169_gset_tbi;
  1330. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1331. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1332. tp->link_ok = rtl8169_tbi_link_ok;
  1333. tp->phy_1000_ctrl_reg = PHY_Cap_1000_Full; /* Implied by TBI */
  1334. } else {
  1335. tp->set_speed = rtl8169_set_speed_xmii;
  1336. tp->get_settings = rtl8169_gset_xmii;
  1337. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1338. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1339. tp->link_ok = rtl8169_xmii_link_ok;
  1340. }
  1341. /* Get MAC address. FIXME: read EEPROM */
  1342. for (i = 0; i < MAC_ADDR_LEN; i++)
  1343. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1344. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1345. dev->open = rtl8169_open;
  1346. dev->hard_start_xmit = rtl8169_start_xmit;
  1347. dev->get_stats = rtl8169_get_stats;
  1348. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1349. dev->stop = rtl8169_close;
  1350. dev->tx_timeout = rtl8169_tx_timeout;
  1351. dev->set_multicast_list = rtl8169_set_rx_mode;
  1352. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1353. dev->irq = pdev->irq;
  1354. dev->base_addr = (unsigned long) ioaddr;
  1355. dev->change_mtu = rtl8169_change_mtu;
  1356. #ifdef CONFIG_R8169_NAPI
  1357. dev->poll = rtl8169_poll;
  1358. dev->weight = R8169_NAPI_WEIGHT;
  1359. #endif
  1360. #ifdef CONFIG_R8169_VLAN
  1361. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1362. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1363. dev->vlan_rx_kill_vid = rtl8169_vlan_rx_kill_vid;
  1364. #endif
  1365. #ifdef CONFIG_NET_POLL_CONTROLLER
  1366. dev->poll_controller = rtl8169_netpoll;
  1367. #endif
  1368. tp->intr_mask = 0xffff;
  1369. tp->pci_dev = pdev;
  1370. tp->mmio_addr = ioaddr;
  1371. spin_lock_init(&tp->lock);
  1372. rc = register_netdev(dev);
  1373. if (rc) {
  1374. rtl8169_release_board(pdev, dev, ioaddr);
  1375. return rc;
  1376. }
  1377. if (netif_msg_probe(tp)) {
  1378. printk(KERN_DEBUG "%s: Identified chip type is '%s'.\n",
  1379. dev->name, rtl_chip_info[tp->chipset].name);
  1380. }
  1381. pci_set_drvdata(pdev, dev);
  1382. if (netif_msg_probe(tp)) {
  1383. printk(KERN_INFO "%s: %s at 0x%lx, "
  1384. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1385. "IRQ %d\n",
  1386. dev->name,
  1387. rtl_chip_info[ent->driver_data].name,
  1388. dev->base_addr,
  1389. dev->dev_addr[0], dev->dev_addr[1],
  1390. dev->dev_addr[2], dev->dev_addr[3],
  1391. dev->dev_addr[4], dev->dev_addr[5], dev->irq);
  1392. }
  1393. rtl8169_hw_phy_config(dev);
  1394. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1395. RTL_W8(0x82, 0x01);
  1396. if (tp->mac_version < RTL_GIGA_MAC_VER_E) {
  1397. dprintk("Set PCI Latency=0x40\n");
  1398. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
  1399. }
  1400. if (tp->mac_version == RTL_GIGA_MAC_VER_D) {
  1401. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1402. RTL_W8(0x82, 0x01);
  1403. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1404. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1405. }
  1406. rtl8169_link_option(board_idx, &autoneg, &speed, &duplex);
  1407. rtl8169_set_speed(dev, autoneg, speed, duplex);
  1408. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1409. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1410. return 0;
  1411. }
  1412. static void __devexit
  1413. rtl8169_remove_one(struct pci_dev *pdev)
  1414. {
  1415. struct net_device *dev = pci_get_drvdata(pdev);
  1416. struct rtl8169_private *tp = netdev_priv(dev);
  1417. assert(dev != NULL);
  1418. assert(tp != NULL);
  1419. unregister_netdev(dev);
  1420. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1421. pci_set_drvdata(pdev, NULL);
  1422. }
  1423. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1424. struct net_device *dev)
  1425. {
  1426. unsigned int mtu = dev->mtu;
  1427. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1428. }
  1429. static int rtl8169_open(struct net_device *dev)
  1430. {
  1431. struct rtl8169_private *tp = netdev_priv(dev);
  1432. struct pci_dev *pdev = tp->pci_dev;
  1433. int retval;
  1434. rtl8169_set_rxbufsize(tp, dev);
  1435. retval =
  1436. request_irq(dev->irq, rtl8169_interrupt, IRQF_SHARED, dev->name, dev);
  1437. if (retval < 0)
  1438. goto out;
  1439. retval = -ENOMEM;
  1440. /*
  1441. * Rx and Tx desscriptors needs 256 bytes alignment.
  1442. * pci_alloc_consistent provides more.
  1443. */
  1444. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1445. &tp->TxPhyAddr);
  1446. if (!tp->TxDescArray)
  1447. goto err_free_irq;
  1448. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1449. &tp->RxPhyAddr);
  1450. if (!tp->RxDescArray)
  1451. goto err_free_tx;
  1452. retval = rtl8169_init_ring(dev);
  1453. if (retval < 0)
  1454. goto err_free_rx;
  1455. INIT_WORK(&tp->task, NULL, dev);
  1456. rtl8169_hw_start(dev);
  1457. rtl8169_request_timer(dev);
  1458. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1459. out:
  1460. return retval;
  1461. err_free_rx:
  1462. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1463. tp->RxPhyAddr);
  1464. err_free_tx:
  1465. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1466. tp->TxPhyAddr);
  1467. err_free_irq:
  1468. free_irq(dev->irq, dev);
  1469. goto out;
  1470. }
  1471. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1472. {
  1473. /* Disable interrupts */
  1474. rtl8169_irq_mask_and_ack(ioaddr);
  1475. /* Reset the chipset */
  1476. RTL_W8(ChipCmd, CmdReset);
  1477. /* PCI commit */
  1478. RTL_R8(ChipCmd);
  1479. }
  1480. static void
  1481. rtl8169_hw_start(struct net_device *dev)
  1482. {
  1483. struct rtl8169_private *tp = netdev_priv(dev);
  1484. void __iomem *ioaddr = tp->mmio_addr;
  1485. u32 i;
  1486. /* Soft reset the chip. */
  1487. RTL_W8(ChipCmd, CmdReset);
  1488. /* Check that the chip has finished the reset. */
  1489. for (i = 1000; i > 0; i--) {
  1490. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1491. break;
  1492. udelay(10);
  1493. }
  1494. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1495. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1496. RTL_W8(EarlyTxThres, EarlyTxThld);
  1497. /* Low hurts. Let's disable the filtering. */
  1498. RTL_W16(RxMaxSize, 16383);
  1499. /* Set Rx Config register */
  1500. i = rtl8169_rx_config |
  1501. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1502. RTL_W32(RxConfig, i);
  1503. /* Set DMA burst size and Interframe Gap Time */
  1504. RTL_W32(TxConfig,
  1505. (TX_DMA_BURST << TxDMAShift) | (InterFrameGap <<
  1506. TxInterFrameGapShift));
  1507. tp->cp_cmd |= RTL_R16(CPlusCmd);
  1508. RTL_W16(CPlusCmd, tp->cp_cmd);
  1509. if ((tp->mac_version == RTL_GIGA_MAC_VER_D) ||
  1510. (tp->mac_version == RTL_GIGA_MAC_VER_E)) {
  1511. dprintk(KERN_INFO PFX "Set MAC Reg C+CR Offset 0xE0. "
  1512. "Bit-3 and bit-14 MUST be 1\n");
  1513. tp->cp_cmd |= (1 << 14) | PCIMulRW;
  1514. RTL_W16(CPlusCmd, tp->cp_cmd);
  1515. }
  1516. /*
  1517. * Undocumented corner. Supposedly:
  1518. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1519. */
  1520. RTL_W16(IntrMitigate, 0x0000);
  1521. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr & DMA_32BIT_MASK));
  1522. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr >> 32));
  1523. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr & DMA_32BIT_MASK));
  1524. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr >> 32));
  1525. RTL_W8(Cfg9346, Cfg9346_Lock);
  1526. udelay(10);
  1527. RTL_W32(RxMissed, 0);
  1528. rtl8169_set_rx_mode(dev);
  1529. /* no early-rx interrupts */
  1530. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1531. /* Enable all known interrupts by setting the interrupt mask. */
  1532. RTL_W16(IntrMask, rtl8169_intr_mask);
  1533. netif_start_queue(dev);
  1534. }
  1535. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1536. {
  1537. struct rtl8169_private *tp = netdev_priv(dev);
  1538. int ret = 0;
  1539. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1540. return -EINVAL;
  1541. dev->mtu = new_mtu;
  1542. if (!netif_running(dev))
  1543. goto out;
  1544. rtl8169_down(dev);
  1545. rtl8169_set_rxbufsize(tp, dev);
  1546. ret = rtl8169_init_ring(dev);
  1547. if (ret < 0)
  1548. goto out;
  1549. netif_poll_enable(dev);
  1550. rtl8169_hw_start(dev);
  1551. rtl8169_request_timer(dev);
  1552. out:
  1553. return ret;
  1554. }
  1555. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1556. {
  1557. desc->addr = 0x0badbadbadbadbadull;
  1558. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1559. }
  1560. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1561. struct sk_buff **sk_buff, struct RxDesc *desc)
  1562. {
  1563. struct pci_dev *pdev = tp->pci_dev;
  1564. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1565. PCI_DMA_FROMDEVICE);
  1566. dev_kfree_skb(*sk_buff);
  1567. *sk_buff = NULL;
  1568. rtl8169_make_unusable_by_asic(desc);
  1569. }
  1570. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1571. {
  1572. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1573. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1574. }
  1575. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1576. u32 rx_buf_sz)
  1577. {
  1578. desc->addr = cpu_to_le64(mapping);
  1579. wmb();
  1580. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1581. }
  1582. static int rtl8169_alloc_rx_skb(struct pci_dev *pdev, struct sk_buff **sk_buff,
  1583. struct RxDesc *desc, int rx_buf_sz)
  1584. {
  1585. struct sk_buff *skb;
  1586. dma_addr_t mapping;
  1587. int ret = 0;
  1588. skb = dev_alloc_skb(rx_buf_sz + NET_IP_ALIGN);
  1589. if (!skb)
  1590. goto err_out;
  1591. skb_reserve(skb, NET_IP_ALIGN);
  1592. *sk_buff = skb;
  1593. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  1594. PCI_DMA_FROMDEVICE);
  1595. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1596. out:
  1597. return ret;
  1598. err_out:
  1599. ret = -ENOMEM;
  1600. rtl8169_make_unusable_by_asic(desc);
  1601. goto out;
  1602. }
  1603. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1604. {
  1605. int i;
  1606. for (i = 0; i < NUM_RX_DESC; i++) {
  1607. if (tp->Rx_skbuff[i]) {
  1608. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1609. tp->RxDescArray + i);
  1610. }
  1611. }
  1612. }
  1613. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1614. u32 start, u32 end)
  1615. {
  1616. u32 cur;
  1617. for (cur = start; end - cur > 0; cur++) {
  1618. int ret, i = cur % NUM_RX_DESC;
  1619. if (tp->Rx_skbuff[i])
  1620. continue;
  1621. ret = rtl8169_alloc_rx_skb(tp->pci_dev, tp->Rx_skbuff + i,
  1622. tp->RxDescArray + i, tp->rx_buf_sz);
  1623. if (ret < 0)
  1624. break;
  1625. }
  1626. return cur - start;
  1627. }
  1628. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1629. {
  1630. desc->opts1 |= cpu_to_le32(RingEnd);
  1631. }
  1632. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1633. {
  1634. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1635. }
  1636. static int rtl8169_init_ring(struct net_device *dev)
  1637. {
  1638. struct rtl8169_private *tp = netdev_priv(dev);
  1639. rtl8169_init_ring_indexes(tp);
  1640. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1641. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1642. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1643. goto err_out;
  1644. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1645. return 0;
  1646. err_out:
  1647. rtl8169_rx_clear(tp);
  1648. return -ENOMEM;
  1649. }
  1650. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1651. struct TxDesc *desc)
  1652. {
  1653. unsigned int len = tx_skb->len;
  1654. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1655. desc->opts1 = 0x00;
  1656. desc->opts2 = 0x00;
  1657. desc->addr = 0x00;
  1658. tx_skb->len = 0;
  1659. }
  1660. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1661. {
  1662. unsigned int i;
  1663. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1664. unsigned int entry = i % NUM_TX_DESC;
  1665. struct ring_info *tx_skb = tp->tx_skb + entry;
  1666. unsigned int len = tx_skb->len;
  1667. if (len) {
  1668. struct sk_buff *skb = tx_skb->skb;
  1669. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1670. tp->TxDescArray + entry);
  1671. if (skb) {
  1672. dev_kfree_skb(skb);
  1673. tx_skb->skb = NULL;
  1674. }
  1675. tp->stats.tx_dropped++;
  1676. }
  1677. }
  1678. tp->cur_tx = tp->dirty_tx = 0;
  1679. }
  1680. static void rtl8169_schedule_work(struct net_device *dev, void (*task)(void *))
  1681. {
  1682. struct rtl8169_private *tp = netdev_priv(dev);
  1683. PREPARE_WORK(&tp->task, task, dev);
  1684. schedule_delayed_work(&tp->task, 4);
  1685. }
  1686. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1687. {
  1688. struct rtl8169_private *tp = netdev_priv(dev);
  1689. void __iomem *ioaddr = tp->mmio_addr;
  1690. synchronize_irq(dev->irq);
  1691. /* Wait for any pending NAPI task to complete */
  1692. netif_poll_disable(dev);
  1693. rtl8169_irq_mask_and_ack(ioaddr);
  1694. netif_poll_enable(dev);
  1695. }
  1696. static void rtl8169_reinit_task(void *_data)
  1697. {
  1698. struct net_device *dev = _data;
  1699. int ret;
  1700. if (netif_running(dev)) {
  1701. rtl8169_wait_for_quiescence(dev);
  1702. rtl8169_close(dev);
  1703. }
  1704. ret = rtl8169_open(dev);
  1705. if (unlikely(ret < 0)) {
  1706. if (net_ratelimit()) {
  1707. struct rtl8169_private *tp = netdev_priv(dev);
  1708. if (netif_msg_drv(tp)) {
  1709. printk(PFX KERN_ERR
  1710. "%s: reinit failure (status = %d)."
  1711. " Rescheduling.\n", dev->name, ret);
  1712. }
  1713. }
  1714. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1715. }
  1716. }
  1717. static void rtl8169_reset_task(void *_data)
  1718. {
  1719. struct net_device *dev = _data;
  1720. struct rtl8169_private *tp = netdev_priv(dev);
  1721. if (!netif_running(dev))
  1722. return;
  1723. rtl8169_wait_for_quiescence(dev);
  1724. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr);
  1725. rtl8169_tx_clear(tp);
  1726. if (tp->dirty_rx == tp->cur_rx) {
  1727. rtl8169_init_ring_indexes(tp);
  1728. rtl8169_hw_start(dev);
  1729. netif_wake_queue(dev);
  1730. } else {
  1731. if (net_ratelimit()) {
  1732. struct rtl8169_private *tp = netdev_priv(dev);
  1733. if (netif_msg_intr(tp)) {
  1734. printk(PFX KERN_EMERG
  1735. "%s: Rx buffers shortage\n", dev->name);
  1736. }
  1737. }
  1738. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1739. }
  1740. }
  1741. static void rtl8169_tx_timeout(struct net_device *dev)
  1742. {
  1743. struct rtl8169_private *tp = netdev_priv(dev);
  1744. rtl8169_hw_reset(tp->mmio_addr);
  1745. /* Let's wait a bit while any (async) irq lands on */
  1746. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1747. }
  1748. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  1749. u32 opts1)
  1750. {
  1751. struct skb_shared_info *info = skb_shinfo(skb);
  1752. unsigned int cur_frag, entry;
  1753. struct TxDesc *txd;
  1754. entry = tp->cur_tx;
  1755. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  1756. skb_frag_t *frag = info->frags + cur_frag;
  1757. dma_addr_t mapping;
  1758. u32 status, len;
  1759. void *addr;
  1760. entry = (entry + 1) % NUM_TX_DESC;
  1761. txd = tp->TxDescArray + entry;
  1762. len = frag->size;
  1763. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  1764. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  1765. /* anti gcc 2.95.3 bugware (sic) */
  1766. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1767. txd->opts1 = cpu_to_le32(status);
  1768. txd->addr = cpu_to_le64(mapping);
  1769. tp->tx_skb[entry].len = len;
  1770. }
  1771. if (cur_frag) {
  1772. tp->tx_skb[entry].skb = skb;
  1773. txd->opts1 |= cpu_to_le32(LastFrag);
  1774. }
  1775. return cur_frag;
  1776. }
  1777. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  1778. {
  1779. if (dev->features & NETIF_F_TSO) {
  1780. u32 mss = skb_shinfo(skb)->gso_size;
  1781. if (mss)
  1782. return LargeSend | ((mss & MSSMask) << MSSShift);
  1783. }
  1784. if (skb->ip_summed == CHECKSUM_HW) {
  1785. const struct iphdr *ip = skb->nh.iph;
  1786. if (ip->protocol == IPPROTO_TCP)
  1787. return IPCS | TCPCS;
  1788. else if (ip->protocol == IPPROTO_UDP)
  1789. return IPCS | UDPCS;
  1790. WARN_ON(1); /* we need a WARN() */
  1791. }
  1792. return 0;
  1793. }
  1794. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1795. {
  1796. struct rtl8169_private *tp = netdev_priv(dev);
  1797. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  1798. struct TxDesc *txd = tp->TxDescArray + entry;
  1799. void __iomem *ioaddr = tp->mmio_addr;
  1800. dma_addr_t mapping;
  1801. u32 status, len;
  1802. u32 opts1;
  1803. int ret = 0;
  1804. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  1805. if (netif_msg_drv(tp)) {
  1806. printk(KERN_ERR
  1807. "%s: BUG! Tx Ring full when queue awake!\n",
  1808. dev->name);
  1809. }
  1810. goto err_stop;
  1811. }
  1812. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  1813. goto err_stop;
  1814. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  1815. frags = rtl8169_xmit_frags(tp, skb, opts1);
  1816. if (frags) {
  1817. len = skb_headlen(skb);
  1818. opts1 |= FirstFrag;
  1819. } else {
  1820. len = skb->len;
  1821. if (unlikely(len < ETH_ZLEN)) {
  1822. if (skb_padto(skb, ETH_ZLEN))
  1823. goto err_update_stats;
  1824. len = ETH_ZLEN;
  1825. }
  1826. opts1 |= FirstFrag | LastFrag;
  1827. tp->tx_skb[entry].skb = skb;
  1828. }
  1829. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  1830. tp->tx_skb[entry].len = len;
  1831. txd->addr = cpu_to_le64(mapping);
  1832. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  1833. wmb();
  1834. /* anti gcc 2.95.3 bugware (sic) */
  1835. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1836. txd->opts1 = cpu_to_le32(status);
  1837. dev->trans_start = jiffies;
  1838. tp->cur_tx += frags + 1;
  1839. smp_wmb();
  1840. RTL_W8(TxPoll, 0x40); /* set polling bit */
  1841. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  1842. netif_stop_queue(dev);
  1843. smp_rmb();
  1844. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  1845. netif_wake_queue(dev);
  1846. }
  1847. out:
  1848. return ret;
  1849. err_stop:
  1850. netif_stop_queue(dev);
  1851. ret = 1;
  1852. err_update_stats:
  1853. tp->stats.tx_dropped++;
  1854. goto out;
  1855. }
  1856. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  1857. {
  1858. struct rtl8169_private *tp = netdev_priv(dev);
  1859. struct pci_dev *pdev = tp->pci_dev;
  1860. void __iomem *ioaddr = tp->mmio_addr;
  1861. u16 pci_status, pci_cmd;
  1862. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1863. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  1864. if (netif_msg_intr(tp)) {
  1865. printk(KERN_ERR
  1866. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  1867. dev->name, pci_cmd, pci_status);
  1868. }
  1869. /*
  1870. * The recovery sequence below admits a very elaborated explanation:
  1871. * - it seems to work;
  1872. * - I did not see what else could be done.
  1873. *
  1874. * Feel free to adjust to your needs.
  1875. */
  1876. pci_write_config_word(pdev, PCI_COMMAND,
  1877. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  1878. pci_write_config_word(pdev, PCI_STATUS,
  1879. pci_status & (PCI_STATUS_DETECTED_PARITY |
  1880. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  1881. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  1882. /* The infamous DAC f*ckup only happens at boot time */
  1883. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  1884. if (netif_msg_intr(tp))
  1885. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  1886. tp->cp_cmd &= ~PCIDAC;
  1887. RTL_W16(CPlusCmd, tp->cp_cmd);
  1888. dev->features &= ~NETIF_F_HIGHDMA;
  1889. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1890. }
  1891. rtl8169_hw_reset(ioaddr);
  1892. }
  1893. static void
  1894. rtl8169_tx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1895. void __iomem *ioaddr)
  1896. {
  1897. unsigned int dirty_tx, tx_left;
  1898. assert(dev != NULL);
  1899. assert(tp != NULL);
  1900. assert(ioaddr != NULL);
  1901. dirty_tx = tp->dirty_tx;
  1902. smp_rmb();
  1903. tx_left = tp->cur_tx - dirty_tx;
  1904. while (tx_left > 0) {
  1905. unsigned int entry = dirty_tx % NUM_TX_DESC;
  1906. struct ring_info *tx_skb = tp->tx_skb + entry;
  1907. u32 len = tx_skb->len;
  1908. u32 status;
  1909. rmb();
  1910. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  1911. if (status & DescOwn)
  1912. break;
  1913. tp->stats.tx_bytes += len;
  1914. tp->stats.tx_packets++;
  1915. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  1916. if (status & LastFrag) {
  1917. dev_kfree_skb_irq(tx_skb->skb);
  1918. tx_skb->skb = NULL;
  1919. }
  1920. dirty_tx++;
  1921. tx_left--;
  1922. }
  1923. if (tp->dirty_tx != dirty_tx) {
  1924. tp->dirty_tx = dirty_tx;
  1925. smp_wmb();
  1926. if (netif_queue_stopped(dev) &&
  1927. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  1928. netif_wake_queue(dev);
  1929. }
  1930. }
  1931. }
  1932. static inline int rtl8169_fragmented_frame(u32 status)
  1933. {
  1934. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  1935. }
  1936. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  1937. {
  1938. u32 opts1 = le32_to_cpu(desc->opts1);
  1939. u32 status = opts1 & RxProtoMask;
  1940. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  1941. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  1942. ((status == RxProtoIP) && !(opts1 & IPFail)))
  1943. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1944. else
  1945. skb->ip_summed = CHECKSUM_NONE;
  1946. }
  1947. static inline int rtl8169_try_rx_copy(struct sk_buff **sk_buff, int pkt_size,
  1948. struct RxDesc *desc, int rx_buf_sz)
  1949. {
  1950. int ret = -1;
  1951. if (pkt_size < rx_copybreak) {
  1952. struct sk_buff *skb;
  1953. skb = dev_alloc_skb(pkt_size + NET_IP_ALIGN);
  1954. if (skb) {
  1955. skb_reserve(skb, NET_IP_ALIGN);
  1956. eth_copy_and_sum(skb, sk_buff[0]->data, pkt_size, 0);
  1957. *sk_buff = skb;
  1958. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1959. ret = 0;
  1960. }
  1961. }
  1962. return ret;
  1963. }
  1964. static int
  1965. rtl8169_rx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1966. void __iomem *ioaddr)
  1967. {
  1968. unsigned int cur_rx, rx_left;
  1969. unsigned int delta, count;
  1970. assert(dev != NULL);
  1971. assert(tp != NULL);
  1972. assert(ioaddr != NULL);
  1973. cur_rx = tp->cur_rx;
  1974. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  1975. rx_left = rtl8169_rx_quota(rx_left, (u32) dev->quota);
  1976. for (; rx_left > 0; rx_left--, cur_rx++) {
  1977. unsigned int entry = cur_rx % NUM_RX_DESC;
  1978. struct RxDesc *desc = tp->RxDescArray + entry;
  1979. u32 status;
  1980. rmb();
  1981. status = le32_to_cpu(desc->opts1);
  1982. if (status & DescOwn)
  1983. break;
  1984. if (unlikely(status & RxRES)) {
  1985. if (netif_msg_rx_err(tp)) {
  1986. printk(KERN_INFO
  1987. "%s: Rx ERROR. status = %08x\n",
  1988. dev->name, status);
  1989. }
  1990. tp->stats.rx_errors++;
  1991. if (status & (RxRWT | RxRUNT))
  1992. tp->stats.rx_length_errors++;
  1993. if (status & RxCRC)
  1994. tp->stats.rx_crc_errors++;
  1995. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  1996. } else {
  1997. struct sk_buff *skb = tp->Rx_skbuff[entry];
  1998. int pkt_size = (status & 0x00001FFF) - 4;
  1999. void (*pci_action)(struct pci_dev *, dma_addr_t,
  2000. size_t, int) = pci_dma_sync_single_for_device;
  2001. /*
  2002. * The driver does not support incoming fragmented
  2003. * frames. They are seen as a symptom of over-mtu
  2004. * sized frames.
  2005. */
  2006. if (unlikely(rtl8169_fragmented_frame(status))) {
  2007. tp->stats.rx_dropped++;
  2008. tp->stats.rx_length_errors++;
  2009. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2010. continue;
  2011. }
  2012. rtl8169_rx_csum(skb, desc);
  2013. pci_dma_sync_single_for_cpu(tp->pci_dev,
  2014. le64_to_cpu(desc->addr), tp->rx_buf_sz,
  2015. PCI_DMA_FROMDEVICE);
  2016. if (rtl8169_try_rx_copy(&skb, pkt_size, desc,
  2017. tp->rx_buf_sz)) {
  2018. pci_action = pci_unmap_single;
  2019. tp->Rx_skbuff[entry] = NULL;
  2020. }
  2021. pci_action(tp->pci_dev, le64_to_cpu(desc->addr),
  2022. tp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  2023. skb->dev = dev;
  2024. skb_put(skb, pkt_size);
  2025. skb->protocol = eth_type_trans(skb, dev);
  2026. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2027. rtl8169_rx_skb(skb);
  2028. dev->last_rx = jiffies;
  2029. tp->stats.rx_bytes += pkt_size;
  2030. tp->stats.rx_packets++;
  2031. }
  2032. }
  2033. count = cur_rx - tp->cur_rx;
  2034. tp->cur_rx = cur_rx;
  2035. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  2036. if (!delta && count && netif_msg_intr(tp))
  2037. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2038. tp->dirty_rx += delta;
  2039. /*
  2040. * FIXME: until there is periodic timer to try and refill the ring,
  2041. * a temporary shortage may definitely kill the Rx process.
  2042. * - disable the asic to try and avoid an overflow and kick it again
  2043. * after refill ?
  2044. * - how do others driver handle this condition (Uh oh...).
  2045. */
  2046. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2047. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  2048. return count;
  2049. }
  2050. /* The interrupt handler does all of the Rx thread work and cleans up after the Tx thread. */
  2051. static irqreturn_t
  2052. rtl8169_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  2053. {
  2054. struct net_device *dev = (struct net_device *) dev_instance;
  2055. struct rtl8169_private *tp = netdev_priv(dev);
  2056. int boguscnt = max_interrupt_work;
  2057. void __iomem *ioaddr = tp->mmio_addr;
  2058. int status;
  2059. int handled = 0;
  2060. do {
  2061. status = RTL_R16(IntrStatus);
  2062. /* hotplug/major error/no more work/shared irq */
  2063. if ((status == 0xFFFF) || !status)
  2064. break;
  2065. handled = 1;
  2066. if (unlikely(!netif_running(dev))) {
  2067. rtl8169_asic_down(ioaddr);
  2068. goto out;
  2069. }
  2070. status &= tp->intr_mask;
  2071. RTL_W16(IntrStatus,
  2072. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  2073. if (!(status & rtl8169_intr_mask))
  2074. break;
  2075. if (unlikely(status & SYSErr)) {
  2076. rtl8169_pcierr_interrupt(dev);
  2077. break;
  2078. }
  2079. if (status & LinkChg)
  2080. rtl8169_check_link_status(dev, tp, ioaddr);
  2081. #ifdef CONFIG_R8169_NAPI
  2082. RTL_W16(IntrMask, rtl8169_intr_mask & ~rtl8169_napi_event);
  2083. tp->intr_mask = ~rtl8169_napi_event;
  2084. if (likely(netif_rx_schedule_prep(dev)))
  2085. __netif_rx_schedule(dev);
  2086. else if (netif_msg_intr(tp)) {
  2087. printk(KERN_INFO "%s: interrupt %04x taken in poll\n",
  2088. dev->name, status);
  2089. }
  2090. break;
  2091. #else
  2092. /* Rx interrupt */
  2093. if (status & (RxOK | RxOverflow | RxFIFOOver)) {
  2094. rtl8169_rx_interrupt(dev, tp, ioaddr);
  2095. }
  2096. /* Tx interrupt */
  2097. if (status & (TxOK | TxErr))
  2098. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2099. #endif
  2100. boguscnt--;
  2101. } while (boguscnt > 0);
  2102. if (boguscnt <= 0) {
  2103. if (netif_msg_intr(tp) && net_ratelimit() ) {
  2104. printk(KERN_WARNING
  2105. "%s: Too much work at interrupt!\n", dev->name);
  2106. }
  2107. /* Clear all interrupt sources. */
  2108. RTL_W16(IntrStatus, 0xffff);
  2109. }
  2110. out:
  2111. return IRQ_RETVAL(handled);
  2112. }
  2113. #ifdef CONFIG_R8169_NAPI
  2114. static int rtl8169_poll(struct net_device *dev, int *budget)
  2115. {
  2116. unsigned int work_done, work_to_do = min(*budget, dev->quota);
  2117. struct rtl8169_private *tp = netdev_priv(dev);
  2118. void __iomem *ioaddr = tp->mmio_addr;
  2119. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr);
  2120. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2121. *budget -= work_done;
  2122. dev->quota -= work_done;
  2123. if (work_done < work_to_do) {
  2124. netif_rx_complete(dev);
  2125. tp->intr_mask = 0xffff;
  2126. /*
  2127. * 20040426: the barrier is not strictly required but the
  2128. * behavior of the irq handler could be less predictable
  2129. * without it. Btw, the lack of flush for the posted pci
  2130. * write is safe - FR
  2131. */
  2132. smp_wmb();
  2133. RTL_W16(IntrMask, rtl8169_intr_mask);
  2134. }
  2135. return (work_done >= work_to_do);
  2136. }
  2137. #endif
  2138. static void rtl8169_down(struct net_device *dev)
  2139. {
  2140. struct rtl8169_private *tp = netdev_priv(dev);
  2141. void __iomem *ioaddr = tp->mmio_addr;
  2142. unsigned int poll_locked = 0;
  2143. rtl8169_delete_timer(dev);
  2144. netif_stop_queue(dev);
  2145. flush_scheduled_work();
  2146. core_down:
  2147. spin_lock_irq(&tp->lock);
  2148. rtl8169_asic_down(ioaddr);
  2149. /* Update the error counts. */
  2150. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2151. RTL_W32(RxMissed, 0);
  2152. spin_unlock_irq(&tp->lock);
  2153. synchronize_irq(dev->irq);
  2154. if (!poll_locked) {
  2155. netif_poll_disable(dev);
  2156. poll_locked++;
  2157. }
  2158. /* Give a racing hard_start_xmit a few cycles to complete. */
  2159. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2160. /*
  2161. * And now for the 50k$ question: are IRQ disabled or not ?
  2162. *
  2163. * Two paths lead here:
  2164. * 1) dev->close
  2165. * -> netif_running() is available to sync the current code and the
  2166. * IRQ handler. See rtl8169_interrupt for details.
  2167. * 2) dev->change_mtu
  2168. * -> rtl8169_poll can not be issued again and re-enable the
  2169. * interruptions. Let's simply issue the IRQ down sequence again.
  2170. */
  2171. if (RTL_R16(IntrMask))
  2172. goto core_down;
  2173. rtl8169_tx_clear(tp);
  2174. rtl8169_rx_clear(tp);
  2175. }
  2176. static int rtl8169_close(struct net_device *dev)
  2177. {
  2178. struct rtl8169_private *tp = netdev_priv(dev);
  2179. struct pci_dev *pdev = tp->pci_dev;
  2180. rtl8169_down(dev);
  2181. free_irq(dev->irq, dev);
  2182. netif_poll_enable(dev);
  2183. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2184. tp->RxPhyAddr);
  2185. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2186. tp->TxPhyAddr);
  2187. tp->TxDescArray = NULL;
  2188. tp->RxDescArray = NULL;
  2189. return 0;
  2190. }
  2191. static void
  2192. rtl8169_set_rx_mode(struct net_device *dev)
  2193. {
  2194. struct rtl8169_private *tp = netdev_priv(dev);
  2195. void __iomem *ioaddr = tp->mmio_addr;
  2196. unsigned long flags;
  2197. u32 mc_filter[2]; /* Multicast hash filter */
  2198. int i, rx_mode;
  2199. u32 tmp = 0;
  2200. if (dev->flags & IFF_PROMISC) {
  2201. /* Unconditionally log net taps. */
  2202. if (netif_msg_link(tp)) {
  2203. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2204. dev->name);
  2205. }
  2206. rx_mode =
  2207. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2208. AcceptAllPhys;
  2209. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2210. } else if ((dev->mc_count > multicast_filter_limit)
  2211. || (dev->flags & IFF_ALLMULTI)) {
  2212. /* Too many to filter perfectly -- accept all multicasts. */
  2213. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2214. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2215. } else {
  2216. struct dev_mc_list *mclist;
  2217. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2218. mc_filter[1] = mc_filter[0] = 0;
  2219. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2220. i++, mclist = mclist->next) {
  2221. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2222. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2223. rx_mode |= AcceptMulticast;
  2224. }
  2225. }
  2226. spin_lock_irqsave(&tp->lock, flags);
  2227. tmp = rtl8169_rx_config | rx_mode |
  2228. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2229. RTL_W32(RxConfig, tmp);
  2230. RTL_W32(MAR0 + 0, mc_filter[0]);
  2231. RTL_W32(MAR0 + 4, mc_filter[1]);
  2232. spin_unlock_irqrestore(&tp->lock, flags);
  2233. }
  2234. /**
  2235. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2236. * @dev: The Ethernet Device to get statistics for
  2237. *
  2238. * Get TX/RX statistics for rtl8169
  2239. */
  2240. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2241. {
  2242. struct rtl8169_private *tp = netdev_priv(dev);
  2243. void __iomem *ioaddr = tp->mmio_addr;
  2244. unsigned long flags;
  2245. if (netif_running(dev)) {
  2246. spin_lock_irqsave(&tp->lock, flags);
  2247. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2248. RTL_W32(RxMissed, 0);
  2249. spin_unlock_irqrestore(&tp->lock, flags);
  2250. }
  2251. return &tp->stats;
  2252. }
  2253. #ifdef CONFIG_PM
  2254. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  2255. {
  2256. struct net_device *dev = pci_get_drvdata(pdev);
  2257. struct rtl8169_private *tp = netdev_priv(dev);
  2258. void __iomem *ioaddr = tp->mmio_addr;
  2259. if (!netif_running(dev))
  2260. goto out;
  2261. netif_device_detach(dev);
  2262. netif_stop_queue(dev);
  2263. spin_lock_irq(&tp->lock);
  2264. rtl8169_asic_down(ioaddr);
  2265. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2266. RTL_W32(RxMissed, 0);
  2267. spin_unlock_irq(&tp->lock);
  2268. pci_save_state(pdev);
  2269. pci_enable_wake(pdev, pci_choose_state(pdev, state), tp->wol_enabled);
  2270. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2271. out:
  2272. return 0;
  2273. }
  2274. static int rtl8169_resume(struct pci_dev *pdev)
  2275. {
  2276. struct net_device *dev = pci_get_drvdata(pdev);
  2277. if (!netif_running(dev))
  2278. goto out;
  2279. netif_device_attach(dev);
  2280. pci_set_power_state(pdev, PCI_D0);
  2281. pci_restore_state(pdev);
  2282. pci_enable_wake(pdev, PCI_D0, 0);
  2283. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2284. out:
  2285. return 0;
  2286. }
  2287. #endif /* CONFIG_PM */
  2288. static struct pci_driver rtl8169_pci_driver = {
  2289. .name = MODULENAME,
  2290. .id_table = rtl8169_pci_tbl,
  2291. .probe = rtl8169_init_one,
  2292. .remove = __devexit_p(rtl8169_remove_one),
  2293. #ifdef CONFIG_PM
  2294. .suspend = rtl8169_suspend,
  2295. .resume = rtl8169_resume,
  2296. #endif
  2297. };
  2298. static int __init
  2299. rtl8169_init_module(void)
  2300. {
  2301. return pci_module_init(&rtl8169_pci_driver);
  2302. }
  2303. static void __exit
  2304. rtl8169_cleanup_module(void)
  2305. {
  2306. pci_unregister_driver(&rtl8169_pci_driver);
  2307. }
  2308. module_init(rtl8169_init_module);
  2309. module_exit(rtl8169_cleanup_module);