mpic.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187
  1. /*
  2. * arch/powerpc/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file COPYING in the main directory of this archive
  12. * for more details.
  13. */
  14. #undef DEBUG
  15. #undef DEBUG_IPI
  16. #undef DEBUG_IRQ
  17. #undef DEBUG_LOW
  18. #include <linux/types.h>
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/smp.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/bootmem.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/pci.h>
  27. #include <asm/ptrace.h>
  28. #include <asm/signal.h>
  29. #include <asm/io.h>
  30. #include <asm/pgtable.h>
  31. #include <asm/irq.h>
  32. #include <asm/machdep.h>
  33. #include <asm/mpic.h>
  34. #include <asm/smp.h>
  35. #ifdef DEBUG
  36. #define DBG(fmt...) printk(fmt)
  37. #else
  38. #define DBG(fmt...)
  39. #endif
  40. static struct mpic *mpics;
  41. static struct mpic *mpic_primary;
  42. static DEFINE_SPINLOCK(mpic_lock);
  43. #ifdef CONFIG_PPC32 /* XXX for now */
  44. #ifdef CONFIG_IRQ_ALL_CPUS
  45. #define distribute_irqs (1)
  46. #else
  47. #define distribute_irqs (0)
  48. #endif
  49. #endif
  50. /*
  51. * Register accessor functions
  52. */
  53. static inline u32 _mpic_read(unsigned int be, volatile u32 __iomem *base,
  54. unsigned int reg)
  55. {
  56. if (be)
  57. return in_be32(base + (reg >> 2));
  58. else
  59. return in_le32(base + (reg >> 2));
  60. }
  61. static inline void _mpic_write(unsigned int be, volatile u32 __iomem *base,
  62. unsigned int reg, u32 value)
  63. {
  64. if (be)
  65. out_be32(base + (reg >> 2), value);
  66. else
  67. out_le32(base + (reg >> 2), value);
  68. }
  69. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  70. {
  71. unsigned int be = (mpic->flags & MPIC_BIG_ENDIAN) != 0;
  72. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  73. if (mpic->flags & MPIC_BROKEN_IPI)
  74. be = !be;
  75. return _mpic_read(be, mpic->gregs, offset);
  76. }
  77. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  78. {
  79. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  80. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->gregs, offset, value);
  81. }
  82. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  83. {
  84. unsigned int cpu = 0;
  85. if (mpic->flags & MPIC_PRIMARY)
  86. cpu = hard_smp_processor_id();
  87. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN,
  88. mpic->cpuregs[cpu], reg);
  89. }
  90. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  91. {
  92. unsigned int cpu = 0;
  93. if (mpic->flags & MPIC_PRIMARY)
  94. cpu = hard_smp_processor_id();
  95. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->cpuregs[cpu], reg, value);
  96. }
  97. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  98. {
  99. unsigned int isu = src_no >> mpic->isu_shift;
  100. unsigned int idx = src_no & mpic->isu_mask;
  101. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  102. reg + (idx * MPIC_IRQ_STRIDE));
  103. }
  104. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  105. unsigned int reg, u32 value)
  106. {
  107. unsigned int isu = src_no >> mpic->isu_shift;
  108. unsigned int idx = src_no & mpic->isu_mask;
  109. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  110. reg + (idx * MPIC_IRQ_STRIDE), value);
  111. }
  112. #define mpic_read(b,r) _mpic_read(mpic->flags & MPIC_BIG_ENDIAN,(b),(r))
  113. #define mpic_write(b,r,v) _mpic_write(mpic->flags & MPIC_BIG_ENDIAN,(b),(r),(v))
  114. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  115. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  116. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  117. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  118. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  119. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  120. /*
  121. * Low level utility functions
  122. */
  123. /* Check if we have one of those nice broken MPICs with a flipped endian on
  124. * reads from IPI registers
  125. */
  126. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  127. {
  128. u32 r;
  129. mpic_write(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0, MPIC_VECPRI_MASK);
  130. r = mpic_read(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0);
  131. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  132. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  133. mpic->flags |= MPIC_BROKEN_IPI;
  134. }
  135. }
  136. #ifdef CONFIG_MPIC_BROKEN_U3
  137. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  138. * to force the edge setting on the MPIC and do the ack workaround.
  139. */
  140. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  141. {
  142. if (source >= 128 || !mpic->fixups)
  143. return 0;
  144. return mpic->fixups[source].base != NULL;
  145. }
  146. static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
  147. {
  148. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  149. if (fixup->applebase) {
  150. unsigned int soff = (fixup->index >> 3) & ~3;
  151. unsigned int mask = 1U << (fixup->index & 0x1f);
  152. writel(mask, fixup->applebase + soff);
  153. } else {
  154. spin_lock(&mpic->fixup_lock);
  155. writeb(0x11 + 2 * fixup->index, fixup->base + 2);
  156. writel(fixup->data, fixup->base + 4);
  157. spin_unlock(&mpic->fixup_lock);
  158. }
  159. }
  160. static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
  161. unsigned int irqflags)
  162. {
  163. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  164. unsigned long flags;
  165. u32 tmp;
  166. if (fixup->base == NULL)
  167. return;
  168. DBG("startup_ht_interrupt(%u, %u) index: %d\n",
  169. source, irqflags, fixup->index);
  170. spin_lock_irqsave(&mpic->fixup_lock, flags);
  171. /* Enable and configure */
  172. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  173. tmp = readl(fixup->base + 4);
  174. tmp &= ~(0x23U);
  175. if (irqflags & IRQ_LEVEL)
  176. tmp |= 0x22;
  177. writel(tmp, fixup->base + 4);
  178. spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  179. }
  180. static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
  181. unsigned int irqflags)
  182. {
  183. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  184. unsigned long flags;
  185. u32 tmp;
  186. if (fixup->base == NULL)
  187. return;
  188. DBG("shutdown_ht_interrupt(%u, %u)\n", source, irqflags);
  189. /* Disable */
  190. spin_lock_irqsave(&mpic->fixup_lock, flags);
  191. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  192. tmp = readl(fixup->base + 4);
  193. tmp |= 1;
  194. writel(tmp, fixup->base + 4);
  195. spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  196. }
  197. static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
  198. unsigned int devfn, u32 vdid)
  199. {
  200. int i, irq, n;
  201. u8 __iomem *base;
  202. u32 tmp;
  203. u8 pos;
  204. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  205. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  206. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  207. if (id == PCI_CAP_ID_HT_IRQCONF) {
  208. id = readb(devbase + pos + 3);
  209. if (id == 0x80)
  210. break;
  211. }
  212. }
  213. if (pos == 0)
  214. return;
  215. base = devbase + pos;
  216. writeb(0x01, base + 2);
  217. n = (readl(base + 4) >> 16) & 0xff;
  218. printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
  219. " has %d irqs\n",
  220. devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
  221. for (i = 0; i <= n; i++) {
  222. writeb(0x10 + 2 * i, base + 2);
  223. tmp = readl(base + 4);
  224. irq = (tmp >> 16) & 0xff;
  225. DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
  226. /* mask it , will be unmasked later */
  227. tmp |= 0x1;
  228. writel(tmp, base + 4);
  229. mpic->fixups[irq].index = i;
  230. mpic->fixups[irq].base = base;
  231. /* Apple HT PIC has a non-standard way of doing EOIs */
  232. if ((vdid & 0xffff) == 0x106b)
  233. mpic->fixups[irq].applebase = devbase + 0x60;
  234. else
  235. mpic->fixups[irq].applebase = NULL;
  236. writeb(0x11 + 2 * i, base + 2);
  237. mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
  238. }
  239. }
  240. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  241. {
  242. unsigned int devfn;
  243. u8 __iomem *cfgspace;
  244. printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
  245. /* Allocate fixups array */
  246. mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
  247. BUG_ON(mpic->fixups == NULL);
  248. memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
  249. /* Init spinlock */
  250. spin_lock_init(&mpic->fixup_lock);
  251. /* Map U3 config space. We assume all IO-APICs are on the primary bus
  252. * so we only need to map 64kB.
  253. */
  254. cfgspace = ioremap(0xf2000000, 0x10000);
  255. BUG_ON(cfgspace == NULL);
  256. /* Now we scan all slots. We do a very quick scan, we read the header
  257. * type, vendor ID and device ID only, that's plenty enough
  258. */
  259. for (devfn = 0; devfn < 0x100; devfn++) {
  260. u8 __iomem *devbase = cfgspace + (devfn << 8);
  261. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  262. u32 l = readl(devbase + PCI_VENDOR_ID);
  263. u16 s;
  264. DBG("devfn %x, l: %x\n", devfn, l);
  265. /* If no device, skip */
  266. if (l == 0xffffffff || l == 0x00000000 ||
  267. l == 0x0000ffff || l == 0xffff0000)
  268. goto next;
  269. /* Check if is supports capability lists */
  270. s = readw(devbase + PCI_STATUS);
  271. if (!(s & PCI_STATUS_CAP_LIST))
  272. goto next;
  273. mpic_scan_ht_pic(mpic, devbase, devfn, l);
  274. next:
  275. /* next device, if function 0 */
  276. if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
  277. devfn += 7;
  278. }
  279. }
  280. #endif /* CONFIG_MPIC_BROKEN_U3 */
  281. #define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
  282. /* Find an mpic associated with a given linux interrupt */
  283. static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
  284. {
  285. unsigned int src = mpic_irq_to_hw(irq);
  286. if (irq < NUM_ISA_INTERRUPTS)
  287. return NULL;
  288. if (is_ipi)
  289. *is_ipi = (src >= MPIC_VEC_IPI_0 && src <= MPIC_VEC_IPI_3);
  290. return irq_desc[irq].chip_data;
  291. }
  292. /* Convert a cpu mask from logical to physical cpu numbers. */
  293. static inline u32 mpic_physmask(u32 cpumask)
  294. {
  295. int i;
  296. u32 mask = 0;
  297. for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
  298. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  299. return mask;
  300. }
  301. #ifdef CONFIG_SMP
  302. /* Get the mpic structure from the IPI number */
  303. static inline struct mpic * mpic_from_ipi(unsigned int ipi)
  304. {
  305. return irq_desc[ipi].chip_data;
  306. }
  307. #endif
  308. /* Get the mpic structure from the irq number */
  309. static inline struct mpic * mpic_from_irq(unsigned int irq)
  310. {
  311. return irq_desc[irq].chip_data;
  312. }
  313. /* Send an EOI */
  314. static inline void mpic_eoi(struct mpic *mpic)
  315. {
  316. mpic_cpu_write(MPIC_CPU_EOI, 0);
  317. (void)mpic_cpu_read(MPIC_CPU_WHOAMI);
  318. }
  319. #ifdef CONFIG_SMP
  320. static irqreturn_t mpic_ipi_action(int irq, void *dev_id, struct pt_regs *regs)
  321. {
  322. smp_message_recv(mpic_irq_to_hw(irq) - MPIC_VEC_IPI_0, regs);
  323. return IRQ_HANDLED;
  324. }
  325. #endif /* CONFIG_SMP */
  326. /*
  327. * Linux descriptor level callbacks
  328. */
  329. static void mpic_unmask_irq(unsigned int irq)
  330. {
  331. unsigned int loops = 100000;
  332. struct mpic *mpic = mpic_from_irq(irq);
  333. unsigned int src = mpic_irq_to_hw(irq);
  334. unsigned long flags;
  335. DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
  336. spin_lock_irqsave(&mpic_lock, flags);
  337. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  338. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) &
  339. ~MPIC_VECPRI_MASK);
  340. /* make sure mask gets to controller before we return to user */
  341. do {
  342. if (!loops--) {
  343. printk(KERN_ERR "mpic_enable_irq timeout\n");
  344. break;
  345. }
  346. } while(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK);
  347. spin_unlock_irqrestore(&mpic_lock, flags);
  348. }
  349. static void mpic_mask_irq(unsigned int irq)
  350. {
  351. unsigned int loops = 100000;
  352. struct mpic *mpic = mpic_from_irq(irq);
  353. unsigned int src = mpic_irq_to_hw(irq);
  354. unsigned long flags;
  355. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
  356. spin_lock_irqsave(&mpic_lock, flags);
  357. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  358. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) |
  359. MPIC_VECPRI_MASK);
  360. /* make sure mask gets to controller before we return to user */
  361. do {
  362. if (!loops--) {
  363. printk(KERN_ERR "mpic_enable_irq timeout\n");
  364. break;
  365. }
  366. } while(!(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK));
  367. spin_unlock_irqrestore(&mpic_lock, flags);
  368. }
  369. static void mpic_end_irq(unsigned int irq)
  370. {
  371. struct mpic *mpic = mpic_from_irq(irq);
  372. #ifdef DEBUG_IRQ
  373. DBG("%s: end_irq: %d\n", mpic->name, irq);
  374. #endif
  375. /* We always EOI on end_irq() even for edge interrupts since that
  376. * should only lower the priority, the MPIC should have properly
  377. * latched another edge interrupt coming in anyway
  378. */
  379. mpic_eoi(mpic);
  380. }
  381. #ifdef CONFIG_MPIC_BROKEN_U3
  382. static void mpic_unmask_ht_irq(unsigned int irq)
  383. {
  384. struct mpic *mpic = mpic_from_irq(irq);
  385. unsigned int src = mpic_irq_to_hw(irq);
  386. mpic_unmask_irq(irq);
  387. if (irq_desc[irq].status & IRQ_LEVEL)
  388. mpic_ht_end_irq(mpic, src);
  389. }
  390. static unsigned int mpic_startup_ht_irq(unsigned int irq)
  391. {
  392. struct mpic *mpic = mpic_from_irq(irq);
  393. unsigned int src = mpic_irq_to_hw(irq);
  394. mpic_unmask_irq(irq);
  395. mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status);
  396. return 0;
  397. }
  398. static void mpic_shutdown_ht_irq(unsigned int irq)
  399. {
  400. struct mpic *mpic = mpic_from_irq(irq);
  401. unsigned int src = mpic_irq_to_hw(irq);
  402. mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status);
  403. mpic_mask_irq(irq);
  404. }
  405. static void mpic_end_ht_irq(unsigned int irq)
  406. {
  407. struct mpic *mpic = mpic_from_irq(irq);
  408. unsigned int src = mpic_irq_to_hw(irq);
  409. #ifdef DEBUG_IRQ
  410. DBG("%s: end_irq: %d\n", mpic->name, irq);
  411. #endif
  412. /* We always EOI on end_irq() even for edge interrupts since that
  413. * should only lower the priority, the MPIC should have properly
  414. * latched another edge interrupt coming in anyway
  415. */
  416. if (irq_desc[irq].status & IRQ_LEVEL)
  417. mpic_ht_end_irq(mpic, src);
  418. mpic_eoi(mpic);
  419. }
  420. #endif /* CONFIG_MPIC_BROKEN_U3 */
  421. #ifdef CONFIG_SMP
  422. static void mpic_unmask_ipi(unsigned int irq)
  423. {
  424. struct mpic *mpic = mpic_from_ipi(irq);
  425. unsigned int src = mpic_irq_to_hw(irq) - MPIC_VEC_IPI_0;
  426. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
  427. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  428. }
  429. static void mpic_mask_ipi(unsigned int irq)
  430. {
  431. /* NEVER disable an IPI... that's just plain wrong! */
  432. }
  433. static void mpic_end_ipi(unsigned int irq)
  434. {
  435. struct mpic *mpic = mpic_from_ipi(irq);
  436. /*
  437. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  438. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  439. * applying to them. We EOI them late to avoid re-entering.
  440. * We mark IPI's with IRQF_DISABLED as they must run with
  441. * irqs disabled.
  442. */
  443. mpic_eoi(mpic);
  444. }
  445. #endif /* CONFIG_SMP */
  446. static void mpic_set_affinity(unsigned int irq, cpumask_t cpumask)
  447. {
  448. struct mpic *mpic = mpic_from_irq(irq);
  449. unsigned int src = mpic_irq_to_hw(irq);
  450. cpumask_t tmp;
  451. cpus_and(tmp, cpumask, cpu_online_map);
  452. mpic_irq_write(src, MPIC_IRQ_DESTINATION,
  453. mpic_physmask(cpus_addr(tmp)[0]));
  454. }
  455. static unsigned int mpic_flags_to_vecpri(unsigned int flags, int *level)
  456. {
  457. unsigned int vecpri;
  458. /* Now convert sense value */
  459. switch(flags & IRQ_TYPE_SENSE_MASK) {
  460. case IRQ_TYPE_EDGE_RISING:
  461. vecpri = MPIC_VECPRI_SENSE_EDGE |
  462. MPIC_VECPRI_POLARITY_POSITIVE;
  463. *level = 0;
  464. break;
  465. case IRQ_TYPE_EDGE_FALLING:
  466. vecpri = MPIC_VECPRI_SENSE_EDGE |
  467. MPIC_VECPRI_POLARITY_NEGATIVE;
  468. *level = 0;
  469. break;
  470. case IRQ_TYPE_LEVEL_HIGH:
  471. vecpri = MPIC_VECPRI_SENSE_LEVEL |
  472. MPIC_VECPRI_POLARITY_POSITIVE;
  473. *level = 1;
  474. break;
  475. case IRQ_TYPE_LEVEL_LOW:
  476. default:
  477. vecpri = MPIC_VECPRI_SENSE_LEVEL |
  478. MPIC_VECPRI_POLARITY_NEGATIVE;
  479. *level = 1;
  480. }
  481. return vecpri;
  482. }
  483. static struct irq_chip mpic_irq_chip = {
  484. .mask = mpic_mask_irq,
  485. .unmask = mpic_unmask_irq,
  486. .eoi = mpic_end_irq,
  487. };
  488. #ifdef CONFIG_SMP
  489. static struct irq_chip mpic_ipi_chip = {
  490. .mask = mpic_mask_ipi,
  491. .unmask = mpic_unmask_ipi,
  492. .eoi = mpic_end_ipi,
  493. };
  494. #endif /* CONFIG_SMP */
  495. #ifdef CONFIG_MPIC_BROKEN_U3
  496. static struct irq_chip mpic_irq_ht_chip = {
  497. .startup = mpic_startup_ht_irq,
  498. .shutdown = mpic_shutdown_ht_irq,
  499. .mask = mpic_mask_irq,
  500. .unmask = mpic_unmask_ht_irq,
  501. .eoi = mpic_end_ht_irq,
  502. };
  503. #endif /* CONFIG_MPIC_BROKEN_U3 */
  504. static int mpic_host_match(struct irq_host *h, struct device_node *node)
  505. {
  506. struct mpic *mpic = h->host_data;
  507. /* Exact match, unless mpic node is NULL */
  508. return mpic->of_node == NULL || mpic->of_node == node;
  509. }
  510. static int mpic_host_map(struct irq_host *h, unsigned int virq,
  511. irq_hw_number_t hw, unsigned int flags)
  512. {
  513. struct irq_desc *desc = get_irq_desc(virq);
  514. struct irq_chip *chip;
  515. struct mpic *mpic = h->host_data;
  516. u32 v, vecpri = MPIC_VECPRI_SENSE_LEVEL |
  517. MPIC_VECPRI_POLARITY_NEGATIVE;
  518. int level;
  519. unsigned long iflags;
  520. pr_debug("mpic: map virq %d, hwirq 0x%lx, flags: 0x%x\n",
  521. virq, hw, flags);
  522. if (hw == MPIC_VEC_SPURRIOUS)
  523. return -EINVAL;
  524. #ifdef CONFIG_SMP
  525. else if (hw >= MPIC_VEC_IPI_0) {
  526. WARN_ON(!(mpic->flags & MPIC_PRIMARY));
  527. pr_debug("mpic: mapping as IPI\n");
  528. set_irq_chip_data(virq, mpic);
  529. set_irq_chip_and_handler(virq, &mpic->hc_ipi,
  530. handle_percpu_irq);
  531. return 0;
  532. }
  533. #endif /* CONFIG_SMP */
  534. if (hw >= mpic->irq_count)
  535. return -EINVAL;
  536. /* If no sense provided, check default sense array */
  537. if (((flags & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_NONE) &&
  538. mpic->senses && hw < mpic->senses_count)
  539. flags |= mpic->senses[hw];
  540. vecpri = mpic_flags_to_vecpri(flags, &level);
  541. if (level)
  542. desc->status |= IRQ_LEVEL;
  543. chip = &mpic->hc_irq;
  544. #ifdef CONFIG_MPIC_BROKEN_U3
  545. /* Check for HT interrupts, override vecpri */
  546. if (mpic_is_ht_interrupt(mpic, hw)) {
  547. vecpri &= ~(MPIC_VECPRI_SENSE_MASK |
  548. MPIC_VECPRI_POLARITY_MASK);
  549. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  550. chip = &mpic->hc_ht_irq;
  551. }
  552. #endif
  553. /* Reconfigure irq. We must preserve the mask bit as we can be called
  554. * while the interrupt is still active (This may change in the future
  555. * but for now, it is the case).
  556. */
  557. spin_lock_irqsave(&mpic_lock, iflags);
  558. v = mpic_irq_read(hw, MPIC_IRQ_VECTOR_PRI);
  559. vecpri = (v &
  560. ~(MPIC_VECPRI_POLARITY_MASK | MPIC_VECPRI_SENSE_MASK)) |
  561. vecpri;
  562. if (vecpri != v)
  563. mpic_irq_write(hw, MPIC_IRQ_VECTOR_PRI, vecpri);
  564. spin_unlock_irqrestore(&mpic_lock, iflags);
  565. pr_debug("mpic: mapping as IRQ, vecpri = 0x%08x (was 0x%08x)\n",
  566. vecpri, v);
  567. set_irq_chip_data(virq, mpic);
  568. set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
  569. return 0;
  570. }
  571. static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
  572. u32 *intspec, unsigned int intsize,
  573. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  574. {
  575. static unsigned char map_mpic_senses[4] = {
  576. IRQ_TYPE_EDGE_RISING,
  577. IRQ_TYPE_LEVEL_LOW,
  578. IRQ_TYPE_LEVEL_HIGH,
  579. IRQ_TYPE_EDGE_FALLING,
  580. };
  581. *out_hwirq = intspec[0];
  582. if (intsize > 1 && intspec[1] < 4)
  583. *out_flags = map_mpic_senses[intspec[1]];
  584. else
  585. *out_flags = IRQ_TYPE_NONE;
  586. return 0;
  587. }
  588. static struct irq_host_ops mpic_host_ops = {
  589. .match = mpic_host_match,
  590. .map = mpic_host_map,
  591. .xlate = mpic_host_xlate,
  592. };
  593. /*
  594. * Exported functions
  595. */
  596. struct mpic * __init mpic_alloc(struct device_node *node,
  597. unsigned long phys_addr,
  598. unsigned int flags,
  599. unsigned int isu_size,
  600. unsigned int irq_count,
  601. const char *name)
  602. {
  603. struct mpic *mpic;
  604. u32 reg;
  605. const char *vers;
  606. int i;
  607. mpic = alloc_bootmem(sizeof(struct mpic));
  608. if (mpic == NULL)
  609. return NULL;
  610. memset(mpic, 0, sizeof(struct mpic));
  611. mpic->name = name;
  612. mpic->of_node = node ? of_node_get(node) : NULL;
  613. mpic->irqhost = irq_alloc_host(IRQ_HOST_MAP_LINEAR, 256,
  614. &mpic_host_ops,
  615. MPIC_VEC_SPURRIOUS);
  616. if (mpic->irqhost == NULL) {
  617. of_node_put(node);
  618. return NULL;
  619. }
  620. mpic->irqhost->host_data = mpic;
  621. mpic->hc_irq = mpic_irq_chip;
  622. mpic->hc_irq.typename = name;
  623. if (flags & MPIC_PRIMARY)
  624. mpic->hc_irq.set_affinity = mpic_set_affinity;
  625. #ifdef CONFIG_MPIC_BROKEN_U3
  626. mpic->hc_ht_irq = mpic_irq_ht_chip;
  627. mpic->hc_ht_irq.typename = name;
  628. if (flags & MPIC_PRIMARY)
  629. mpic->hc_ht_irq.set_affinity = mpic_set_affinity;
  630. #endif /* CONFIG_MPIC_BROKEN_U3 */
  631. #ifdef CONFIG_SMP
  632. mpic->hc_ipi = mpic_ipi_chip;
  633. mpic->hc_ipi.typename = name;
  634. #endif /* CONFIG_SMP */
  635. mpic->flags = flags;
  636. mpic->isu_size = isu_size;
  637. mpic->irq_count = irq_count;
  638. mpic->num_sources = 0; /* so far */
  639. /* Map the global registers */
  640. mpic->gregs = ioremap(phys_addr + MPIC_GREG_BASE, 0x1000);
  641. mpic->tmregs = mpic->gregs + ((MPIC_TIMER_BASE - MPIC_GREG_BASE) >> 2);
  642. BUG_ON(mpic->gregs == NULL);
  643. /* Reset */
  644. if (flags & MPIC_WANTS_RESET) {
  645. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  646. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  647. | MPIC_GREG_GCONF_RESET);
  648. while( mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  649. & MPIC_GREG_GCONF_RESET)
  650. mb();
  651. }
  652. /* Read feature register, calculate num CPUs and, for non-ISU
  653. * MPICs, num sources as well. On ISU MPICs, sources are counted
  654. * as ISUs are added
  655. */
  656. reg = mpic_read(mpic->gregs, MPIC_GREG_FEATURE_0);
  657. mpic->num_cpus = ((reg & MPIC_GREG_FEATURE_LAST_CPU_MASK)
  658. >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
  659. if (isu_size == 0)
  660. mpic->num_sources = ((reg & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  661. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
  662. /* Map the per-CPU registers */
  663. for (i = 0; i < mpic->num_cpus; i++) {
  664. mpic->cpuregs[i] = ioremap(phys_addr + MPIC_CPU_BASE +
  665. i * MPIC_CPU_STRIDE, 0x1000);
  666. BUG_ON(mpic->cpuregs[i] == NULL);
  667. }
  668. /* Initialize main ISU if none provided */
  669. if (mpic->isu_size == 0) {
  670. mpic->isu_size = mpic->num_sources;
  671. mpic->isus[0] = ioremap(phys_addr + MPIC_IRQ_BASE,
  672. MPIC_IRQ_STRIDE * mpic->isu_size);
  673. BUG_ON(mpic->isus[0] == NULL);
  674. }
  675. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  676. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  677. /* Display version */
  678. switch (reg & MPIC_GREG_FEATURE_VERSION_MASK) {
  679. case 1:
  680. vers = "1.0";
  681. break;
  682. case 2:
  683. vers = "1.2";
  684. break;
  685. case 3:
  686. vers = "1.3";
  687. break;
  688. default:
  689. vers = "<unknown>";
  690. break;
  691. }
  692. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %lx, max %d CPUs\n",
  693. name, vers, phys_addr, mpic->num_cpus);
  694. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n", mpic->isu_size,
  695. mpic->isu_shift, mpic->isu_mask);
  696. mpic->next = mpics;
  697. mpics = mpic;
  698. if (flags & MPIC_PRIMARY) {
  699. mpic_primary = mpic;
  700. irq_set_default_host(mpic->irqhost);
  701. }
  702. return mpic;
  703. }
  704. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  705. unsigned long phys_addr)
  706. {
  707. unsigned int isu_first = isu_num * mpic->isu_size;
  708. BUG_ON(isu_num >= MPIC_MAX_ISU);
  709. mpic->isus[isu_num] = ioremap(phys_addr, MPIC_IRQ_STRIDE * mpic->isu_size);
  710. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  711. mpic->num_sources = isu_first + mpic->isu_size;
  712. }
  713. void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
  714. {
  715. mpic->senses = senses;
  716. mpic->senses_count = count;
  717. }
  718. void __init mpic_init(struct mpic *mpic)
  719. {
  720. int i;
  721. BUG_ON(mpic->num_sources == 0);
  722. WARN_ON(mpic->num_sources > MPIC_VEC_IPI_0);
  723. /* Sanitize source count */
  724. if (mpic->num_sources > MPIC_VEC_IPI_0)
  725. mpic->num_sources = MPIC_VEC_IPI_0;
  726. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  727. /* Set current processor priority to max */
  728. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  729. /* Initialize timers: just disable them all */
  730. for (i = 0; i < 4; i++) {
  731. mpic_write(mpic->tmregs,
  732. i * MPIC_TIMER_STRIDE + MPIC_TIMER_DESTINATION, 0);
  733. mpic_write(mpic->tmregs,
  734. i * MPIC_TIMER_STRIDE + MPIC_TIMER_VECTOR_PRI,
  735. MPIC_VECPRI_MASK |
  736. (MPIC_VEC_TIMER_0 + i));
  737. }
  738. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  739. mpic_test_broken_ipi(mpic);
  740. for (i = 0; i < 4; i++) {
  741. mpic_ipi_write(i,
  742. MPIC_VECPRI_MASK |
  743. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  744. (MPIC_VEC_IPI_0 + i));
  745. }
  746. /* Initialize interrupt sources */
  747. if (mpic->irq_count == 0)
  748. mpic->irq_count = mpic->num_sources;
  749. #ifdef CONFIG_MPIC_BROKEN_U3
  750. /* Do the HT PIC fixups on U3 broken mpic */
  751. DBG("MPIC flags: %x\n", mpic->flags);
  752. if ((mpic->flags & MPIC_BROKEN_U3) && (mpic->flags & MPIC_PRIMARY))
  753. mpic_scan_ht_pics(mpic);
  754. #endif /* CONFIG_MPIC_BROKEN_U3 */
  755. for (i = 0; i < mpic->num_sources; i++) {
  756. /* start with vector = source number, and masked */
  757. u32 vecpri = MPIC_VECPRI_MASK | i | (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  758. int level = 1;
  759. /* do senses munging */
  760. if (mpic->senses && i < mpic->senses_count)
  761. vecpri |= mpic_flags_to_vecpri(mpic->senses[i],
  762. &level);
  763. else
  764. vecpri |= MPIC_VECPRI_SENSE_LEVEL;
  765. /* deal with broken U3 */
  766. if (mpic->flags & MPIC_BROKEN_U3) {
  767. #ifdef CONFIG_MPIC_BROKEN_U3
  768. if (mpic_is_ht_interrupt(mpic, i)) {
  769. vecpri &= ~(MPIC_VECPRI_SENSE_MASK |
  770. MPIC_VECPRI_POLARITY_MASK);
  771. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  772. }
  773. #else
  774. printk(KERN_ERR "mpic: BROKEN_U3 set, but CONFIG doesn't match\n");
  775. #endif
  776. }
  777. DBG("setup source %d, vecpri: %08x, level: %d\n", i, vecpri,
  778. (level != 0));
  779. /* init hw */
  780. mpic_irq_write(i, MPIC_IRQ_VECTOR_PRI, vecpri);
  781. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  782. 1 << hard_smp_processor_id());
  783. }
  784. /* Init spurrious vector */
  785. mpic_write(mpic->gregs, MPIC_GREG_SPURIOUS, MPIC_VEC_SPURRIOUS);
  786. /* Disable 8259 passthrough */
  787. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  788. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  789. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  790. /* Set current processor priority to 0 */
  791. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  792. }
  793. void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
  794. {
  795. u32 v;
  796. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  797. v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
  798. v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
  799. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  800. }
  801. void __init mpic_set_serial_int(struct mpic *mpic, int enable)
  802. {
  803. unsigned long flags;
  804. u32 v;
  805. spin_lock_irqsave(&mpic_lock, flags);
  806. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  807. if (enable)
  808. v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
  809. else
  810. v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
  811. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  812. spin_unlock_irqrestore(&mpic_lock, flags);
  813. }
  814. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  815. {
  816. int is_ipi;
  817. struct mpic *mpic = mpic_find(irq, &is_ipi);
  818. unsigned int src = mpic_irq_to_hw(irq);
  819. unsigned long flags;
  820. u32 reg;
  821. spin_lock_irqsave(&mpic_lock, flags);
  822. if (is_ipi) {
  823. reg = mpic_ipi_read(src - MPIC_VEC_IPI_0) &
  824. ~MPIC_VECPRI_PRIORITY_MASK;
  825. mpic_ipi_write(src - MPIC_VEC_IPI_0,
  826. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  827. } else {
  828. reg = mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI)
  829. & ~MPIC_VECPRI_PRIORITY_MASK;
  830. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  831. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  832. }
  833. spin_unlock_irqrestore(&mpic_lock, flags);
  834. }
  835. unsigned int mpic_irq_get_priority(unsigned int irq)
  836. {
  837. int is_ipi;
  838. struct mpic *mpic = mpic_find(irq, &is_ipi);
  839. unsigned int src = mpic_irq_to_hw(irq);
  840. unsigned long flags;
  841. u32 reg;
  842. spin_lock_irqsave(&mpic_lock, flags);
  843. if (is_ipi)
  844. reg = mpic_ipi_read(src = MPIC_VEC_IPI_0);
  845. else
  846. reg = mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI);
  847. spin_unlock_irqrestore(&mpic_lock, flags);
  848. return (reg & MPIC_VECPRI_PRIORITY_MASK) >> MPIC_VECPRI_PRIORITY_SHIFT;
  849. }
  850. void mpic_setup_this_cpu(void)
  851. {
  852. #ifdef CONFIG_SMP
  853. struct mpic *mpic = mpic_primary;
  854. unsigned long flags;
  855. u32 msk = 1 << hard_smp_processor_id();
  856. unsigned int i;
  857. BUG_ON(mpic == NULL);
  858. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  859. spin_lock_irqsave(&mpic_lock, flags);
  860. /* let the mpic know we want intrs. default affinity is 0xffffffff
  861. * until changed via /proc. That's how it's done on x86. If we want
  862. * it differently, then we should make sure we also change the default
  863. * values of irq_desc[].affinity in irq.c.
  864. */
  865. if (distribute_irqs) {
  866. for (i = 0; i < mpic->num_sources ; i++)
  867. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  868. mpic_irq_read(i, MPIC_IRQ_DESTINATION) | msk);
  869. }
  870. /* Set current processor priority to 0 */
  871. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  872. spin_unlock_irqrestore(&mpic_lock, flags);
  873. #endif /* CONFIG_SMP */
  874. }
  875. int mpic_cpu_get_priority(void)
  876. {
  877. struct mpic *mpic = mpic_primary;
  878. return mpic_cpu_read(MPIC_CPU_CURRENT_TASK_PRI);
  879. }
  880. void mpic_cpu_set_priority(int prio)
  881. {
  882. struct mpic *mpic = mpic_primary;
  883. prio &= MPIC_CPU_TASKPRI_MASK;
  884. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, prio);
  885. }
  886. /*
  887. * XXX: someone who knows mpic should check this.
  888. * do we need to eoi the ipi including for kexec cpu here (see xics comments)?
  889. * or can we reset the mpic in the new kernel?
  890. */
  891. void mpic_teardown_this_cpu(int secondary)
  892. {
  893. struct mpic *mpic = mpic_primary;
  894. unsigned long flags;
  895. u32 msk = 1 << hard_smp_processor_id();
  896. unsigned int i;
  897. BUG_ON(mpic == NULL);
  898. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  899. spin_lock_irqsave(&mpic_lock, flags);
  900. /* let the mpic know we don't want intrs. */
  901. for (i = 0; i < mpic->num_sources ; i++)
  902. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  903. mpic_irq_read(i, MPIC_IRQ_DESTINATION) & ~msk);
  904. /* Set current processor priority to max */
  905. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  906. spin_unlock_irqrestore(&mpic_lock, flags);
  907. }
  908. void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
  909. {
  910. struct mpic *mpic = mpic_primary;
  911. BUG_ON(mpic == NULL);
  912. #ifdef DEBUG_IPI
  913. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
  914. #endif
  915. mpic_cpu_write(MPIC_CPU_IPI_DISPATCH_0 + ipi_no * 0x10,
  916. mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
  917. }
  918. unsigned int mpic_get_one_irq(struct mpic *mpic, struct pt_regs *regs)
  919. {
  920. u32 src;
  921. src = mpic_cpu_read(MPIC_CPU_INTACK) & MPIC_VECPRI_VECTOR_MASK;
  922. #ifdef DEBUG_LOW
  923. DBG("%s: get_one_irq(): %d\n", mpic->name, src);
  924. #endif
  925. if (unlikely(src == MPIC_VEC_SPURRIOUS))
  926. return NO_IRQ;
  927. return irq_linear_revmap(mpic->irqhost, src);
  928. }
  929. unsigned int mpic_get_irq(struct pt_regs *regs)
  930. {
  931. struct mpic *mpic = mpic_primary;
  932. BUG_ON(mpic == NULL);
  933. return mpic_get_one_irq(mpic, regs);
  934. }
  935. #ifdef CONFIG_SMP
  936. void mpic_request_ipis(void)
  937. {
  938. struct mpic *mpic = mpic_primary;
  939. int i;
  940. static char *ipi_names[] = {
  941. "IPI0 (call function)",
  942. "IPI1 (reschedule)",
  943. "IPI2 (unused)",
  944. "IPI3 (debugger break)",
  945. };
  946. BUG_ON(mpic == NULL);
  947. printk(KERN_INFO "mpic: requesting IPIs ... \n");
  948. for (i = 0; i < 4; i++) {
  949. unsigned int vipi = irq_create_mapping(mpic->irqhost,
  950. MPIC_VEC_IPI_0 + i, 0);
  951. if (vipi == NO_IRQ) {
  952. printk(KERN_ERR "Failed to map IPI %d\n", i);
  953. break;
  954. }
  955. request_irq(vipi, mpic_ipi_action, IRQF_DISABLED,
  956. ipi_names[i], mpic);
  957. }
  958. }
  959. void smp_mpic_message_pass(int target, int msg)
  960. {
  961. /* make sure we're sending something that translates to an IPI */
  962. if ((unsigned int)msg > 3) {
  963. printk("SMP %d: smp_message_pass: unknown msg %d\n",
  964. smp_processor_id(), msg);
  965. return;
  966. }
  967. switch (target) {
  968. case MSG_ALL:
  969. mpic_send_ipi(msg, 0xffffffff);
  970. break;
  971. case MSG_ALL_BUT_SELF:
  972. mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
  973. break;
  974. default:
  975. mpic_send_ipi(msg, 1 << target);
  976. break;
  977. }
  978. }
  979. #endif /* CONFIG_SMP */