spider-pic.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * External Interrupt Controller on Spider South Bridge
  3. *
  4. * (C) Copyright IBM Deutschland Entwicklung GmbH 2005
  5. *
  6. * Author: Arnd Bergmann <arndb@de.ibm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/interrupt.h>
  23. #include <linux/irq.h>
  24. #include <linux/ioport.h>
  25. #include <asm/pgtable.h>
  26. #include <asm/prom.h>
  27. #include <asm/io.h>
  28. #include "interrupt.h"
  29. /* register layout taken from Spider spec, table 7.4-4 */
  30. enum {
  31. TIR_DEN = 0x004, /* Detection Enable Register */
  32. TIR_MSK = 0x084, /* Mask Level Register */
  33. TIR_EDC = 0x0c0, /* Edge Detection Clear Register */
  34. TIR_PNDA = 0x100, /* Pending Register A */
  35. TIR_PNDB = 0x104, /* Pending Register B */
  36. TIR_CS = 0x144, /* Current Status Register */
  37. TIR_LCSA = 0x150, /* Level Current Status Register A */
  38. TIR_LCSB = 0x154, /* Level Current Status Register B */
  39. TIR_LCSC = 0x158, /* Level Current Status Register C */
  40. TIR_LCSD = 0x15c, /* Level Current Status Register D */
  41. TIR_CFGA = 0x200, /* Setting Register A0 */
  42. TIR_CFGB = 0x204, /* Setting Register B0 */
  43. /* 0x208 ... 0x3ff Setting Register An/Bn */
  44. TIR_PPNDA = 0x400, /* Packet Pending Register A */
  45. TIR_PPNDB = 0x404, /* Packet Pending Register B */
  46. TIR_PIERA = 0x408, /* Packet Output Error Register A */
  47. TIR_PIERB = 0x40c, /* Packet Output Error Register B */
  48. TIR_PIEN = 0x444, /* Packet Output Enable Register */
  49. TIR_PIPND = 0x454, /* Packet Output Pending Register */
  50. TIRDID = 0x484, /* Spider Device ID Register */
  51. REISTIM = 0x500, /* Reissue Command Timeout Time Setting */
  52. REISTIMEN = 0x504, /* Reissue Command Timeout Setting */
  53. REISWAITEN = 0x508, /* Reissue Wait Control*/
  54. };
  55. #define SPIDER_CHIP_COUNT 4
  56. #define SPIDER_SRC_COUNT 64
  57. #define SPIDER_IRQ_INVALID 63
  58. struct spider_pic {
  59. struct irq_host *host;
  60. struct device_node *of_node;
  61. void __iomem *regs;
  62. unsigned int node_id;
  63. };
  64. static struct spider_pic spider_pics[SPIDER_CHIP_COUNT];
  65. static struct spider_pic *spider_virq_to_pic(unsigned int virq)
  66. {
  67. return irq_map[virq].host->host_data;
  68. }
  69. static void __iomem *spider_get_irq_config(struct spider_pic *pic,
  70. unsigned int src)
  71. {
  72. return pic->regs + TIR_CFGA + 8 * src;
  73. }
  74. static void spider_unmask_irq(unsigned int virq)
  75. {
  76. struct spider_pic *pic = spider_virq_to_pic(virq);
  77. void __iomem *cfg = spider_get_irq_config(pic, irq_map[virq].hwirq);
  78. /* We use no locking as we should be covered by the descriptor lock
  79. * for access to invidual source configuration registers
  80. */
  81. out_be32(cfg, in_be32(cfg) | 0x30000000u);
  82. }
  83. static void spider_mask_irq(unsigned int virq)
  84. {
  85. struct spider_pic *pic = spider_virq_to_pic(virq);
  86. void __iomem *cfg = spider_get_irq_config(pic, irq_map[virq].hwirq);
  87. /* We use no locking as we should be covered by the descriptor lock
  88. * for access to invidual source configuration registers
  89. */
  90. out_be32(cfg, in_be32(cfg) & ~0x30000000u);
  91. }
  92. static void spider_ack_irq(unsigned int virq)
  93. {
  94. struct spider_pic *pic = spider_virq_to_pic(virq);
  95. unsigned int src = irq_map[virq].hwirq;
  96. /* Reset edge detection logic if necessary
  97. */
  98. if (get_irq_desc(virq)->status & IRQ_LEVEL)
  99. return;
  100. /* Only interrupts 47 to 50 can be set to edge */
  101. if (src < 47 || src > 50)
  102. return;
  103. /* Perform the clear of the edge logic */
  104. out_be32(pic->regs + TIR_EDC, 0x100 | (src & 0xf));
  105. }
  106. static struct irq_chip spider_pic = {
  107. .typename = " SPIDER ",
  108. .unmask = spider_unmask_irq,
  109. .mask = spider_mask_irq,
  110. .ack = spider_ack_irq,
  111. };
  112. static int spider_host_match(struct irq_host *h, struct device_node *node)
  113. {
  114. struct spider_pic *pic = h->host_data;
  115. return node == pic->of_node;
  116. }
  117. static int spider_host_map(struct irq_host *h, unsigned int virq,
  118. irq_hw_number_t hw, unsigned int flags)
  119. {
  120. unsigned int sense = flags & IRQ_TYPE_SENSE_MASK;
  121. struct spider_pic *pic = h->host_data;
  122. void __iomem *cfg = spider_get_irq_config(pic, hw);
  123. int level = 0;
  124. u32 ic;
  125. /* Note that only level high is supported for most interrupts */
  126. if (sense != IRQ_TYPE_NONE && sense != IRQ_TYPE_LEVEL_HIGH &&
  127. (hw < 47 || hw > 50))
  128. return -EINVAL;
  129. /* Decode sense type */
  130. switch(sense) {
  131. case IRQ_TYPE_EDGE_RISING:
  132. ic = 0x3;
  133. break;
  134. case IRQ_TYPE_EDGE_FALLING:
  135. ic = 0x2;
  136. break;
  137. case IRQ_TYPE_LEVEL_LOW:
  138. ic = 0x0;
  139. level = 1;
  140. break;
  141. case IRQ_TYPE_LEVEL_HIGH:
  142. case IRQ_TYPE_NONE:
  143. ic = 0x1;
  144. level = 1;
  145. break;
  146. default:
  147. return -EINVAL;
  148. }
  149. /* Configure the source. One gross hack that was there before and
  150. * that I've kept around is the priority to the BE which I set to
  151. * be the same as the interrupt source number. I don't know wether
  152. * that's supposed to make any kind of sense however, we'll have to
  153. * decide that, but for now, I'm not changing the behaviour.
  154. */
  155. out_be32(cfg, (ic << 24) | (0x7 << 16) | (pic->node_id << 4) | 0xe);
  156. out_be32(cfg + 4, (0x2 << 16) | (hw & 0xff));
  157. if (level)
  158. get_irq_desc(virq)->status |= IRQ_LEVEL;
  159. set_irq_chip_and_handler(virq, &spider_pic, handle_level_irq);
  160. return 0;
  161. }
  162. static int spider_host_xlate(struct irq_host *h, struct device_node *ct,
  163. u32 *intspec, unsigned int intsize,
  164. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  165. {
  166. /* Spider interrupts have 2 cells, first is the interrupt source,
  167. * second, well, I don't know for sure yet ... We mask the top bits
  168. * because old device-trees encode a node number in there
  169. */
  170. *out_hwirq = intspec[0] & 0x3f;
  171. *out_flags = IRQ_TYPE_LEVEL_HIGH;
  172. return 0;
  173. }
  174. static struct irq_host_ops spider_host_ops = {
  175. .match = spider_host_match,
  176. .map = spider_host_map,
  177. .xlate = spider_host_xlate,
  178. };
  179. static void spider_irq_cascade(unsigned int irq, struct irq_desc *desc,
  180. struct pt_regs *regs)
  181. {
  182. struct spider_pic *pic = desc->handler_data;
  183. unsigned int cs, virq;
  184. cs = in_be32(pic->regs + TIR_CS) >> 24;
  185. if (cs == SPIDER_IRQ_INVALID)
  186. virq = NO_IRQ;
  187. else
  188. virq = irq_linear_revmap(pic->host, cs);
  189. if (virq != NO_IRQ)
  190. generic_handle_irq(virq, regs);
  191. desc->chip->eoi(irq);
  192. }
  193. /* For hooking up the cascace we have a problem. Our device-tree is
  194. * crap and we don't know on which BE iic interrupt we are hooked on at
  195. * least not the "standard" way. We can reconstitute it based on two
  196. * informations though: which BE node we are connected to and wether
  197. * we are connected to IOIF0 or IOIF1. Right now, we really only care
  198. * about the IBM cell blade and we know that its firmware gives us an
  199. * interrupt-map property which is pretty strange.
  200. */
  201. static unsigned int __init spider_find_cascade_and_node(struct spider_pic *pic)
  202. {
  203. unsigned int virq;
  204. u32 *imap, *tmp;
  205. int imaplen, intsize, unit;
  206. struct device_node *iic;
  207. struct irq_host *iic_host;
  208. #if 0 /* Enable that when we have a way to retreive the node as well */
  209. /* First, we check wether we have a real "interrupts" in the device
  210. * tree in case the device-tree is ever fixed
  211. */
  212. struct of_irq oirq;
  213. if (of_irq_map_one(pic->of_node, 0, &oirq) == 0) {
  214. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  215. oirq.size);
  216. goto bail;
  217. }
  218. #endif
  219. /* Now do the horrible hacks */
  220. tmp = (u32 *)get_property(pic->of_node, "#interrupt-cells", NULL);
  221. if (tmp == NULL)
  222. return NO_IRQ;
  223. intsize = *tmp;
  224. imap = (u32 *)get_property(pic->of_node, "interrupt-map", &imaplen);
  225. if (imap == NULL || imaplen < (intsize + 1))
  226. return NO_IRQ;
  227. iic = of_find_node_by_phandle(imap[intsize]);
  228. if (iic == NULL)
  229. return NO_IRQ;
  230. imap += intsize + 1;
  231. tmp = (u32 *)get_property(iic, "#interrupt-cells", NULL);
  232. if (tmp == NULL)
  233. return NO_IRQ;
  234. intsize = *tmp;
  235. /* Assume unit is last entry of interrupt specifier */
  236. unit = imap[intsize - 1];
  237. /* Ok, we have a unit, now let's try to get the node */
  238. tmp = (u32 *)get_property(iic, "ibm,interrupt-server-ranges", NULL);
  239. if (tmp == NULL) {
  240. of_node_put(iic);
  241. return NO_IRQ;
  242. }
  243. /* ugly as hell but works for now */
  244. pic->node_id = (*tmp) >> 1;
  245. of_node_put(iic);
  246. /* Ok, now let's get cracking. You may ask me why I just didn't match
  247. * the iic host from the iic OF node, but that way I'm still compatible
  248. * with really really old old firmwares for which we don't have a node
  249. */
  250. iic_host = iic_get_irq_host(pic->node_id);
  251. if (iic_host == NULL)
  252. return NO_IRQ;
  253. /* Manufacture an IIC interrupt number of class 2 */
  254. virq = irq_create_mapping(iic_host, 0x20 | unit, 0);
  255. if (virq == NO_IRQ)
  256. printk(KERN_ERR "spider_pic: failed to map cascade !");
  257. return virq;
  258. }
  259. static void __init spider_init_one(struct device_node *of_node, int chip,
  260. unsigned long addr)
  261. {
  262. struct spider_pic *pic = &spider_pics[chip];
  263. int i, virq;
  264. /* Map registers */
  265. pic->regs = ioremap(addr, 0x1000);
  266. if (pic->regs == NULL)
  267. panic("spider_pic: can't map registers !");
  268. /* Allocate a host */
  269. pic->host = irq_alloc_host(IRQ_HOST_MAP_LINEAR, SPIDER_SRC_COUNT,
  270. &spider_host_ops, SPIDER_IRQ_INVALID);
  271. if (pic->host == NULL)
  272. panic("spider_pic: can't allocate irq host !");
  273. pic->host->host_data = pic;
  274. /* Fill out other bits */
  275. pic->of_node = of_node_get(of_node);
  276. /* Go through all sources and disable them */
  277. for (i = 0; i < SPIDER_SRC_COUNT; i++) {
  278. void __iomem *cfg = pic->regs + TIR_CFGA + 8 * i;
  279. out_be32(cfg, in_be32(cfg) & ~0x30000000u);
  280. }
  281. /* do not mask any interrupts because of level */
  282. out_be32(pic->regs + TIR_MSK, 0x0);
  283. /* enable interrupt packets to be output */
  284. out_be32(pic->regs + TIR_PIEN, in_be32(pic->regs + TIR_PIEN) | 0x1);
  285. /* Hook up the cascade interrupt to the iic and nodeid */
  286. virq = spider_find_cascade_and_node(pic);
  287. if (virq == NO_IRQ)
  288. return;
  289. set_irq_data(virq, pic);
  290. set_irq_chained_handler(virq, spider_irq_cascade);
  291. printk(KERN_INFO "spider_pic: node %d, addr: 0x%lx %s\n",
  292. pic->node_id, addr, of_node->full_name);
  293. /* Enable the interrupt detection enable bit. Do this last! */
  294. out_be32(pic->regs + TIR_DEN, in_be32(pic->regs + TIR_DEN) | 0x1);
  295. }
  296. void __init spider_init_IRQ(void)
  297. {
  298. struct resource r;
  299. struct device_node *dn;
  300. int chip = 0;
  301. /* XXX node numbers are totally bogus. We _hope_ we get the device
  302. * nodes in the right order here but that's definitely not guaranteed,
  303. * we need to get the node from the device tree instead.
  304. * There is currently no proper property for it (but our whole
  305. * device-tree is bogus anyway) so all we can do is pray or maybe test
  306. * the address and deduce the node-id
  307. */
  308. for (dn = NULL;
  309. (dn = of_find_node_by_name(dn, "interrupt-controller"));) {
  310. if (device_is_compatible(dn, "CBEA,platform-spider-pic")) {
  311. if (of_address_to_resource(dn, 0, &r)) {
  312. printk(KERN_WARNING "spider-pic: Failed\n");
  313. continue;
  314. }
  315. } else if (device_is_compatible(dn, "sti,platform-spider-pic")
  316. && (chip < 2)) {
  317. static long hard_coded_pics[] =
  318. { 0x24000008000, 0x34000008000 };
  319. r.start = hard_coded_pics[chip];
  320. } else
  321. continue;
  322. spider_init_one(dn, chip++, r.start);
  323. }
  324. }