sim_IRQ.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 1999, 2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. *
  18. * Interrupt exception dispatch code.
  19. */
  20. #include <asm/asm.h>
  21. #include <asm/mipsregs.h>
  22. #include <asm/regdef.h>
  23. #include <asm/stackframe.h>
  24. /* A lot of complication here is taken away because:
  25. *
  26. * 1) We handle one interrupt and return, sitting in a loop and moving across
  27. * all the pending IRQ bits in the cause register is _NOT_ the answer, the
  28. * common case is one pending IRQ so optimize in that direction.
  29. *
  30. * 2) We need not check against bits in the status register IRQ mask, that
  31. * would make this routine slow as hell.
  32. *
  33. * 3) Linux only thinks in terms of all IRQs on or all IRQs off, nothing in
  34. * between like BSD spl() brain-damage.
  35. *
  36. * Furthermore, the IRQs on the MIPS board look basically (barring software
  37. * IRQs which we don't use at all and all external interrupt sources are
  38. * combined together on hardware interrupt 0 (MIPS IRQ 2)) like:
  39. *
  40. * MIPS IRQ Source
  41. * -------- ------
  42. * 0 Software (ignored)
  43. * 1 Software (ignored)
  44. * 2 Combined hardware interrupt (hw0)
  45. * 3 Hardware (ignored)
  46. * 4 Hardware (ignored)
  47. * 5 Hardware (ignored)
  48. * 6 Hardware (ignored)
  49. * 7 R4k timer (what we use)
  50. *
  51. * Note: On the SEAD board thing are a little bit different.
  52. * Here IRQ 2 (hw0) is wired to the UART0 and IRQ 3 (hw1) is wired
  53. * wired to UART1.
  54. *
  55. * We handle the IRQ according to _our_ priority which is:
  56. *
  57. * Highest ---- R4k Timer
  58. * Lowest ---- Combined hardware interrupt
  59. *
  60. * then we just return, if multiple IRQs are pending then we will just take
  61. * another exception, big deal.
  62. */
  63. .text
  64. .set noreorder
  65. .set noat
  66. .align 5
  67. NESTED(mipsIRQ, PT_SIZE, sp)
  68. SAVE_ALL
  69. CLI
  70. .set at
  71. mfc0 s0, CP0_CAUSE # get irq bits
  72. mfc0 s1, CP0_STATUS # get irq mask
  73. and s0, s1
  74. /* First we check for r4k counter/timer IRQ. */
  75. andi a0, s0, CAUSEF_IP7
  76. beq a0, zero, 1f
  77. andi a0, s0, CAUSEF_IP2 # delay slot, check hw0 interrupt
  78. /* Wheee, a timer interrupt. */
  79. move a0, sp
  80. jal mips_timer_interrupt
  81. nop
  82. j ret_from_irq
  83. nop
  84. 1:
  85. #if defined(CONFIG_MIPS_SEAD)
  86. beq a0, zero, 1f
  87. andi a0, s0, CAUSEF_IP3 # delay slot, check hw1 interrupt
  88. #else
  89. beq a0, zero, 1f # delay slot, check hw3 interrupt
  90. andi a0, s0, CAUSEF_IP5
  91. #endif
  92. /* Wheee, combined hardware level zero interrupt. */
  93. #if defined(CONFIG_MIPS_ATLAS)
  94. jal atlas_hw0_irqdispatch
  95. #elif defined(CONFIG_MIPS_MALTA)
  96. jal malta_hw0_irqdispatch
  97. #elif defined(CONFIG_MIPS_SEAD)
  98. jal sead_hw0_irqdispatch
  99. #else
  100. #error "MIPS board not supported\n"
  101. #endif
  102. move a0, sp # delay slot
  103. j ret_from_irq
  104. nop # delay slot
  105. 1:
  106. #if defined(CONFIG_MIPS_SEAD)
  107. beq a0, zero, 1f
  108. andi a0, s0, CAUSEF_IP5 # delay slot, check hw3 interrupt
  109. jal sead_hw1_irqdispatch
  110. move a0, sp # delay slot
  111. j ret_from_irq
  112. nop # delay slot
  113. 1:
  114. #endif
  115. #if defined(CONFIG_MIPS_MALTA)
  116. beq a0, zero, 1f # check hw3 (coreHI) interrupt
  117. nop
  118. jal corehi_irqdispatch
  119. move a0, sp
  120. j ret_from_irq
  121. nop
  122. 1:
  123. #endif
  124. /*
  125. * Here by mistake? This is possible, what can happen is that by the
  126. * time we take the exception the IRQ pin goes low, so just leave if
  127. * this is the case.
  128. */
  129. move a1,s0
  130. PRINT("Got interrupt: c0_cause = %08x\n")
  131. mfc0 a1, CP0_EPC
  132. PRINT("c0_epc = %08x\n")
  133. j ret_from_irq
  134. nop
  135. END(mipsIRQ)