malta_setup.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/sched.h>
  20. #include <linux/ioport.h>
  21. #include <linux/pci.h>
  22. #include <linux/tty.h>
  23. #ifdef CONFIG_MTD
  24. #include <linux/mtd/partitions.h>
  25. #include <linux/mtd/physmap.h>
  26. #include <linux/mtd/mtd.h>
  27. #include <linux/mtd/map.h>
  28. #endif
  29. #include <asm/cpu.h>
  30. #include <asm/bootinfo.h>
  31. #include <asm/irq.h>
  32. #include <asm/mips-boards/generic.h>
  33. #include <asm/mips-boards/prom.h>
  34. #include <asm/mips-boards/malta.h>
  35. #include <asm/mips-boards/maltaint.h>
  36. #include <asm/dma.h>
  37. #include <asm/time.h>
  38. #include <asm/traps.h>
  39. #ifdef CONFIG_VT
  40. #include <linux/console.h>
  41. #endif
  42. extern void mips_reboot_setup(void);
  43. extern void mips_time_init(void);
  44. extern void mips_timer_setup(struct irqaction *irq);
  45. extern unsigned long mips_rtc_get_time(void);
  46. #ifdef CONFIG_KGDB
  47. extern void kgdb_config(void);
  48. #endif
  49. struct resource standard_io_resources[] = {
  50. { .name = "dma1", .start = 0x00, .end = 0x1f, .flags = IORESOURCE_BUSY },
  51. { .name = "timer", .start = 0x40, .end = 0x5f, .flags = IORESOURCE_BUSY },
  52. { .name = "keyboard", .start = 0x60, .end = 0x6f, .flags = IORESOURCE_BUSY },
  53. { .name = "dma page reg", .start = 0x80, .end = 0x8f, .flags = IORESOURCE_BUSY },
  54. { .name = "dma2", .start = 0xc0, .end = 0xdf, .flags = IORESOURCE_BUSY },
  55. };
  56. #ifdef CONFIG_MTD
  57. static struct mtd_partition malta_mtd_partitions[] = {
  58. {
  59. .name = "YAMON",
  60. .offset = 0x0,
  61. .size = 0x100000,
  62. .mask_flags = MTD_WRITEABLE
  63. },
  64. {
  65. .name = "User FS",
  66. .offset = 0x100000,
  67. .size = 0x2e0000
  68. },
  69. {
  70. .name = "Board Config",
  71. .offset = 0x3e0000,
  72. .size = 0x020000,
  73. .mask_flags = MTD_WRITEABLE
  74. }
  75. };
  76. #define number_partitions (sizeof(malta_mtd_partitions)/sizeof(struct mtd_partition))
  77. #endif
  78. const char *get_system_type(void)
  79. {
  80. return "MIPS Malta";
  81. }
  82. #ifdef CONFIG_BLK_DEV_FD
  83. void __init fd_activate(void)
  84. {
  85. /*
  86. * Activate Floppy Controller in the SMSC FDC37M817 Super I/O
  87. * Controller.
  88. * Done by YAMON 2.00 onwards
  89. */
  90. /* Entering config state. */
  91. SMSC_WRITE(SMSC_CONFIG_ENTER, SMSC_CONFIG_REG);
  92. /* Activate floppy controller. */
  93. SMSC_WRITE(SMSC_CONFIG_DEVNUM, SMSC_CONFIG_REG);
  94. SMSC_WRITE(SMSC_CONFIG_DEVNUM_FLOPPY, SMSC_DATA_REG);
  95. SMSC_WRITE(SMSC_CONFIG_ACTIVATE, SMSC_CONFIG_REG);
  96. SMSC_WRITE(SMSC_CONFIG_ACTIVATE_ENABLE, SMSC_DATA_REG);
  97. /* Exit config state. */
  98. SMSC_WRITE(SMSC_CONFIG_EXIT, SMSC_CONFIG_REG);
  99. }
  100. #endif
  101. void __init plat_mem_setup(void)
  102. {
  103. unsigned int i;
  104. mips_pcibios_init();
  105. /* Request I/O space for devices used on the Malta board. */
  106. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  107. request_resource(&ioport_resource, standard_io_resources+i);
  108. /*
  109. * Enable DMA channel 4 (cascade channel) in the PIIX4 south bridge.
  110. */
  111. enable_dma(4);
  112. #ifdef CONFIG_KGDB
  113. kgdb_config ();
  114. #endif
  115. if ((mips_revision_corid == MIPS_REVISION_CORID_BONITO64) ||
  116. (mips_revision_corid == MIPS_REVISION_CORID_CORE_20K) ||
  117. (mips_revision_corid == MIPS_REVISION_CORID_CORE_EMUL_BON)) {
  118. char *argptr;
  119. argptr = prom_getcmdline();
  120. if (strstr(argptr, "debug")) {
  121. BONITO_BONGENCFG |= BONITO_BONGENCFG_DEBUGMODE;
  122. printk ("Enabled Bonito debug mode\n");
  123. }
  124. else
  125. BONITO_BONGENCFG &= ~BONITO_BONGENCFG_DEBUGMODE;
  126. #ifdef CONFIG_DMA_COHERENT
  127. if (BONITO_PCICACHECTRL & BONITO_PCICACHECTRL_CPUCOH_PRES) {
  128. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_CPUCOH_EN;
  129. printk("Enabled Bonito CPU coherency\n");
  130. argptr = prom_getcmdline();
  131. if (strstr(argptr, "iobcuncached")) {
  132. BONITO_PCICACHECTRL &= ~BONITO_PCICACHECTRL_IOBCCOH_EN;
  133. BONITO_PCIMEMBASECFG = BONITO_PCIMEMBASECFG &
  134. ~(BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  135. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  136. printk("Disabled Bonito IOBC coherency\n");
  137. }
  138. else {
  139. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_IOBCCOH_EN;
  140. BONITO_PCIMEMBASECFG |=
  141. (BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  142. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  143. printk("Disabled Bonito IOBC coherency\n");
  144. }
  145. }
  146. else
  147. panic("Hardware DMA cache coherency not supported");
  148. #endif
  149. }
  150. #ifdef CONFIG_DMA_COHERENT
  151. else {
  152. panic("Hardware DMA cache coherency not supported");
  153. }
  154. #endif
  155. #ifdef CONFIG_BLK_DEV_IDE
  156. /* Check PCI clock */
  157. {
  158. int jmpr = (*((volatile unsigned int *)ioremap(MALTA_JMPRS_REG, sizeof(unsigned int))) >> 2) & 0x07;
  159. static const int pciclocks[] __initdata = {
  160. 33, 20, 25, 30, 12, 16, 37, 10
  161. };
  162. int pciclock = pciclocks[jmpr];
  163. char *argptr = prom_getcmdline();
  164. if (pciclock != 33 && !strstr (argptr, "idebus=")) {
  165. printk("WARNING: PCI clock is %dMHz, setting idebus\n", pciclock);
  166. argptr += strlen(argptr);
  167. sprintf (argptr, " idebus=%d", pciclock);
  168. if (pciclock < 20 || pciclock > 66)
  169. printk ("WARNING: IDE timing calculations will be incorrect\n");
  170. }
  171. }
  172. #endif
  173. #ifdef CONFIG_BLK_DEV_FD
  174. fd_activate ();
  175. #endif
  176. #ifdef CONFIG_VT
  177. #if defined(CONFIG_VGA_CONSOLE)
  178. screen_info = (struct screen_info) {
  179. 0, 25, /* orig-x, orig-y */
  180. 0, /* unused */
  181. 0, /* orig-video-page */
  182. 0, /* orig-video-mode */
  183. 80, /* orig-video-cols */
  184. 0,0,0, /* ega_ax, ega_bx, ega_cx */
  185. 25, /* orig-video-lines */
  186. VIDEO_TYPE_VGAC, /* orig-video-isVGA */
  187. 16 /* orig-video-points */
  188. };
  189. #endif
  190. #endif
  191. #ifdef CONFIG_MTD
  192. /*
  193. * Support for MTD on Malta. Use the generic physmap driver
  194. */
  195. physmap_configure(0x1e000000, 0x400000, 4, NULL);
  196. physmap_set_partitions(malta_mtd_partitions, number_partitions);
  197. #endif
  198. mips_reboot_setup();
  199. board_time_init = mips_time_init;
  200. board_timer_setup = mips_timer_setup;
  201. rtc_mips_get_time = mips_rtc_get_time;
  202. }