setup.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571
  1. /***********************************************************************
  2. *
  3. * Copyright 2001 MontaVista Software Inc.
  4. * Author: MontaVista Software, Inc.
  5. * ahennessy@mvista.com
  6. *
  7. * Based on arch/mips/ddb5xxx/ddb5477/setup.c
  8. *
  9. * Setup file for JMR3927.
  10. *
  11. * Copyright (C) 2000-2001 Toshiba Corporation
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  19. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  20. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  21. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  22. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  23. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  24. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  25. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  26. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  27. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  28. *
  29. * You should have received a copy of the GNU General Public License along
  30. * with this program; if not, write to the Free Software Foundation, Inc.,
  31. * 675 Mass Ave, Cambridge, MA 02139, USA.
  32. *
  33. ***********************************************************************
  34. */
  35. #include <linux/init.h>
  36. #include <linux/kernel.h>
  37. #include <linux/kdev_t.h>
  38. #include <linux/types.h>
  39. #include <linux/sched.h>
  40. #include <linux/pci.h>
  41. #include <linux/ide.h>
  42. #include <linux/ioport.h>
  43. #include <linux/param.h> /* for HZ */
  44. #include <linux/delay.h>
  45. #include <linux/pm.h>
  46. #ifdef CONFIG_SERIAL_TXX9
  47. #include <linux/tty.h>
  48. #include <linux/serial.h>
  49. #include <linux/serial_core.h>
  50. #endif
  51. #include <asm/addrspace.h>
  52. #include <asm/time.h>
  53. #include <asm/bcache.h>
  54. #include <asm/irq.h>
  55. #include <asm/reboot.h>
  56. #include <asm/gdb-stub.h>
  57. #include <asm/jmr3927/jmr3927.h>
  58. #include <asm/mipsregs.h>
  59. #include <asm/traps.h>
  60. extern void puts(unsigned char *cp);
  61. /* Tick Timer divider */
  62. #define JMR3927_TIMER_CCD 0 /* 1/2 */
  63. #define JMR3927_TIMER_CLK (JMR3927_IMCLK / (2 << JMR3927_TIMER_CCD))
  64. unsigned char led_state = 0xf;
  65. struct {
  66. struct resource ram0;
  67. struct resource ram1;
  68. struct resource pcimem;
  69. struct resource iob;
  70. struct resource ioc;
  71. struct resource pciio;
  72. struct resource jmy1394;
  73. struct resource rom1;
  74. struct resource rom0;
  75. struct resource sio0;
  76. struct resource sio1;
  77. } jmr3927_resources = {
  78. {
  79. .start = 0,
  80. .end = 0x01FFFFFF,
  81. .name = "RAM0",
  82. .flags = IORESOURCE_MEM
  83. }, {
  84. .start = 0x02000000,
  85. .end = 0x03FFFFFF,
  86. .name = "RAM1",
  87. .flags = IORESOURCE_MEM
  88. }, {
  89. .start = 0x08000000,
  90. .end = 0x07FFFFFF,
  91. .name = "PCIMEM",
  92. .flags = IORESOURCE_MEM
  93. }, {
  94. .start = 0x10000000,
  95. .end = 0x13FFFFFF,
  96. .name = "IOB"
  97. }, {
  98. .start = 0x14000000,
  99. .end = 0x14FFFFFF,
  100. .name = "IOC"
  101. }, {
  102. .start = 0x15000000,
  103. .end = 0x15FFFFFF,
  104. .name = "PCIIO"
  105. }, {
  106. .start = 0x1D000000,
  107. .end = 0x1D3FFFFF,
  108. .name = "JMY1394"
  109. }, {
  110. .start = 0x1E000000,
  111. .end = 0x1E3FFFFF,
  112. .name = "ROM1"
  113. }, {
  114. .start = 0x1FC00000,
  115. .end = 0x1FFFFFFF,
  116. .name = "ROM0"
  117. }, {
  118. .start = 0xFFFEF300,
  119. .end = 0xFFFEF3FF,
  120. .name = "SIO0"
  121. }, {
  122. .start = 0xFFFEF400,
  123. .end = 0xFFFEF4FF,
  124. .name = "SIO1"
  125. },
  126. };
  127. /* don't enable - see errata */
  128. int jmr3927_ccfg_toeon = 0;
  129. static inline void do_reset(void)
  130. {
  131. #ifdef CONFIG_TC35815
  132. extern void tc35815_killall(void);
  133. tc35815_killall();
  134. #endif
  135. #if 1 /* Resetting PCI bus */
  136. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  137. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI, JMR3927_IOC_RESET_ADDR);
  138. (void)jmr3927_ioc_reg_in(JMR3927_IOC_RESET_ADDR); /* flush WB */
  139. mdelay(1);
  140. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  141. #endif
  142. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_CPU, JMR3927_IOC_RESET_ADDR);
  143. }
  144. static void jmr3927_machine_restart(char *command)
  145. {
  146. local_irq_disable();
  147. puts("Rebooting...");
  148. do_reset();
  149. }
  150. static void jmr3927_machine_halt(void)
  151. {
  152. puts("JMR-TX3927 halted.\n");
  153. while (1);
  154. }
  155. static void jmr3927_machine_power_off(void)
  156. {
  157. puts("JMR-TX3927 halted. Please turn off the power.\n");
  158. while (1);
  159. }
  160. #define USE_RTC_DS1742
  161. #ifdef USE_RTC_DS1742
  162. extern void rtc_ds1742_init(unsigned long base);
  163. #endif
  164. static void __init jmr3927_time_init(void)
  165. {
  166. #ifdef USE_RTC_DS1742
  167. if (jmr3927_have_nvram()) {
  168. rtc_ds1742_init(JMR3927_IOC_NVRAMB_ADDR);
  169. }
  170. #endif
  171. }
  172. unsigned long jmr3927_do_gettimeoffset(void);
  173. extern int setup_irq(unsigned int irq, struct irqaction *irqaction);
  174. static void __init jmr3927_timer_setup(struct irqaction *irq)
  175. {
  176. do_gettimeoffset = jmr3927_do_gettimeoffset;
  177. jmr3927_tmrptr->cpra = JMR3927_TIMER_CLK / HZ;
  178. jmr3927_tmrptr->itmr = TXx927_TMTITMR_TIIE | TXx927_TMTITMR_TZCE;
  179. jmr3927_tmrptr->ccdr = JMR3927_TIMER_CCD;
  180. jmr3927_tmrptr->tcr =
  181. TXx927_TMTCR_TCE | TXx927_TMTCR_CCDE | TXx927_TMTCR_TMODE_ITVL;
  182. setup_irq(JMR3927_IRQ_TICK, irq);
  183. }
  184. #define USECS_PER_JIFFY (1000000/HZ)
  185. unsigned long jmr3927_do_gettimeoffset(void)
  186. {
  187. unsigned long count;
  188. unsigned long res = 0;
  189. /* MUST read TRR before TISR. */
  190. count = jmr3927_tmrptr->trr;
  191. if (jmr3927_tmrptr->tisr & TXx927_TMTISR_TIIS) {
  192. /* timer interrupt is pending. use Max value. */
  193. res = USECS_PER_JIFFY - 1;
  194. } else {
  195. /* convert to usec */
  196. /* res = count / (JMR3927_TIMER_CLK / 1000000); */
  197. res = (count << 7) / ((JMR3927_TIMER_CLK << 7) / 1000000);
  198. /*
  199. * Due to possible jiffies inconsistencies, we need to check
  200. * the result so that we'll get a timer that is monotonic.
  201. */
  202. if (res >= USECS_PER_JIFFY)
  203. res = USECS_PER_JIFFY-1;
  204. }
  205. return res;
  206. }
  207. //#undef DO_WRITE_THROUGH
  208. #define DO_WRITE_THROUGH
  209. #define DO_ENABLE_CACHE
  210. extern char * __init prom_getcmdline(void);
  211. static void jmr3927_board_init(void);
  212. extern struct resource pci_io_resource;
  213. extern struct resource pci_mem_resource;
  214. void __init plat_mem_setup(void)
  215. {
  216. char *argptr;
  217. set_io_port_base(JMR3927_PORT_BASE + JMR3927_PCIIO);
  218. board_time_init = jmr3927_time_init;
  219. board_timer_setup = jmr3927_timer_setup;
  220. _machine_restart = jmr3927_machine_restart;
  221. _machine_halt = jmr3927_machine_halt;
  222. pm_power_off = jmr3927_machine_power_off;
  223. /*
  224. * IO/MEM resources.
  225. */
  226. ioport_resource.start = pci_io_resource.start;
  227. ioport_resource.end = pci_io_resource.end;
  228. iomem_resource.start = 0;
  229. iomem_resource.end = 0xffffffff;
  230. /* Reboot on panic */
  231. panic_timeout = 180;
  232. {
  233. unsigned int conf;
  234. conf = read_c0_conf();
  235. }
  236. #if 1
  237. /* cache setup */
  238. {
  239. unsigned int conf;
  240. #ifdef DO_ENABLE_CACHE
  241. int mips_ic_disable = 0, mips_dc_disable = 0;
  242. #else
  243. int mips_ic_disable = 1, mips_dc_disable = 1;
  244. #endif
  245. #ifdef DO_WRITE_THROUGH
  246. int mips_config_cwfon = 0;
  247. int mips_config_wbon = 0;
  248. #else
  249. int mips_config_cwfon = 1;
  250. int mips_config_wbon = 1;
  251. #endif
  252. conf = read_c0_conf();
  253. conf &= ~(TX39_CONF_ICE | TX39_CONF_DCE | TX39_CONF_WBON | TX39_CONF_CWFON);
  254. conf |= mips_ic_disable ? 0 : TX39_CONF_ICE;
  255. conf |= mips_dc_disable ? 0 : TX39_CONF_DCE;
  256. conf |= mips_config_wbon ? TX39_CONF_WBON : 0;
  257. conf |= mips_config_cwfon ? TX39_CONF_CWFON : 0;
  258. write_c0_conf(conf);
  259. write_c0_cache(0);
  260. }
  261. #endif
  262. /* initialize board */
  263. jmr3927_board_init();
  264. argptr = prom_getcmdline();
  265. if ((argptr = strstr(argptr, "toeon")) != NULL) {
  266. jmr3927_ccfg_toeon = 1;
  267. }
  268. argptr = prom_getcmdline();
  269. if ((argptr = strstr(argptr, "ip=")) == NULL) {
  270. argptr = prom_getcmdline();
  271. strcat(argptr, " ip=bootp");
  272. }
  273. #ifdef CONFIG_SERIAL_TXX9
  274. {
  275. extern int early_serial_txx9_setup(struct uart_port *port);
  276. int i;
  277. struct uart_port req;
  278. for(i = 0; i < 2; i++) {
  279. memset(&req, 0, sizeof(req));
  280. req.line = i;
  281. req.iotype = UPIO_MEM;
  282. req.membase = (char *)TX3927_SIO_REG(i);
  283. req.mapbase = TX3927_SIO_REG(i);
  284. req.irq = i == 0 ?
  285. JMR3927_IRQ_IRC_SIO0 : JMR3927_IRQ_IRC_SIO1;
  286. if (i == 0)
  287. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  288. req.uartclk = JMR3927_IMCLK;
  289. early_serial_txx9_setup(&req);
  290. }
  291. }
  292. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  293. argptr = prom_getcmdline();
  294. if ((argptr = strstr(argptr, "console=")) == NULL) {
  295. argptr = prom_getcmdline();
  296. strcat(argptr, " console=ttyS1,115200");
  297. }
  298. #endif
  299. #endif
  300. }
  301. static void tx3927_setup(void);
  302. #ifdef CONFIG_PCI
  303. unsigned long mips_pci_io_base;
  304. unsigned long mips_pci_io_size;
  305. unsigned long mips_pci_mem_base;
  306. unsigned long mips_pci_mem_size;
  307. /* for legacy I/O, PCI I/O PCI Bus address must be 0 */
  308. unsigned long mips_pci_io_pciaddr = 0;
  309. #endif
  310. static void __init jmr3927_board_init(void)
  311. {
  312. char *argptr;
  313. #ifdef CONFIG_PCI
  314. mips_pci_io_base = JMR3927_PCIIO;
  315. mips_pci_io_size = JMR3927_PCIIO_SIZE;
  316. mips_pci_mem_base = JMR3927_PCIMEM;
  317. mips_pci_mem_size = JMR3927_PCIMEM_SIZE;
  318. #endif
  319. tx3927_setup();
  320. if (jmr3927_have_isac()) {
  321. #ifdef CONFIG_FB_E1355
  322. argptr = prom_getcmdline();
  323. if ((argptr = strstr(argptr, "video=")) == NULL) {
  324. argptr = prom_getcmdline();
  325. strcat(argptr, " video=e1355fb:crt16h");
  326. }
  327. #endif
  328. #ifdef CONFIG_BLK_DEV_IDE
  329. /* overrides PCI-IDE */
  330. #endif
  331. }
  332. /* SIO0 DTR on */
  333. jmr3927_ioc_reg_out(0, JMR3927_IOC_DTR_ADDR);
  334. jmr3927_led_set(0);
  335. if (jmr3927_have_isac())
  336. jmr3927_io_led_set(0);
  337. printk("JMR-TX3927 (Rev %d) --- IOC(Rev %d) DIPSW:%d,%d,%d,%d\n",
  338. jmr3927_ioc_reg_in(JMR3927_IOC_BREV_ADDR) & JMR3927_REV_MASK,
  339. jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR) & JMR3927_REV_MASK,
  340. jmr3927_dipsw1(), jmr3927_dipsw2(),
  341. jmr3927_dipsw3(), jmr3927_dipsw4());
  342. if (jmr3927_have_isac())
  343. printk("JMI-3927IO2 --- ISAC(Rev %d) DIPSW:%01x\n",
  344. jmr3927_isac_reg_in(JMR3927_ISAC_REV_ADDR) & JMR3927_REV_MASK,
  345. jmr3927_io_dipsw());
  346. }
  347. void __init tx3927_setup(void)
  348. {
  349. int i;
  350. /* SDRAMC are configured by PROM */
  351. /* ROMC */
  352. tx3927_romcptr->cr[1] = JMR3927_ROMCE1 | 0x00030048;
  353. tx3927_romcptr->cr[2] = JMR3927_ROMCE2 | 0x000064c8;
  354. tx3927_romcptr->cr[3] = JMR3927_ROMCE3 | 0x0003f698;
  355. tx3927_romcptr->cr[5] = JMR3927_ROMCE5 | 0x0000f218;
  356. /* CCFG */
  357. /* enable Timeout BusError */
  358. if (jmr3927_ccfg_toeon)
  359. tx3927_ccfgptr->ccfg |= TX3927_CCFG_TOE;
  360. /* clear BusErrorOnWrite flag */
  361. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_BEOW;
  362. /* Disable PCI snoop */
  363. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_PSNP;
  364. #ifdef DO_WRITE_THROUGH
  365. /* Enable PCI SNOOP - with write through only */
  366. tx3927_ccfgptr->ccfg |= TX3927_CCFG_PSNP;
  367. #endif
  368. /* Pin selection */
  369. tx3927_ccfgptr->pcfg &= ~TX3927_PCFG_SELALL;
  370. tx3927_ccfgptr->pcfg |=
  371. TX3927_PCFG_SELSIOC(0) | TX3927_PCFG_SELSIO_ALL |
  372. (TX3927_PCFG_SELDMA_ALL & ~TX3927_PCFG_SELDMA(1));
  373. printk("TX3927 -- CRIR:%08lx CCFG:%08lx PCFG:%08lx\n",
  374. tx3927_ccfgptr->crir,
  375. tx3927_ccfgptr->ccfg, tx3927_ccfgptr->pcfg);
  376. /* IRC */
  377. /* disable interrupt control */
  378. tx3927_ircptr->cer = 0;
  379. /* mask all IRC interrupts */
  380. tx3927_ircptr->imr = 0;
  381. for (i = 0; i < TX3927_NUM_IR / 2; i++) {
  382. tx3927_ircptr->ilr[i] = 0;
  383. }
  384. /* setup IRC interrupt mode (Low Active) */
  385. for (i = 0; i < TX3927_NUM_IR / 8; i++) {
  386. tx3927_ircptr->cr[i] = 0;
  387. }
  388. /* TMR */
  389. /* disable all timers */
  390. for (i = 0; i < TX3927_NR_TMR; i++) {
  391. tx3927_tmrptr(i)->tcr = TXx927_TMTCR_CRE;
  392. tx3927_tmrptr(i)->tisr = 0;
  393. tx3927_tmrptr(i)->cpra = 0xffffffff;
  394. tx3927_tmrptr(i)->itmr = 0;
  395. tx3927_tmrptr(i)->ccdr = 0;
  396. tx3927_tmrptr(i)->pgmr = 0;
  397. }
  398. /* DMA */
  399. tx3927_dmaptr->mcr = 0;
  400. for (i = 0; i < sizeof(tx3927_dmaptr->ch) / sizeof(tx3927_dmaptr->ch[0]); i++) {
  401. /* reset channel */
  402. tx3927_dmaptr->ch[i].ccr = TX3927_DMA_CCR_CHRST;
  403. tx3927_dmaptr->ch[i].ccr = 0;
  404. }
  405. /* enable DMA */
  406. #ifdef __BIG_ENDIAN
  407. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN;
  408. #else
  409. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN | TX3927_DMA_MCR_LE;
  410. #endif
  411. #ifdef CONFIG_PCI
  412. /* PCIC */
  413. printk("TX3927 PCIC -- DID:%04x VID:%04x RID:%02x Arbiter:",
  414. tx3927_pcicptr->did, tx3927_pcicptr->vid,
  415. tx3927_pcicptr->rid);
  416. if (!(tx3927_ccfgptr->ccfg & TX3927_CCFG_PCIXARB)) {
  417. printk("External\n");
  418. /* XXX */
  419. } else {
  420. printk("Internal\n");
  421. /* Reset PCI Bus */
  422. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  423. udelay(100);
  424. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI,
  425. JMR3927_IOC_RESET_ADDR);
  426. udelay(100);
  427. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  428. /* Disable External PCI Config. Access */
  429. tx3927_pcicptr->lbc = TX3927_PCIC_LBC_EPCAD;
  430. #ifdef __BIG_ENDIAN
  431. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_IBSE |
  432. TX3927_PCIC_LBC_TIBSE |
  433. TX3927_PCIC_LBC_TMFBSE | TX3927_PCIC_LBC_MSDSE;
  434. #endif
  435. /* LB->PCI mappings */
  436. tx3927_pcicptr->iomas = ~(mips_pci_io_size - 1);
  437. tx3927_pcicptr->ilbioma = mips_pci_io_base;
  438. tx3927_pcicptr->ipbioma = mips_pci_io_pciaddr;
  439. tx3927_pcicptr->mmas = ~(mips_pci_mem_size - 1);
  440. tx3927_pcicptr->ilbmma = mips_pci_mem_base;
  441. tx3927_pcicptr->ipbmma = mips_pci_mem_base;
  442. /* PCI->LB mappings */
  443. tx3927_pcicptr->iobas = 0xffffffff;
  444. tx3927_pcicptr->ioba = 0;
  445. tx3927_pcicptr->tlbioma = 0;
  446. tx3927_pcicptr->mbas = ~(mips_pci_mem_size - 1);
  447. tx3927_pcicptr->mba = 0;
  448. tx3927_pcicptr->tlbmma = 0;
  449. #ifndef JMR3927_INIT_INDIRECT_PCI
  450. /* Enable Direct mapping Address Space Decoder */
  451. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_ILMDE | TX3927_PCIC_LBC_ILIDE;
  452. #endif
  453. /* Clear All Local Bus Status */
  454. tx3927_pcicptr->lbstat = TX3927_PCIC_LBIM_ALL;
  455. /* Enable All Local Bus Interrupts */
  456. tx3927_pcicptr->lbim = TX3927_PCIC_LBIM_ALL;
  457. /* Clear All PCI Status Error */
  458. tx3927_pcicptr->pcistat = TX3927_PCIC_PCISTATIM_ALL;
  459. /* Enable All PCI Status Error Interrupts */
  460. tx3927_pcicptr->pcistatim = TX3927_PCIC_PCISTATIM_ALL;
  461. /* PCIC Int => IRC IRQ10 */
  462. tx3927_pcicptr->il = TX3927_IR_PCI;
  463. #if 1
  464. /* Target Control (per errata) */
  465. tx3927_pcicptr->tc = TX3927_PCIC_TC_OF8E | TX3927_PCIC_TC_IF8E;
  466. #endif
  467. /* Enable Bus Arbiter */
  468. #if 0
  469. tx3927_pcicptr->req_trace = 0x73737373;
  470. #endif
  471. tx3927_pcicptr->pbapmc = TX3927_PCIC_PBAPMC_PBAEN;
  472. tx3927_pcicptr->pcicmd = PCI_COMMAND_MASTER |
  473. PCI_COMMAND_MEMORY |
  474. #if 1
  475. PCI_COMMAND_IO |
  476. #endif
  477. PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  478. }
  479. #endif /* CONFIG_PCI */
  480. /* PIO */
  481. /* PIO[15:12] connected to LEDs */
  482. tx3927_pioptr->dir = 0x0000f000;
  483. tx3927_pioptr->maskcpu = 0;
  484. tx3927_pioptr->maskext = 0;
  485. {
  486. unsigned int conf;
  487. conf = read_c0_conf();
  488. if (!(conf & TX39_CONF_ICE))
  489. printk("TX3927 I-Cache disabled.\n");
  490. if (!(conf & TX39_CONF_DCE))
  491. printk("TX3927 D-Cache disabled.\n");
  492. else if (!(conf & TX39_CONF_WBON))
  493. printk("TX3927 D-Cache WriteThrough.\n");
  494. else if (!(conf & TX39_CONF_CWFON))
  495. printk("TX3927 D-Cache WriteBack.\n");
  496. else
  497. printk("TX3927 D-Cache WriteBack (CWF) .\n");
  498. }
  499. }