irq.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * arch/mips/emma2rh/common/irq.c
  3. * This file is common irq dispatcher.
  4. *
  5. * Copyright (C) NEC Electronics Corporation 2005-2006
  6. *
  7. * This file is based on the arch/mips/ddb5xxx/ddb5477/irq.c
  8. *
  9. * Copyright 2001 MontaVista Software Inc.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. */
  25. #include <linux/config.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/irq.h>
  29. #include <linux/types.h>
  30. #include <asm/i8259.h>
  31. #include <asm/system.h>
  32. #include <asm/mipsregs.h>
  33. #include <asm/debug.h>
  34. #include <asm/addrspace.h>
  35. #include <asm/bootinfo.h>
  36. #include <asm/emma2rh/emma2rh.h>
  37. /*
  38. * the first level int-handler will jump here if it is a emma2rh irq
  39. */
  40. asmlinkage void emma2rh_irq_dispatch(struct pt_regs *regs)
  41. {
  42. u32 intStatus;
  43. u32 bitmask;
  44. u32 i;
  45. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_0)
  46. & emma2rh_in32(EMMA2RH_BHIF_INT_EN_0);
  47. #ifdef EMMA2RH_SW_CASCADE
  48. if (intStatus &
  49. (1 << ((EMMA2RH_SW_CASCADE - EMMA2RH_IRQ_INT0) & (32 - 1)))) {
  50. u32 swIntStatus;
  51. swIntStatus = emma2rh_in32(EMMA2RH_BHIF_SW_INT)
  52. & emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
  53. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  54. if (swIntStatus & bitmask) {
  55. do_IRQ(EMMA2RH_SW_IRQ_BASE + i, regs);
  56. return;
  57. }
  58. }
  59. }
  60. #endif
  61. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  62. if (intStatus & bitmask) {
  63. do_IRQ(EMMA2RH_IRQ_BASE + i, regs);
  64. return;
  65. }
  66. }
  67. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_1)
  68. & emma2rh_in32(EMMA2RH_BHIF_INT_EN_1);
  69. #ifdef EMMA2RH_GPIO_CASCADE
  70. if (intStatus &
  71. (1 << ((EMMA2RH_GPIO_CASCADE - EMMA2RH_IRQ_INT0) & (32 - 1)))) {
  72. u32 gpioIntStatus;
  73. gpioIntStatus = emma2rh_in32(EMMA2RH_GPIO_INT_ST)
  74. & emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  75. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  76. if (gpioIntStatus & bitmask) {
  77. do_IRQ(EMMA2RH_GPIO_IRQ_BASE + i, regs);
  78. return;
  79. }
  80. }
  81. }
  82. #endif
  83. for (i = 32, bitmask = 1; i < 64; i++, bitmask <<= 1) {
  84. if (intStatus & bitmask) {
  85. do_IRQ(EMMA2RH_IRQ_BASE + i, regs);
  86. return;
  87. }
  88. }
  89. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_2)
  90. & emma2rh_in32(EMMA2RH_BHIF_INT_EN_2);
  91. for (i = 64, bitmask = 1; i < 96; i++, bitmask <<= 1) {
  92. if (intStatus & bitmask) {
  93. do_IRQ(EMMA2RH_IRQ_BASE + i, regs);
  94. return;
  95. }
  96. }
  97. }