setup.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /*
  2. * Copyright 2000 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc.
  4. * ppopov@mvista.com or source@mvista.com
  5. *
  6. * Updates to 2.6, Pete Popov, Embedded Alley Solutions, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  14. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  15. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  16. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  17. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  18. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  19. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  20. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  21. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  22. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #include <linux/init.h>
  29. #include <linux/sched.h>
  30. #include <linux/ioport.h>
  31. #include <linux/mm.h>
  32. #include <linux/delay.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/module.h>
  35. #include <linux/pm.h>
  36. #include <asm/cpu.h>
  37. #include <asm/bootinfo.h>
  38. #include <asm/irq.h>
  39. #include <asm/mipsregs.h>
  40. #include <asm/reboot.h>
  41. #include <asm/pgtable.h>
  42. #include <asm/mach-au1x00/au1000.h>
  43. #include <asm/time.h>
  44. extern char * __init prom_getcmdline(void);
  45. extern void __init board_setup(void);
  46. extern void au1000_restart(char *);
  47. extern void au1000_halt(void);
  48. extern void au1000_power_off(void);
  49. extern void au1x_time_init(void);
  50. extern void au1x_timer_setup(struct irqaction *irq);
  51. extern void au1xxx_time_init(void);
  52. extern void au1xxx_timer_setup(struct irqaction *irq);
  53. extern void set_cpuspec(void);
  54. void __init plat_mem_setup(void)
  55. {
  56. struct cpu_spec *sp;
  57. char *argptr;
  58. unsigned long prid, cpupll, bclk = 1;
  59. set_cpuspec();
  60. sp = cur_cpu_spec[0];
  61. board_setup(); /* board specific setup */
  62. prid = read_c0_prid();
  63. cpupll = (au_readl(0xB1900060) & 0x3F) * 12;
  64. printk("(PRId %08lx) @ %ldMHZ\n", prid, cpupll);
  65. bclk = sp->cpu_bclk;
  66. if (bclk)
  67. {
  68. /* Enable BCLK switching */
  69. bclk = au_readl(0xB190003C);
  70. au_writel(bclk | 0x60, 0xB190003C);
  71. printk("BCLK switching enabled!\n");
  72. }
  73. if (sp->cpu_od) {
  74. /* Various early Au1000 Errata corrected by this */
  75. set_c0_config(1<<19); /* Set Config[OD] */
  76. }
  77. else {
  78. /* Clear to obtain best system bus performance */
  79. clear_c0_config(1<<19); /* Clear Config[OD] */
  80. }
  81. argptr = prom_getcmdline();
  82. #ifdef CONFIG_SERIAL_8250_CONSOLE
  83. if ((argptr = strstr(argptr, "console=")) == NULL) {
  84. argptr = prom_getcmdline();
  85. strcat(argptr, " console=ttyS0,115200");
  86. }
  87. #endif
  88. #ifdef CONFIG_FB_AU1100
  89. if ((argptr = strstr(argptr, "video=")) == NULL) {
  90. argptr = prom_getcmdline();
  91. /* default panel */
  92. /*strcat(argptr, " video=au1100fb:panel:Sharp_320x240_16");*/
  93. #ifdef CONFIG_MIPS_HYDROGEN3
  94. strcat(argptr, " video=au1100fb:panel:Hydrogen_3_NEC_panel_320x240,nohwcursor");
  95. #endif
  96. }
  97. #endif
  98. #ifdef CONFIG_FB_XPERT98
  99. if ((argptr = strstr(argptr, "video=")) == NULL) {
  100. argptr = prom_getcmdline();
  101. strcat(argptr, " video=atyfb:1024x768-8@70");
  102. }
  103. #endif
  104. #if defined(CONFIG_SOUND_AU1X00) && !defined(CONFIG_SOC_AU1000)
  105. /* au1000 does not support vra, au1500 and au1100 do */
  106. strcat(argptr, " au1000_audio=vra");
  107. argptr = prom_getcmdline();
  108. #endif
  109. _machine_restart = au1000_restart;
  110. _machine_halt = au1000_halt;
  111. pm_power_off = au1000_power_off;
  112. board_time_init = au1xxx_time_init;
  113. board_timer_setup = au1xxx_timer_setup;
  114. /* IO/MEM resources. */
  115. set_io_port_base(0);
  116. ioport_resource.start = IOPORT_RESOURCE_START;
  117. ioport_resource.end = IOPORT_RESOURCE_END;
  118. iomem_resource.start = IOMEM_RESOURCE_START;
  119. iomem_resource.end = IOMEM_RESOURCE_END;
  120. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_E0S);
  121. au_writel(SYS_CNTRL_E0 | SYS_CNTRL_EN0, SYS_COUNTER_CNTRL);
  122. au_sync();
  123. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T0S);
  124. au_writel(0, SYS_TOYTRIM);
  125. }
  126. #if defined(CONFIG_64BIT_PHYS_ADDR)
  127. /* This routine should be valid for all Au1x based boards */
  128. phys_t __fixup_bigphys_addr(phys_t phys_addr, phys_t size)
  129. {
  130. u32 start, end;
  131. /* Don't fixup 36 bit addresses */
  132. if ((phys_addr >> 32) != 0) return phys_addr;
  133. #ifdef CONFIG_PCI
  134. start = (u32)Au1500_PCI_MEM_START;
  135. end = (u32)Au1500_PCI_MEM_END;
  136. /* check for pci memory window */
  137. if ((phys_addr >= start) && ((phys_addr + size) < end)) {
  138. return (phys_t)((phys_addr - start) + Au1500_PCI_MEM_START);
  139. }
  140. #endif
  141. /* All Au1x SOCs have a pcmcia controller */
  142. /* We setup our 32 bit pseudo addresses to be equal to the
  143. * 36 bit addr >> 4, to make it easier to check the address
  144. * and fix it.
  145. * The Au1x socket 0 phys attribute address is 0xF 4000 0000.
  146. * The pseudo address we use is 0xF400 0000. Any address over
  147. * 0xF400 0000 is a pcmcia pseudo address.
  148. */
  149. if ((phys_addr >= 0xF4000000) && (phys_addr < 0xFFFFFFFF)) {
  150. return (phys_t)(phys_addr << 4);
  151. }
  152. /* default nop */
  153. return phys_addr;
  154. }
  155. EXPORT_SYMBOL(__fixup_bigphys_addr);
  156. #endif