gpio.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/sched.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ptrace.h>
  18. #include <linux/sysdev.h>
  19. #include <linux/err.h>
  20. #include <linux/clk.h>
  21. #include <asm/hardware.h>
  22. #include <asm/irq.h>
  23. #include <asm/arch/irqs.h>
  24. #include <asm/arch/gpio.h>
  25. #include <asm/mach/irq.h>
  26. #include <asm/io.h>
  27. /*
  28. * OMAP1510 GPIO registers
  29. */
  30. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  31. #define OMAP1510_GPIO_DATA_INPUT 0x00
  32. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  33. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  34. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  35. #define OMAP1510_GPIO_INT_MASK 0x10
  36. #define OMAP1510_GPIO_INT_STATUS 0x14
  37. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  38. #define OMAP1510_IH_GPIO_BASE 64
  39. /*
  40. * OMAP1610 specific GPIO registers
  41. */
  42. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  43. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  44. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  45. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  46. #define OMAP1610_GPIO_REVISION 0x0000
  47. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  48. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  49. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  50. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  51. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  52. #define OMAP1610_GPIO_DATAIN 0x002c
  53. #define OMAP1610_GPIO_DATAOUT 0x0030
  54. #define OMAP1610_GPIO_DIRECTION 0x0034
  55. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  56. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  57. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  58. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  59. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  60. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  61. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  62. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  63. /*
  64. * OMAP730 specific GPIO registers
  65. */
  66. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  67. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  68. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  69. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  70. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  71. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  72. #define OMAP730_GPIO_DATA_INPUT 0x00
  73. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  74. #define OMAP730_GPIO_DIR_CONTROL 0x08
  75. #define OMAP730_GPIO_INT_CONTROL 0x0c
  76. #define OMAP730_GPIO_INT_MASK 0x10
  77. #define OMAP730_GPIO_INT_STATUS 0x14
  78. /*
  79. * omap24xx specific GPIO registers
  80. */
  81. #define OMAP24XX_GPIO1_BASE (void __iomem *)0x48018000
  82. #define OMAP24XX_GPIO2_BASE (void __iomem *)0x4801a000
  83. #define OMAP24XX_GPIO3_BASE (void __iomem *)0x4801c000
  84. #define OMAP24XX_GPIO4_BASE (void __iomem *)0x4801e000
  85. #define OMAP24XX_GPIO_REVISION 0x0000
  86. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  87. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  88. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  89. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  90. #define OMAP24XX_GPIO_CTRL 0x0030
  91. #define OMAP24XX_GPIO_OE 0x0034
  92. #define OMAP24XX_GPIO_DATAIN 0x0038
  93. #define OMAP24XX_GPIO_DATAOUT 0x003c
  94. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  95. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  96. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  97. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  98. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  99. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  100. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  101. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  102. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  103. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  104. #define OMAP_MPUIO_MASK (~OMAP_MAX_GPIO_LINES & 0xff)
  105. struct gpio_bank {
  106. void __iomem *base;
  107. u16 irq;
  108. u16 virtual_irq_start;
  109. int method;
  110. u32 reserved_map;
  111. u32 suspend_wakeup;
  112. u32 saved_wakeup;
  113. spinlock_t lock;
  114. };
  115. #define METHOD_MPUIO 0
  116. #define METHOD_GPIO_1510 1
  117. #define METHOD_GPIO_1610 2
  118. #define METHOD_GPIO_730 3
  119. #define METHOD_GPIO_24XX 4
  120. #ifdef CONFIG_ARCH_OMAP16XX
  121. static struct gpio_bank gpio_bank_1610[5] = {
  122. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  123. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  124. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  125. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  126. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  127. };
  128. #endif
  129. #ifdef CONFIG_ARCH_OMAP15XX
  130. static struct gpio_bank gpio_bank_1510[2] = {
  131. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  132. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  133. };
  134. #endif
  135. #ifdef CONFIG_ARCH_OMAP730
  136. static struct gpio_bank gpio_bank_730[7] = {
  137. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  138. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  139. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  140. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  141. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  142. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  143. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  144. };
  145. #endif
  146. #ifdef CONFIG_ARCH_OMAP24XX
  147. static struct gpio_bank gpio_bank_24xx[4] = {
  148. { OMAP24XX_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  149. { OMAP24XX_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  150. { OMAP24XX_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  151. { OMAP24XX_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  152. };
  153. #endif
  154. static struct gpio_bank *gpio_bank;
  155. static int gpio_bank_count;
  156. static inline struct gpio_bank *get_gpio_bank(int gpio)
  157. {
  158. #ifdef CONFIG_ARCH_OMAP15XX
  159. if (cpu_is_omap15xx()) {
  160. if (OMAP_GPIO_IS_MPUIO(gpio))
  161. return &gpio_bank[0];
  162. return &gpio_bank[1];
  163. }
  164. #endif
  165. #if defined(CONFIG_ARCH_OMAP16XX)
  166. if (cpu_is_omap16xx()) {
  167. if (OMAP_GPIO_IS_MPUIO(gpio))
  168. return &gpio_bank[0];
  169. return &gpio_bank[1 + (gpio >> 4)];
  170. }
  171. #endif
  172. #ifdef CONFIG_ARCH_OMAP730
  173. if (cpu_is_omap730()) {
  174. if (OMAP_GPIO_IS_MPUIO(gpio))
  175. return &gpio_bank[0];
  176. return &gpio_bank[1 + (gpio >> 5)];
  177. }
  178. #endif
  179. #ifdef CONFIG_ARCH_OMAP24XX
  180. if (cpu_is_omap24xx())
  181. return &gpio_bank[gpio >> 5];
  182. #endif
  183. }
  184. static inline int get_gpio_index(int gpio)
  185. {
  186. #ifdef CONFIG_ARCH_OMAP730
  187. if (cpu_is_omap730())
  188. return gpio & 0x1f;
  189. #endif
  190. #ifdef CONFIG_ARCH_OMAP24XX
  191. if (cpu_is_omap24xx())
  192. return gpio & 0x1f;
  193. #endif
  194. return gpio & 0x0f;
  195. }
  196. static inline int gpio_valid(int gpio)
  197. {
  198. if (gpio < 0)
  199. return -1;
  200. if (OMAP_GPIO_IS_MPUIO(gpio)) {
  201. if ((gpio & OMAP_MPUIO_MASK) > 16)
  202. return -1;
  203. return 0;
  204. }
  205. #ifdef CONFIG_ARCH_OMAP15XX
  206. if (cpu_is_omap15xx() && gpio < 16)
  207. return 0;
  208. #endif
  209. #if defined(CONFIG_ARCH_OMAP16XX)
  210. if ((cpu_is_omap16xx()) && gpio < 64)
  211. return 0;
  212. #endif
  213. #ifdef CONFIG_ARCH_OMAP730
  214. if (cpu_is_omap730() && gpio < 192)
  215. return 0;
  216. #endif
  217. #ifdef CONFIG_ARCH_OMAP24XX
  218. if (cpu_is_omap24xx() && gpio < 128)
  219. return 0;
  220. #endif
  221. return -1;
  222. }
  223. static int check_gpio(int gpio)
  224. {
  225. if (unlikely(gpio_valid(gpio)) < 0) {
  226. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  227. dump_stack();
  228. return -1;
  229. }
  230. return 0;
  231. }
  232. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  233. {
  234. void __iomem *reg = bank->base;
  235. u32 l;
  236. switch (bank->method) {
  237. case METHOD_MPUIO:
  238. reg += OMAP_MPUIO_IO_CNTL;
  239. break;
  240. case METHOD_GPIO_1510:
  241. reg += OMAP1510_GPIO_DIR_CONTROL;
  242. break;
  243. case METHOD_GPIO_1610:
  244. reg += OMAP1610_GPIO_DIRECTION;
  245. break;
  246. case METHOD_GPIO_730:
  247. reg += OMAP730_GPIO_DIR_CONTROL;
  248. break;
  249. case METHOD_GPIO_24XX:
  250. reg += OMAP24XX_GPIO_OE;
  251. break;
  252. }
  253. l = __raw_readl(reg);
  254. if (is_input)
  255. l |= 1 << gpio;
  256. else
  257. l &= ~(1 << gpio);
  258. __raw_writel(l, reg);
  259. }
  260. void omap_set_gpio_direction(int gpio, int is_input)
  261. {
  262. struct gpio_bank *bank;
  263. if (check_gpio(gpio) < 0)
  264. return;
  265. bank = get_gpio_bank(gpio);
  266. spin_lock(&bank->lock);
  267. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  268. spin_unlock(&bank->lock);
  269. }
  270. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  271. {
  272. void __iomem *reg = bank->base;
  273. u32 l = 0;
  274. switch (bank->method) {
  275. case METHOD_MPUIO:
  276. reg += OMAP_MPUIO_OUTPUT;
  277. l = __raw_readl(reg);
  278. if (enable)
  279. l |= 1 << gpio;
  280. else
  281. l &= ~(1 << gpio);
  282. break;
  283. case METHOD_GPIO_1510:
  284. reg += OMAP1510_GPIO_DATA_OUTPUT;
  285. l = __raw_readl(reg);
  286. if (enable)
  287. l |= 1 << gpio;
  288. else
  289. l &= ~(1 << gpio);
  290. break;
  291. case METHOD_GPIO_1610:
  292. if (enable)
  293. reg += OMAP1610_GPIO_SET_DATAOUT;
  294. else
  295. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  296. l = 1 << gpio;
  297. break;
  298. case METHOD_GPIO_730:
  299. reg += OMAP730_GPIO_DATA_OUTPUT;
  300. l = __raw_readl(reg);
  301. if (enable)
  302. l |= 1 << gpio;
  303. else
  304. l &= ~(1 << gpio);
  305. break;
  306. case METHOD_GPIO_24XX:
  307. if (enable)
  308. reg += OMAP24XX_GPIO_SETDATAOUT;
  309. else
  310. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  311. l = 1 << gpio;
  312. break;
  313. default:
  314. BUG();
  315. return;
  316. }
  317. __raw_writel(l, reg);
  318. }
  319. void omap_set_gpio_dataout(int gpio, int enable)
  320. {
  321. struct gpio_bank *bank;
  322. if (check_gpio(gpio) < 0)
  323. return;
  324. bank = get_gpio_bank(gpio);
  325. spin_lock(&bank->lock);
  326. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  327. spin_unlock(&bank->lock);
  328. }
  329. int omap_get_gpio_datain(int gpio)
  330. {
  331. struct gpio_bank *bank;
  332. void __iomem *reg;
  333. if (check_gpio(gpio) < 0)
  334. return -1;
  335. bank = get_gpio_bank(gpio);
  336. reg = bank->base;
  337. switch (bank->method) {
  338. case METHOD_MPUIO:
  339. reg += OMAP_MPUIO_INPUT_LATCH;
  340. break;
  341. case METHOD_GPIO_1510:
  342. reg += OMAP1510_GPIO_DATA_INPUT;
  343. break;
  344. case METHOD_GPIO_1610:
  345. reg += OMAP1610_GPIO_DATAIN;
  346. break;
  347. case METHOD_GPIO_730:
  348. reg += OMAP730_GPIO_DATA_INPUT;
  349. break;
  350. case METHOD_GPIO_24XX:
  351. reg += OMAP24XX_GPIO_DATAIN;
  352. break;
  353. default:
  354. BUG();
  355. return -1;
  356. }
  357. return (__raw_readl(reg)
  358. & (1 << get_gpio_index(gpio))) != 0;
  359. }
  360. #define MOD_REG_BIT(reg, bit_mask, set) \
  361. do { \
  362. int l = __raw_readl(base + reg); \
  363. if (set) l |= bit_mask; \
  364. else l &= ~bit_mask; \
  365. __raw_writel(l, base + reg); \
  366. } while(0)
  367. static inline void set_24xx_gpio_triggering(void __iomem *base, int gpio, int trigger)
  368. {
  369. u32 gpio_bit = 1 << gpio;
  370. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  371. trigger & __IRQT_LOWLVL);
  372. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  373. trigger & __IRQT_HIGHLVL);
  374. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  375. trigger & __IRQT_RISEDGE);
  376. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  377. trigger & __IRQT_FALEDGE);
  378. /* FIXME: Possibly do 'set_irq_handler(j, do_level_IRQ)' if only level
  379. * triggering requested. */
  380. }
  381. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  382. {
  383. void __iomem *reg = bank->base;
  384. u32 l = 0;
  385. switch (bank->method) {
  386. case METHOD_MPUIO:
  387. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  388. l = __raw_readl(reg);
  389. if (trigger & __IRQT_RISEDGE)
  390. l |= 1 << gpio;
  391. else if (trigger & __IRQT_FALEDGE)
  392. l &= ~(1 << gpio);
  393. else
  394. goto bad;
  395. break;
  396. case METHOD_GPIO_1510:
  397. reg += OMAP1510_GPIO_INT_CONTROL;
  398. l = __raw_readl(reg);
  399. if (trigger & __IRQT_RISEDGE)
  400. l |= 1 << gpio;
  401. else if (trigger & __IRQT_FALEDGE)
  402. l &= ~(1 << gpio);
  403. else
  404. goto bad;
  405. break;
  406. case METHOD_GPIO_1610:
  407. if (gpio & 0x08)
  408. reg += OMAP1610_GPIO_EDGE_CTRL2;
  409. else
  410. reg += OMAP1610_GPIO_EDGE_CTRL1;
  411. gpio &= 0x07;
  412. /* We allow only edge triggering, i.e. two lowest bits */
  413. if (trigger & (__IRQT_LOWLVL | __IRQT_HIGHLVL))
  414. BUG();
  415. l = __raw_readl(reg);
  416. l &= ~(3 << (gpio << 1));
  417. if (trigger & __IRQT_RISEDGE)
  418. l |= 2 << (gpio << 1);
  419. if (trigger & __IRQT_FALEDGE)
  420. l |= 1 << (gpio << 1);
  421. break;
  422. case METHOD_GPIO_730:
  423. reg += OMAP730_GPIO_INT_CONTROL;
  424. l = __raw_readl(reg);
  425. if (trigger & __IRQT_RISEDGE)
  426. l |= 1 << gpio;
  427. else if (trigger & __IRQT_FALEDGE)
  428. l &= ~(1 << gpio);
  429. else
  430. goto bad;
  431. break;
  432. case METHOD_GPIO_24XX:
  433. set_24xx_gpio_triggering(reg, gpio, trigger);
  434. break;
  435. default:
  436. BUG();
  437. goto bad;
  438. }
  439. __raw_writel(l, reg);
  440. return 0;
  441. bad:
  442. return -EINVAL;
  443. }
  444. static int gpio_irq_type(unsigned irq, unsigned type)
  445. {
  446. struct gpio_bank *bank;
  447. unsigned gpio;
  448. int retval;
  449. if (irq > IH_MPUIO_BASE)
  450. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  451. else
  452. gpio = irq - IH_GPIO_BASE;
  453. if (check_gpio(gpio) < 0)
  454. return -EINVAL;
  455. if (type & IRQT_PROBE)
  456. return -EINVAL;
  457. if (!cpu_is_omap24xx() && (type & (__IRQT_LOWLVL|__IRQT_HIGHLVL)))
  458. return -EINVAL;
  459. bank = get_gpio_bank(gpio);
  460. spin_lock(&bank->lock);
  461. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  462. spin_unlock(&bank->lock);
  463. return retval;
  464. }
  465. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  466. {
  467. void __iomem *reg = bank->base;
  468. switch (bank->method) {
  469. case METHOD_MPUIO:
  470. /* MPUIO irqstatus is reset by reading the status register,
  471. * so do nothing here */
  472. return;
  473. case METHOD_GPIO_1510:
  474. reg += OMAP1510_GPIO_INT_STATUS;
  475. break;
  476. case METHOD_GPIO_1610:
  477. reg += OMAP1610_GPIO_IRQSTATUS1;
  478. break;
  479. case METHOD_GPIO_730:
  480. reg += OMAP730_GPIO_INT_STATUS;
  481. break;
  482. case METHOD_GPIO_24XX:
  483. reg += OMAP24XX_GPIO_IRQSTATUS1;
  484. break;
  485. default:
  486. BUG();
  487. return;
  488. }
  489. __raw_writel(gpio_mask, reg);
  490. }
  491. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  492. {
  493. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  494. }
  495. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  496. {
  497. void __iomem *reg = bank->base;
  498. int inv = 0;
  499. u32 l;
  500. u32 mask;
  501. switch (bank->method) {
  502. case METHOD_MPUIO:
  503. reg += OMAP_MPUIO_GPIO_MASKIT;
  504. mask = 0xffff;
  505. inv = 1;
  506. break;
  507. case METHOD_GPIO_1510:
  508. reg += OMAP1510_GPIO_INT_MASK;
  509. mask = 0xffff;
  510. inv = 1;
  511. break;
  512. case METHOD_GPIO_1610:
  513. reg += OMAP1610_GPIO_IRQENABLE1;
  514. mask = 0xffff;
  515. break;
  516. case METHOD_GPIO_730:
  517. reg += OMAP730_GPIO_INT_MASK;
  518. mask = 0xffffffff;
  519. inv = 1;
  520. break;
  521. case METHOD_GPIO_24XX:
  522. reg += OMAP24XX_GPIO_IRQENABLE1;
  523. mask = 0xffffffff;
  524. break;
  525. default:
  526. BUG();
  527. return 0;
  528. }
  529. l = __raw_readl(reg);
  530. if (inv)
  531. l = ~l;
  532. l &= mask;
  533. return l;
  534. }
  535. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  536. {
  537. void __iomem *reg = bank->base;
  538. u32 l;
  539. switch (bank->method) {
  540. case METHOD_MPUIO:
  541. reg += OMAP_MPUIO_GPIO_MASKIT;
  542. l = __raw_readl(reg);
  543. if (enable)
  544. l &= ~(gpio_mask);
  545. else
  546. l |= gpio_mask;
  547. break;
  548. case METHOD_GPIO_1510:
  549. reg += OMAP1510_GPIO_INT_MASK;
  550. l = __raw_readl(reg);
  551. if (enable)
  552. l &= ~(gpio_mask);
  553. else
  554. l |= gpio_mask;
  555. break;
  556. case METHOD_GPIO_1610:
  557. if (enable)
  558. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  559. else
  560. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  561. l = gpio_mask;
  562. break;
  563. case METHOD_GPIO_730:
  564. reg += OMAP730_GPIO_INT_MASK;
  565. l = __raw_readl(reg);
  566. if (enable)
  567. l &= ~(gpio_mask);
  568. else
  569. l |= gpio_mask;
  570. break;
  571. case METHOD_GPIO_24XX:
  572. if (enable)
  573. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  574. else
  575. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  576. l = gpio_mask;
  577. break;
  578. default:
  579. BUG();
  580. return;
  581. }
  582. __raw_writel(l, reg);
  583. }
  584. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  585. {
  586. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  587. }
  588. /*
  589. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  590. * 1510 does not seem to have a wake-up register. If JTAG is connected
  591. * to the target, system will wake up always on GPIO events. While
  592. * system is running all registered GPIO interrupts need to have wake-up
  593. * enabled. When system is suspended, only selected GPIO interrupts need
  594. * to have wake-up enabled.
  595. */
  596. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  597. {
  598. switch (bank->method) {
  599. case METHOD_GPIO_1610:
  600. case METHOD_GPIO_24XX:
  601. spin_lock(&bank->lock);
  602. if (enable)
  603. bank->suspend_wakeup |= (1 << gpio);
  604. else
  605. bank->suspend_wakeup &= ~(1 << gpio);
  606. spin_unlock(&bank->lock);
  607. return 0;
  608. default:
  609. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  610. bank->method);
  611. return -EINVAL;
  612. }
  613. }
  614. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  615. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  616. {
  617. unsigned int gpio = irq - IH_GPIO_BASE;
  618. struct gpio_bank *bank;
  619. int retval;
  620. if (check_gpio(gpio) < 0)
  621. return -ENODEV;
  622. bank = get_gpio_bank(gpio);
  623. spin_lock(&bank->lock);
  624. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  625. spin_unlock(&bank->lock);
  626. return retval;
  627. }
  628. int omap_request_gpio(int gpio)
  629. {
  630. struct gpio_bank *bank;
  631. if (check_gpio(gpio) < 0)
  632. return -EINVAL;
  633. bank = get_gpio_bank(gpio);
  634. spin_lock(&bank->lock);
  635. if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
  636. printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
  637. dump_stack();
  638. spin_unlock(&bank->lock);
  639. return -1;
  640. }
  641. bank->reserved_map |= (1 << get_gpio_index(gpio));
  642. /* Set trigger to none. You need to enable the trigger after request_irq */
  643. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  644. #ifdef CONFIG_ARCH_OMAP15XX
  645. if (bank->method == METHOD_GPIO_1510) {
  646. void __iomem *reg;
  647. /* Claim the pin for MPU */
  648. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  649. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  650. }
  651. #endif
  652. #ifdef CONFIG_ARCH_OMAP16XX
  653. if (bank->method == METHOD_GPIO_1610) {
  654. /* Enable wake-up during idle for dynamic tick */
  655. void __iomem *reg = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  656. __raw_writel(1 << get_gpio_index(gpio), reg);
  657. }
  658. #endif
  659. #ifdef CONFIG_ARCH_OMAP24XX
  660. if (bank->method == METHOD_GPIO_24XX) {
  661. /* Enable wake-up during idle for dynamic tick */
  662. void __iomem *reg = bank->base + OMAP24XX_GPIO_SETWKUENA;
  663. __raw_writel(1 << get_gpio_index(gpio), reg);
  664. }
  665. #endif
  666. spin_unlock(&bank->lock);
  667. return 0;
  668. }
  669. void omap_free_gpio(int gpio)
  670. {
  671. struct gpio_bank *bank;
  672. if (check_gpio(gpio) < 0)
  673. return;
  674. bank = get_gpio_bank(gpio);
  675. spin_lock(&bank->lock);
  676. if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
  677. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  678. dump_stack();
  679. spin_unlock(&bank->lock);
  680. return;
  681. }
  682. #ifdef CONFIG_ARCH_OMAP16XX
  683. if (bank->method == METHOD_GPIO_1610) {
  684. /* Disable wake-up during idle for dynamic tick */
  685. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  686. __raw_writel(1 << get_gpio_index(gpio), reg);
  687. }
  688. #endif
  689. #ifdef CONFIG_ARCH_OMAP24XX
  690. if (bank->method == METHOD_GPIO_24XX) {
  691. /* Disable wake-up during idle for dynamic tick */
  692. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  693. __raw_writel(1 << get_gpio_index(gpio), reg);
  694. }
  695. #endif
  696. bank->reserved_map &= ~(1 << get_gpio_index(gpio));
  697. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  698. _set_gpio_irqenable(bank, gpio, 0);
  699. _clear_gpio_irqstatus(bank, gpio);
  700. spin_unlock(&bank->lock);
  701. }
  702. /*
  703. * We need to unmask the GPIO bank interrupt as soon as possible to
  704. * avoid missing GPIO interrupts for other lines in the bank.
  705. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  706. * in the bank to avoid missing nested interrupts for a GPIO line.
  707. * If we wait to unmask individual GPIO lines in the bank after the
  708. * line's interrupt handler has been run, we may miss some nested
  709. * interrupts.
  710. */
  711. static void gpio_irq_handler(unsigned int irq, struct irqdesc *desc,
  712. struct pt_regs *regs)
  713. {
  714. void __iomem *isr_reg = NULL;
  715. u32 isr;
  716. unsigned int gpio_irq;
  717. struct gpio_bank *bank;
  718. u32 retrigger = 0;
  719. int unmasked = 0;
  720. desc->chip->ack(irq);
  721. bank = get_irq_data(irq);
  722. if (bank->method == METHOD_MPUIO)
  723. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  724. #ifdef CONFIG_ARCH_OMAP15XX
  725. if (bank->method == METHOD_GPIO_1510)
  726. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  727. #endif
  728. #if defined(CONFIG_ARCH_OMAP16XX)
  729. if (bank->method == METHOD_GPIO_1610)
  730. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  731. #endif
  732. #ifdef CONFIG_ARCH_OMAP730
  733. if (bank->method == METHOD_GPIO_730)
  734. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  735. #endif
  736. #ifdef CONFIG_ARCH_OMAP24XX
  737. if (bank->method == METHOD_GPIO_24XX)
  738. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  739. #endif
  740. while(1) {
  741. u32 isr_saved, level_mask = 0;
  742. u32 enabled;
  743. enabled = _get_gpio_irqbank_mask(bank);
  744. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  745. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  746. isr &= 0x0000ffff;
  747. if (cpu_is_omap24xx()) {
  748. level_mask =
  749. __raw_readl(bank->base +
  750. OMAP24XX_GPIO_LEVELDETECT0) |
  751. __raw_readl(bank->base +
  752. OMAP24XX_GPIO_LEVELDETECT1);
  753. level_mask &= enabled;
  754. }
  755. /* clear edge sensitive interrupts before handler(s) are
  756. called so that we don't miss any interrupt occurred while
  757. executing them */
  758. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  759. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  760. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  761. /* if there is only edge sensitive GPIO pin interrupts
  762. configured, we could unmask GPIO bank interrupt immediately */
  763. if (!level_mask && !unmasked) {
  764. unmasked = 1;
  765. desc->chip->unmask(irq);
  766. }
  767. isr |= retrigger;
  768. retrigger = 0;
  769. if (!isr)
  770. break;
  771. gpio_irq = bank->virtual_irq_start;
  772. for (; isr != 0; isr >>= 1, gpio_irq++) {
  773. struct irqdesc *d;
  774. int irq_mask;
  775. if (!(isr & 1))
  776. continue;
  777. d = irq_desc + gpio_irq;
  778. /* Don't run the handler if it's already running
  779. * or was disabled lazely.
  780. */
  781. if (unlikely((d->depth ||
  782. (d->status & IRQ_INPROGRESS)))) {
  783. irq_mask = 1 <<
  784. (gpio_irq - bank->virtual_irq_start);
  785. /* The unmasking will be done by
  786. * enable_irq in case it is disabled or
  787. * after returning from the handler if
  788. * it's already running.
  789. */
  790. _enable_gpio_irqbank(bank, irq_mask, 0);
  791. if (!d->depth) {
  792. /* Level triggered interrupts
  793. * won't ever be reentered
  794. */
  795. BUG_ON(level_mask & irq_mask);
  796. d->status |= IRQ_PENDING;
  797. }
  798. continue;
  799. }
  800. desc_handle_irq(gpio_irq, d, regs);
  801. if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
  802. irq_mask = 1 <<
  803. (gpio_irq - bank->virtual_irq_start);
  804. d->status &= ~IRQ_PENDING;
  805. _enable_gpio_irqbank(bank, irq_mask, 1);
  806. retrigger |= irq_mask;
  807. }
  808. }
  809. if (cpu_is_omap24xx()) {
  810. /* clear level sensitive interrupts after handler(s) */
  811. _enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
  812. _clear_gpio_irqbank(bank, isr_saved & level_mask);
  813. _enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
  814. }
  815. }
  816. /* if bank has any level sensitive GPIO pin interrupt
  817. configured, we must unmask the bank interrupt only after
  818. handler(s) are executed in order to avoid spurious bank
  819. interrupt */
  820. if (!unmasked)
  821. desc->chip->unmask(irq);
  822. }
  823. static void gpio_ack_irq(unsigned int irq)
  824. {
  825. unsigned int gpio = irq - IH_GPIO_BASE;
  826. struct gpio_bank *bank = get_gpio_bank(gpio);
  827. _clear_gpio_irqstatus(bank, gpio);
  828. }
  829. static void gpio_mask_irq(unsigned int irq)
  830. {
  831. unsigned int gpio = irq - IH_GPIO_BASE;
  832. struct gpio_bank *bank = get_gpio_bank(gpio);
  833. _set_gpio_irqenable(bank, gpio, 0);
  834. }
  835. static void gpio_unmask_irq(unsigned int irq)
  836. {
  837. unsigned int gpio = irq - IH_GPIO_BASE;
  838. unsigned int gpio_idx = get_gpio_index(gpio);
  839. struct gpio_bank *bank = get_gpio_bank(gpio);
  840. _set_gpio_irqenable(bank, gpio_idx, 1);
  841. }
  842. static void mpuio_ack_irq(unsigned int irq)
  843. {
  844. /* The ISR is reset automatically, so do nothing here. */
  845. }
  846. static void mpuio_mask_irq(unsigned int irq)
  847. {
  848. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  849. struct gpio_bank *bank = get_gpio_bank(gpio);
  850. _set_gpio_irqenable(bank, gpio, 0);
  851. }
  852. static void mpuio_unmask_irq(unsigned int irq)
  853. {
  854. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  855. struct gpio_bank *bank = get_gpio_bank(gpio);
  856. _set_gpio_irqenable(bank, gpio, 1);
  857. }
  858. static struct irqchip gpio_irq_chip = {
  859. .ack = gpio_ack_irq,
  860. .mask = gpio_mask_irq,
  861. .unmask = gpio_unmask_irq,
  862. .set_type = gpio_irq_type,
  863. .set_wake = gpio_wake_enable,
  864. };
  865. static struct irqchip mpuio_irq_chip = {
  866. .ack = mpuio_ack_irq,
  867. .mask = mpuio_mask_irq,
  868. .unmask = mpuio_unmask_irq
  869. };
  870. static int initialized;
  871. static struct clk * gpio_ick;
  872. static struct clk * gpio_fck;
  873. static int __init _omap_gpio_init(void)
  874. {
  875. int i;
  876. struct gpio_bank *bank;
  877. initialized = 1;
  878. if (cpu_is_omap15xx()) {
  879. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  880. if (IS_ERR(gpio_ick))
  881. printk("Could not get arm_gpio_ck\n");
  882. else
  883. clk_enable(gpio_ick);
  884. }
  885. if (cpu_is_omap24xx()) {
  886. gpio_ick = clk_get(NULL, "gpios_ick");
  887. if (IS_ERR(gpio_ick))
  888. printk("Could not get gpios_ick\n");
  889. else
  890. clk_enable(gpio_ick);
  891. gpio_fck = clk_get(NULL, "gpios_fck");
  892. if (IS_ERR(gpio_ick))
  893. printk("Could not get gpios_fck\n");
  894. else
  895. clk_enable(gpio_fck);
  896. }
  897. #ifdef CONFIG_ARCH_OMAP15XX
  898. if (cpu_is_omap15xx()) {
  899. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  900. gpio_bank_count = 2;
  901. gpio_bank = gpio_bank_1510;
  902. }
  903. #endif
  904. #if defined(CONFIG_ARCH_OMAP16XX)
  905. if (cpu_is_omap16xx()) {
  906. u32 rev;
  907. gpio_bank_count = 5;
  908. gpio_bank = gpio_bank_1610;
  909. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  910. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  911. (rev >> 4) & 0x0f, rev & 0x0f);
  912. }
  913. #endif
  914. #ifdef CONFIG_ARCH_OMAP730
  915. if (cpu_is_omap730()) {
  916. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  917. gpio_bank_count = 7;
  918. gpio_bank = gpio_bank_730;
  919. }
  920. #endif
  921. #ifdef CONFIG_ARCH_OMAP24XX
  922. if (cpu_is_omap24xx()) {
  923. int rev;
  924. gpio_bank_count = 4;
  925. gpio_bank = gpio_bank_24xx;
  926. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  927. printk(KERN_INFO "OMAP24xx GPIO hardware version %d.%d\n",
  928. (rev >> 4) & 0x0f, rev & 0x0f);
  929. }
  930. #endif
  931. for (i = 0; i < gpio_bank_count; i++) {
  932. int j, gpio_count = 16;
  933. bank = &gpio_bank[i];
  934. bank->reserved_map = 0;
  935. bank->base = IO_ADDRESS(bank->base);
  936. spin_lock_init(&bank->lock);
  937. if (bank->method == METHOD_MPUIO) {
  938. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  939. }
  940. #ifdef CONFIG_ARCH_OMAP15XX
  941. if (bank->method == METHOD_GPIO_1510) {
  942. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  943. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  944. }
  945. #endif
  946. #if defined(CONFIG_ARCH_OMAP16XX)
  947. if (bank->method == METHOD_GPIO_1610) {
  948. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  949. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  950. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  951. }
  952. #endif
  953. #ifdef CONFIG_ARCH_OMAP730
  954. if (bank->method == METHOD_GPIO_730) {
  955. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  956. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  957. gpio_count = 32; /* 730 has 32-bit GPIOs */
  958. }
  959. #endif
  960. #ifdef CONFIG_ARCH_OMAP24XX
  961. if (bank->method == METHOD_GPIO_24XX) {
  962. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  963. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  964. gpio_count = 32;
  965. }
  966. #endif
  967. for (j = bank->virtual_irq_start;
  968. j < bank->virtual_irq_start + gpio_count; j++) {
  969. if (bank->method == METHOD_MPUIO)
  970. set_irq_chip(j, &mpuio_irq_chip);
  971. else
  972. set_irq_chip(j, &gpio_irq_chip);
  973. set_irq_handler(j, do_simple_IRQ);
  974. set_irq_flags(j, IRQF_VALID);
  975. }
  976. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  977. set_irq_data(bank->irq, bank);
  978. }
  979. /* Enable system clock for GPIO module.
  980. * The CAM_CLK_CTRL *is* really the right place. */
  981. if (cpu_is_omap16xx())
  982. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  983. return 0;
  984. }
  985. #if defined (CONFIG_ARCH_OMAP16XX) || defined (CONFIG_ARCH_OMAP24XX)
  986. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  987. {
  988. int i;
  989. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  990. return 0;
  991. for (i = 0; i < gpio_bank_count; i++) {
  992. struct gpio_bank *bank = &gpio_bank[i];
  993. void __iomem *wake_status;
  994. void __iomem *wake_clear;
  995. void __iomem *wake_set;
  996. switch (bank->method) {
  997. case METHOD_GPIO_1610:
  998. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  999. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1000. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1001. break;
  1002. case METHOD_GPIO_24XX:
  1003. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1004. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1005. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1006. break;
  1007. default:
  1008. continue;
  1009. }
  1010. spin_lock(&bank->lock);
  1011. bank->saved_wakeup = __raw_readl(wake_status);
  1012. __raw_writel(0xffffffff, wake_clear);
  1013. __raw_writel(bank->suspend_wakeup, wake_set);
  1014. spin_unlock(&bank->lock);
  1015. }
  1016. return 0;
  1017. }
  1018. static int omap_gpio_resume(struct sys_device *dev)
  1019. {
  1020. int i;
  1021. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1022. return 0;
  1023. for (i = 0; i < gpio_bank_count; i++) {
  1024. struct gpio_bank *bank = &gpio_bank[i];
  1025. void __iomem *wake_clear;
  1026. void __iomem *wake_set;
  1027. switch (bank->method) {
  1028. case METHOD_GPIO_1610:
  1029. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1030. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1031. break;
  1032. case METHOD_GPIO_24XX:
  1033. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1034. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1035. break;
  1036. default:
  1037. continue;
  1038. }
  1039. spin_lock(&bank->lock);
  1040. __raw_writel(0xffffffff, wake_clear);
  1041. __raw_writel(bank->saved_wakeup, wake_set);
  1042. spin_unlock(&bank->lock);
  1043. }
  1044. return 0;
  1045. }
  1046. static struct sysdev_class omap_gpio_sysclass = {
  1047. set_kset_name("gpio"),
  1048. .suspend = omap_gpio_suspend,
  1049. .resume = omap_gpio_resume,
  1050. };
  1051. static struct sys_device omap_gpio_device = {
  1052. .id = 0,
  1053. .cls = &omap_gpio_sysclass,
  1054. };
  1055. #endif
  1056. /*
  1057. * This may get called early from board specific init
  1058. * for boards that have interrupts routed via FPGA.
  1059. */
  1060. int omap_gpio_init(void)
  1061. {
  1062. if (!initialized)
  1063. return _omap_gpio_init();
  1064. else
  1065. return 0;
  1066. }
  1067. static int __init omap_gpio_sysinit(void)
  1068. {
  1069. int ret = 0;
  1070. if (!initialized)
  1071. ret = _omap_gpio_init();
  1072. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX)
  1073. if (cpu_is_omap16xx() || cpu_is_omap24xx()) {
  1074. if (ret == 0) {
  1075. ret = sysdev_class_register(&omap_gpio_sysclass);
  1076. if (ret == 0)
  1077. ret = sysdev_register(&omap_gpio_device);
  1078. }
  1079. }
  1080. #endif
  1081. return ret;
  1082. }
  1083. EXPORT_SYMBOL(omap_request_gpio);
  1084. EXPORT_SYMBOL(omap_free_gpio);
  1085. EXPORT_SYMBOL(omap_set_gpio_direction);
  1086. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1087. EXPORT_SYMBOL(omap_get_gpio_datain);
  1088. arch_initcall(omap_gpio_sysinit);