irq.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * linux/arch/arm/mach-sa1100/irq.c
  3. *
  4. * Copyright (C) 1999-2001 Nicolas Pitre
  5. *
  6. * Generic IRQ handling for the SA11x0, GPIO 11-27 IRQ demultiplexing.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/ioport.h>
  17. #include <linux/ptrace.h>
  18. #include <linux/sysdev.h>
  19. #include <asm/hardware.h>
  20. #include <asm/mach/irq.h>
  21. #include "generic.h"
  22. /*
  23. * SA1100 GPIO edge detection for IRQs:
  24. * IRQs are generated on Falling-Edge, Rising-Edge, or both.
  25. * Use this instead of directly setting GRER/GFER.
  26. */
  27. static int GPIO_IRQ_rising_edge;
  28. static int GPIO_IRQ_falling_edge;
  29. static int GPIO_IRQ_mask = (1 << 11) - 1;
  30. /*
  31. * To get the GPIO number from an IRQ number
  32. */
  33. #define GPIO_11_27_IRQ(i) ((i) - 21)
  34. #define GPIO11_27_MASK(irq) (1 << GPIO_11_27_IRQ(irq))
  35. static int sa1100_gpio_type(unsigned int irq, unsigned int type)
  36. {
  37. unsigned int mask;
  38. if (irq <= 10)
  39. mask = 1 << irq;
  40. else
  41. mask = GPIO11_27_MASK(irq);
  42. if (type == IRQT_PROBE) {
  43. if ((GPIO_IRQ_rising_edge | GPIO_IRQ_falling_edge) & mask)
  44. return 0;
  45. type = __IRQT_RISEDGE | __IRQT_FALEDGE;
  46. }
  47. if (type & __IRQT_RISEDGE) {
  48. GPIO_IRQ_rising_edge |= mask;
  49. } else
  50. GPIO_IRQ_rising_edge &= ~mask;
  51. if (type & __IRQT_FALEDGE) {
  52. GPIO_IRQ_falling_edge |= mask;
  53. } else
  54. GPIO_IRQ_falling_edge &= ~mask;
  55. GRER = GPIO_IRQ_rising_edge & GPIO_IRQ_mask;
  56. GFER = GPIO_IRQ_falling_edge & GPIO_IRQ_mask;
  57. return 0;
  58. }
  59. /*
  60. * GPIO IRQs must be acknowledged. This is for IRQs from 0 to 10.
  61. */
  62. static void sa1100_low_gpio_ack(unsigned int irq)
  63. {
  64. GEDR = (1 << irq);
  65. }
  66. static void sa1100_low_gpio_mask(unsigned int irq)
  67. {
  68. ICMR &= ~(1 << irq);
  69. }
  70. static void sa1100_low_gpio_unmask(unsigned int irq)
  71. {
  72. ICMR |= 1 << irq;
  73. }
  74. static int sa1100_low_gpio_wake(unsigned int irq, unsigned int on)
  75. {
  76. if (on)
  77. PWER |= 1 << irq;
  78. else
  79. PWER &= ~(1 << irq);
  80. return 0;
  81. }
  82. static struct irqchip sa1100_low_gpio_chip = {
  83. .ack = sa1100_low_gpio_ack,
  84. .mask = sa1100_low_gpio_mask,
  85. .unmask = sa1100_low_gpio_unmask,
  86. .set_type = sa1100_gpio_type,
  87. .set_wake = sa1100_low_gpio_wake,
  88. };
  89. /*
  90. * IRQ11 (GPIO11 through 27) handler. We enter here with the
  91. * irq_controller_lock held, and IRQs disabled. Decode the IRQ
  92. * and call the handler.
  93. */
  94. static void
  95. sa1100_high_gpio_handler(unsigned int irq, struct irqdesc *desc,
  96. struct pt_regs *regs)
  97. {
  98. unsigned int mask;
  99. mask = GEDR & 0xfffff800;
  100. do {
  101. /*
  102. * clear down all currently active IRQ sources.
  103. * We will be processing them all.
  104. */
  105. GEDR = mask;
  106. irq = IRQ_GPIO11;
  107. desc = irq_desc + irq;
  108. mask >>= 11;
  109. do {
  110. if (mask & 1)
  111. desc_handle_irq(irq, desc, regs);
  112. mask >>= 1;
  113. irq++;
  114. desc++;
  115. } while (mask);
  116. mask = GEDR & 0xfffff800;
  117. } while (mask);
  118. }
  119. /*
  120. * Like GPIO0 to 10, GPIO11-27 IRQs need to be handled specially.
  121. * In addition, the IRQs are all collected up into one bit in the
  122. * interrupt controller registers.
  123. */
  124. static void sa1100_high_gpio_ack(unsigned int irq)
  125. {
  126. unsigned int mask = GPIO11_27_MASK(irq);
  127. GEDR = mask;
  128. }
  129. static void sa1100_high_gpio_mask(unsigned int irq)
  130. {
  131. unsigned int mask = GPIO11_27_MASK(irq);
  132. GPIO_IRQ_mask &= ~mask;
  133. GRER &= ~mask;
  134. GFER &= ~mask;
  135. }
  136. static void sa1100_high_gpio_unmask(unsigned int irq)
  137. {
  138. unsigned int mask = GPIO11_27_MASK(irq);
  139. GPIO_IRQ_mask |= mask;
  140. GRER = GPIO_IRQ_rising_edge & GPIO_IRQ_mask;
  141. GFER = GPIO_IRQ_falling_edge & GPIO_IRQ_mask;
  142. }
  143. static int sa1100_high_gpio_wake(unsigned int irq, unsigned int on)
  144. {
  145. if (on)
  146. PWER |= GPIO11_27_MASK(irq);
  147. else
  148. PWER &= ~GPIO11_27_MASK(irq);
  149. return 0;
  150. }
  151. static struct irqchip sa1100_high_gpio_chip = {
  152. .ack = sa1100_high_gpio_ack,
  153. .mask = sa1100_high_gpio_mask,
  154. .unmask = sa1100_high_gpio_unmask,
  155. .set_type = sa1100_gpio_type,
  156. .set_wake = sa1100_high_gpio_wake,
  157. };
  158. /*
  159. * We don't need to ACK IRQs on the SA1100 unless they're GPIOs
  160. * this is for internal IRQs i.e. from 11 to 31.
  161. */
  162. static void sa1100_mask_irq(unsigned int irq)
  163. {
  164. ICMR &= ~(1 << irq);
  165. }
  166. static void sa1100_unmask_irq(unsigned int irq)
  167. {
  168. ICMR |= (1 << irq);
  169. }
  170. /*
  171. * Apart form GPIOs, only the RTC alarm can be a wakeup event.
  172. */
  173. static int sa1100_set_wake(unsigned int irq, unsigned int on)
  174. {
  175. if (irq == IRQ_RTCAlrm) {
  176. if (on)
  177. PWER |= PWER_RTC;
  178. else
  179. PWER &= ~PWER_RTC;
  180. return 0;
  181. }
  182. return -EINVAL;
  183. }
  184. static struct irqchip sa1100_normal_chip = {
  185. .ack = sa1100_mask_irq,
  186. .mask = sa1100_mask_irq,
  187. .unmask = sa1100_unmask_irq,
  188. .set_wake = sa1100_set_wake,
  189. };
  190. static struct resource irq_resource = {
  191. .name = "irqs",
  192. .start = 0x90050000,
  193. .end = 0x9005ffff,
  194. };
  195. static struct sa1100irq_state {
  196. unsigned int saved;
  197. unsigned int icmr;
  198. unsigned int iclr;
  199. unsigned int iccr;
  200. } sa1100irq_state;
  201. static int sa1100irq_suspend(struct sys_device *dev, pm_message_t state)
  202. {
  203. struct sa1100irq_state *st = &sa1100irq_state;
  204. st->saved = 1;
  205. st->icmr = ICMR;
  206. st->iclr = ICLR;
  207. st->iccr = ICCR;
  208. /*
  209. * Disable all GPIO-based interrupts.
  210. */
  211. ICMR &= ~(IC_GPIO11_27|IC_GPIO10|IC_GPIO9|IC_GPIO8|IC_GPIO7|
  212. IC_GPIO6|IC_GPIO5|IC_GPIO4|IC_GPIO3|IC_GPIO2|
  213. IC_GPIO1|IC_GPIO0);
  214. /*
  215. * Set the appropriate edges for wakeup.
  216. */
  217. GRER = PWER & GPIO_IRQ_rising_edge;
  218. GFER = PWER & GPIO_IRQ_falling_edge;
  219. /*
  220. * Clear any pending GPIO interrupts.
  221. */
  222. GEDR = GEDR;
  223. return 0;
  224. }
  225. static int sa1100irq_resume(struct sys_device *dev)
  226. {
  227. struct sa1100irq_state *st = &sa1100irq_state;
  228. if (st->saved) {
  229. ICCR = st->iccr;
  230. ICLR = st->iclr;
  231. GRER = GPIO_IRQ_rising_edge & GPIO_IRQ_mask;
  232. GFER = GPIO_IRQ_falling_edge & GPIO_IRQ_mask;
  233. ICMR = st->icmr;
  234. }
  235. return 0;
  236. }
  237. static struct sysdev_class sa1100irq_sysclass = {
  238. set_kset_name("sa11x0-irq"),
  239. .suspend = sa1100irq_suspend,
  240. .resume = sa1100irq_resume,
  241. };
  242. static struct sys_device sa1100irq_device = {
  243. .id = 0,
  244. .cls = &sa1100irq_sysclass,
  245. };
  246. static int __init sa1100irq_init_devicefs(void)
  247. {
  248. sysdev_class_register(&sa1100irq_sysclass);
  249. return sysdev_register(&sa1100irq_device);
  250. }
  251. device_initcall(sa1100irq_init_devicefs);
  252. void __init sa1100_init_irq(void)
  253. {
  254. unsigned int irq;
  255. request_resource(&iomem_resource, &irq_resource);
  256. /* disable all IRQs */
  257. ICMR = 0;
  258. /* all IRQs are IRQ, not FIQ */
  259. ICLR = 0;
  260. /* clear all GPIO edge detects */
  261. GFER = 0;
  262. GRER = 0;
  263. GEDR = -1;
  264. /*
  265. * Whatever the doc says, this has to be set for the wait-on-irq
  266. * instruction to work... on a SA1100 rev 9 at least.
  267. */
  268. ICCR = 1;
  269. for (irq = 0; irq <= 10; irq++) {
  270. set_irq_chip(irq, &sa1100_low_gpio_chip);
  271. set_irq_handler(irq, do_edge_IRQ);
  272. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  273. }
  274. for (irq = 12; irq <= 31; irq++) {
  275. set_irq_chip(irq, &sa1100_normal_chip);
  276. set_irq_handler(irq, do_level_IRQ);
  277. set_irq_flags(irq, IRQF_VALID);
  278. }
  279. for (irq = 32; irq <= 48; irq++) {
  280. set_irq_chip(irq, &sa1100_high_gpio_chip);
  281. set_irq_handler(irq, do_edge_IRQ);
  282. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  283. }
  284. /*
  285. * Install handler for GPIO 11-27 edge detect interrupts
  286. */
  287. set_irq_chip(IRQ_GPIO11_27, &sa1100_normal_chip);
  288. set_irq_chained_handler(IRQ_GPIO11_27, sa1100_high_gpio_handler);
  289. }