sigp.h 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * Routines and structures for signalling other processors.
  3. *
  4. * Copyright IBM Corp. 1999,2010
  5. * Author(s): Denis Joseph Barrow,
  6. * Martin Schwidefsky <schwidefsky@de.ibm.com>,
  7. * Heiko Carstens <heiko.carstens@de.ibm.com>,
  8. */
  9. #ifndef __ASM_SIGP_H
  10. #define __ASM_SIGP_H
  11. #include <asm/system.h>
  12. /* Get real cpu address from logical cpu number. */
  13. extern unsigned short __cpu_logical_map[];
  14. static inline int cpu_logical_map(int cpu)
  15. {
  16. #ifdef CONFIG_SMP
  17. return __cpu_logical_map[cpu];
  18. #else
  19. return stap();
  20. #endif
  21. }
  22. enum {
  23. sigp_unassigned=0x0,
  24. sigp_sense,
  25. sigp_external_call,
  26. sigp_emergency_signal,
  27. sigp_start,
  28. sigp_stop,
  29. sigp_restart,
  30. sigp_unassigned1,
  31. sigp_unassigned2,
  32. sigp_stop_and_store_status,
  33. sigp_unassigned3,
  34. sigp_initial_cpu_reset,
  35. sigp_cpu_reset,
  36. sigp_set_prefix,
  37. sigp_store_status_at_address,
  38. sigp_store_extended_status_at_address
  39. };
  40. enum {
  41. sigp_order_code_accepted=0,
  42. sigp_status_stored,
  43. sigp_busy,
  44. sigp_not_operational
  45. };
  46. /*
  47. * Definitions for external call.
  48. */
  49. enum {
  50. ec_schedule = 0,
  51. ec_call_function,
  52. ec_call_function_single,
  53. ec_bit_last
  54. };
  55. /*
  56. * Signal processor.
  57. */
  58. static inline int raw_sigp(u16 cpu, int order)
  59. {
  60. register unsigned long reg1 asm ("1") = 0;
  61. int ccode;
  62. asm volatile(
  63. " sigp %1,%2,0(%3)\n"
  64. " ipm %0\n"
  65. " srl %0,28\n"
  66. : "=d" (ccode)
  67. : "d" (reg1), "d" (cpu),
  68. "a" (order) : "cc" , "memory");
  69. return ccode;
  70. }
  71. /*
  72. * Signal processor with parameter.
  73. */
  74. static inline int raw_sigp_p(u32 parameter, u16 cpu, int order)
  75. {
  76. register unsigned int reg1 asm ("1") = parameter;
  77. int ccode;
  78. asm volatile(
  79. " sigp %1,%2,0(%3)\n"
  80. " ipm %0\n"
  81. " srl %0,28\n"
  82. : "=d" (ccode)
  83. : "d" (reg1), "d" (cpu),
  84. "a" (order) : "cc" , "memory");
  85. return ccode;
  86. }
  87. /*
  88. * Signal processor with parameter and return status.
  89. */
  90. static inline int raw_sigp_ps(u32 *status, u32 parm, u16 cpu, int order)
  91. {
  92. register unsigned int reg1 asm ("1") = parm;
  93. int ccode;
  94. asm volatile(
  95. " sigp %1,%2,0(%3)\n"
  96. " ipm %0\n"
  97. " srl %0,28\n"
  98. : "=d" (ccode), "+d" (reg1)
  99. : "d" (cpu), "a" (order)
  100. : "cc" , "memory");
  101. *status = reg1;
  102. return ccode;
  103. }
  104. static inline int sigp(int cpu, int order)
  105. {
  106. return raw_sigp(cpu_logical_map(cpu), order);
  107. }
  108. static inline int sigp_p(u32 parameter, int cpu, int order)
  109. {
  110. return raw_sigp_p(parameter, cpu_logical_map(cpu), order);
  111. }
  112. static inline int sigp_ps(u32 *status, u32 parm, int cpu, int order)
  113. {
  114. return raw_sigp_ps(status, parm, cpu_logical_map(cpu), order);
  115. }
  116. #endif /* __ASM_SIGP_H */