s5p-sleep.S 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889
  1. /*
  2. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Common S5P Sleep Code
  6. * Based on S3C64XX sleep code by:
  7. * Ben Dooks, (c) 2008 Simtec Electronics
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/linkage.h>
  24. #include <asm/asm-offsets.h>
  25. #include <asm/hardware/cache-l2x0.h>
  26. #define CPU_MASK 0xff0ffff0
  27. #define CPU_CORTEX_A9 0x410fc090
  28. /*
  29. * The following code is located into the .data section. This is to
  30. * allow l2x0_regs_phys to be accessed with a relative load while we
  31. * can't rely on any MMU translation. We could have put l2x0_regs_phys
  32. * in the .text section as well, but some setups might insist on it to
  33. * be truly read-only. (Reference from: arch/arm/kernel/sleep.S)
  34. */
  35. .data
  36. .align
  37. /*
  38. * sleep magic, to allow the bootloader to check for an valid
  39. * image to resume to. Must be the first word before the
  40. * s3c_cpu_resume entry.
  41. */
  42. .word 0x2bedf00d
  43. /*
  44. * s3c_cpu_resume
  45. *
  46. * resume code entry for bootloader to call
  47. */
  48. ENTRY(s3c_cpu_resume)
  49. #ifdef CONFIG_CACHE_L2X0
  50. mrc p15, 0, r0, c0, c0, 0
  51. ldr r1, =CPU_MASK
  52. and r0, r0, r1
  53. ldr r1, =CPU_CORTEX_A9
  54. cmp r0, r1
  55. bne resume_l2on
  56. adr r0, l2x0_regs_phys
  57. ldr r0, [r0]
  58. ldr r1, [r0, #L2X0_R_PHY_BASE]
  59. ldr r2, [r1, #L2X0_CTRL]
  60. tst r2, #0x1
  61. bne resume_l2on
  62. ldr r2, [r0, #L2X0_R_AUX_CTRL]
  63. str r2, [r1, #L2X0_AUX_CTRL]
  64. ldr r2, [r0, #L2X0_R_TAG_LATENCY]
  65. str r2, [r1, #L2X0_TAG_LATENCY_CTRL]
  66. ldr r2, [r0, #L2X0_R_DATA_LATENCY]
  67. str r2, [r1, #L2X0_DATA_LATENCY_CTRL]
  68. ldr r2, [r0, #L2X0_R_PREFETCH_CTRL]
  69. str r2, [r1, #L2X0_PREFETCH_CTRL]
  70. ldr r2, [r0, #L2X0_R_PWR_CTRL]
  71. str r2, [r1, #L2X0_POWER_CTRL]
  72. mov r2, #1
  73. str r2, [r1, #L2X0_CTRL]
  74. resume_l2on:
  75. #endif
  76. b cpu_resume
  77. ENDPROC(s3c_cpu_resume)
  78. #ifdef CONFIG_CACHE_L2X0
  79. .globl l2x0_regs_phys
  80. l2x0_regs_phys:
  81. .long 0
  82. #endif