omap-sham.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. * Some ideas are from old omap-sha1-md5.c driver.
  14. */
  15. #define pr_fmt(fmt) "%s: " fmt, __func__
  16. #include <linux/err.h>
  17. #include <linux/device.h>
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/kernel.h>
  23. #include <linux/clk.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/delay.h>
  30. #include <linux/crypto.h>
  31. #include <linux/cryptohash.h>
  32. #include <crypto/scatterwalk.h>
  33. #include <crypto/algapi.h>
  34. #include <crypto/sha.h>
  35. #include <crypto/hash.h>
  36. #include <crypto/internal/hash.h>
  37. #include <plat/cpu.h>
  38. #include <plat/dma.h>
  39. #include <mach/irqs.h>
  40. #define SHA_REG_DIGEST(x) (0x00 + ((x) * 0x04))
  41. #define SHA_REG_DIN(x) (0x1C + ((x) * 0x04))
  42. #define SHA1_MD5_BLOCK_SIZE SHA1_BLOCK_SIZE
  43. #define MD5_DIGEST_SIZE 16
  44. #define SHA_REG_DIGCNT 0x14
  45. #define SHA_REG_CTRL 0x18
  46. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  47. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  48. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  49. #define SHA_REG_CTRL_ALGO (1 << 2)
  50. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  51. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  52. #define SHA_REG_REV 0x5C
  53. #define SHA_REG_REV_MAJOR 0xF0
  54. #define SHA_REG_REV_MINOR 0x0F
  55. #define SHA_REG_MASK 0x60
  56. #define SHA_REG_MASK_DMA_EN (1 << 3)
  57. #define SHA_REG_MASK_IT_EN (1 << 2)
  58. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  59. #define SHA_REG_AUTOIDLE (1 << 0)
  60. #define SHA_REG_SYSSTATUS 0x64
  61. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  62. #define DEFAULT_TIMEOUT_INTERVAL HZ
  63. /* mostly device flags */
  64. #define FLAGS_BUSY 0
  65. #define FLAGS_FINAL 1
  66. #define FLAGS_DMA_ACTIVE 2
  67. #define FLAGS_OUTPUT_READY 3
  68. #define FLAGS_INIT 4
  69. #define FLAGS_CPU 5
  70. /* context flags */
  71. #define FLAGS_FINUP 16
  72. #define FLAGS_SG 17
  73. #define FLAGS_SHA1 18
  74. #define FLAGS_HMAC 19
  75. #define FLAGS_ERROR 20
  76. #define OP_UPDATE 1
  77. #define OP_FINAL 2
  78. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  79. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  80. #define BUFLEN PAGE_SIZE
  81. struct omap_sham_dev;
  82. struct omap_sham_reqctx {
  83. struct omap_sham_dev *dd;
  84. unsigned long flags;
  85. unsigned long op;
  86. u8 digest[SHA1_DIGEST_SIZE] OMAP_ALIGNED;
  87. size_t digcnt;
  88. size_t bufcnt;
  89. size_t buflen;
  90. dma_addr_t dma_addr;
  91. /* walk state */
  92. struct scatterlist *sg;
  93. unsigned int offset; /* offset in current sg */
  94. unsigned int total; /* total request */
  95. u8 buffer[0] OMAP_ALIGNED;
  96. };
  97. struct omap_sham_hmac_ctx {
  98. struct crypto_shash *shash;
  99. u8 ipad[SHA1_MD5_BLOCK_SIZE];
  100. u8 opad[SHA1_MD5_BLOCK_SIZE];
  101. };
  102. struct omap_sham_ctx {
  103. struct omap_sham_dev *dd;
  104. unsigned long flags;
  105. /* fallback stuff */
  106. struct crypto_shash *fallback;
  107. struct omap_sham_hmac_ctx base[0];
  108. };
  109. #define OMAP_SHAM_QUEUE_LENGTH 1
  110. struct omap_sham_dev {
  111. struct list_head list;
  112. unsigned long phys_base;
  113. struct device *dev;
  114. void __iomem *io_base;
  115. int irq;
  116. struct clk *iclk;
  117. spinlock_t lock;
  118. int err;
  119. int dma;
  120. int dma_lch;
  121. struct tasklet_struct done_task;
  122. struct tasklet_struct queue_task;
  123. unsigned long flags;
  124. struct crypto_queue queue;
  125. struct ahash_request *req;
  126. };
  127. struct omap_sham_drv {
  128. struct list_head dev_list;
  129. spinlock_t lock;
  130. unsigned long flags;
  131. };
  132. static struct omap_sham_drv sham = {
  133. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  134. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  135. };
  136. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  137. {
  138. return __raw_readl(dd->io_base + offset);
  139. }
  140. static inline void omap_sham_write(struct omap_sham_dev *dd,
  141. u32 offset, u32 value)
  142. {
  143. __raw_writel(value, dd->io_base + offset);
  144. }
  145. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  146. u32 value, u32 mask)
  147. {
  148. u32 val;
  149. val = omap_sham_read(dd, address);
  150. val &= ~mask;
  151. val |= value;
  152. omap_sham_write(dd, address, val);
  153. }
  154. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  155. {
  156. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  157. while (!(omap_sham_read(dd, offset) & bit)) {
  158. if (time_is_before_jiffies(timeout))
  159. return -ETIMEDOUT;
  160. }
  161. return 0;
  162. }
  163. static void omap_sham_copy_hash(struct ahash_request *req, int out)
  164. {
  165. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  166. u32 *hash = (u32 *)ctx->digest;
  167. int i;
  168. /* MD5 is almost unused. So copy sha1 size to reduce code */
  169. for (i = 0; i < SHA1_DIGEST_SIZE / sizeof(u32); i++) {
  170. if (out)
  171. hash[i] = omap_sham_read(ctx->dd,
  172. SHA_REG_DIGEST(i));
  173. else
  174. omap_sham_write(ctx->dd,
  175. SHA_REG_DIGEST(i), hash[i]);
  176. }
  177. }
  178. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  179. {
  180. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  181. u32 *in = (u32 *)ctx->digest;
  182. u32 *hash = (u32 *)req->result;
  183. int i;
  184. if (!hash)
  185. return;
  186. if (likely(ctx->flags & BIT(FLAGS_SHA1))) {
  187. /* SHA1 results are in big endian */
  188. for (i = 0; i < SHA1_DIGEST_SIZE / sizeof(u32); i++)
  189. hash[i] = be32_to_cpu(in[i]);
  190. } else {
  191. /* MD5 results are in little endian */
  192. for (i = 0; i < MD5_DIGEST_SIZE / sizeof(u32); i++)
  193. hash[i] = le32_to_cpu(in[i]);
  194. }
  195. }
  196. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  197. {
  198. clk_enable(dd->iclk);
  199. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  200. omap_sham_write_mask(dd, SHA_REG_MASK,
  201. SHA_REG_MASK_SOFTRESET, SHA_REG_MASK_SOFTRESET);
  202. if (omap_sham_wait(dd, SHA_REG_SYSSTATUS,
  203. SHA_REG_SYSSTATUS_RESETDONE))
  204. return -ETIMEDOUT;
  205. set_bit(FLAGS_INIT, &dd->flags);
  206. dd->err = 0;
  207. }
  208. return 0;
  209. }
  210. static void omap_sham_write_ctrl(struct omap_sham_dev *dd, size_t length,
  211. int final, int dma)
  212. {
  213. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  214. u32 val = length << 5, mask;
  215. if (likely(ctx->digcnt))
  216. omap_sham_write(dd, SHA_REG_DIGCNT, ctx->digcnt);
  217. omap_sham_write_mask(dd, SHA_REG_MASK,
  218. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  219. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  220. /*
  221. * Setting ALGO_CONST only for the first iteration
  222. * and CLOSE_HASH only for the last one.
  223. */
  224. if (ctx->flags & BIT(FLAGS_SHA1))
  225. val |= SHA_REG_CTRL_ALGO;
  226. if (!ctx->digcnt)
  227. val |= SHA_REG_CTRL_ALGO_CONST;
  228. if (final)
  229. val |= SHA_REG_CTRL_CLOSE_HASH;
  230. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  231. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  232. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  233. }
  234. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  235. size_t length, int final)
  236. {
  237. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  238. int count, len32;
  239. const u32 *buffer = (const u32 *)buf;
  240. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  241. ctx->digcnt, length, final);
  242. omap_sham_write_ctrl(dd, length, final, 0);
  243. /* should be non-zero before next lines to disable clocks later */
  244. ctx->digcnt += length;
  245. if (omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY))
  246. return -ETIMEDOUT;
  247. if (final)
  248. set_bit(FLAGS_FINAL, &ctx->flags); /* catch last interrupt */
  249. len32 = DIV_ROUND_UP(length, sizeof(u32));
  250. for (count = 0; count < len32; count++)
  251. omap_sham_write(dd, SHA_REG_DIN(count), buffer[count]);
  252. return -EINPROGRESS;
  253. }
  254. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  255. size_t length, int final)
  256. {
  257. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  258. int len32;
  259. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  260. ctx->digcnt, length, final);
  261. len32 = DIV_ROUND_UP(length, sizeof(u32));
  262. omap_set_dma_transfer_params(dd->dma_lch, OMAP_DMA_DATA_TYPE_S32, len32,
  263. 1, OMAP_DMA_SYNC_PACKET, dd->dma,
  264. OMAP_DMA_DST_SYNC_PREFETCH);
  265. omap_set_dma_src_params(dd->dma_lch, 0, OMAP_DMA_AMODE_POST_INC,
  266. dma_addr, 0, 0);
  267. omap_sham_write_ctrl(dd, length, final, 1);
  268. ctx->digcnt += length;
  269. if (final)
  270. set_bit(FLAGS_FINAL, &ctx->flags); /* catch last interrupt */
  271. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  272. omap_start_dma(dd->dma_lch);
  273. return -EINPROGRESS;
  274. }
  275. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  276. const u8 *data, size_t length)
  277. {
  278. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  279. count = min(count, ctx->total);
  280. if (count <= 0)
  281. return 0;
  282. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  283. ctx->bufcnt += count;
  284. return count;
  285. }
  286. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  287. {
  288. size_t count;
  289. while (ctx->sg) {
  290. count = omap_sham_append_buffer(ctx,
  291. sg_virt(ctx->sg) + ctx->offset,
  292. ctx->sg->length - ctx->offset);
  293. if (!count)
  294. break;
  295. ctx->offset += count;
  296. ctx->total -= count;
  297. if (ctx->offset == ctx->sg->length) {
  298. ctx->sg = sg_next(ctx->sg);
  299. if (ctx->sg)
  300. ctx->offset = 0;
  301. else
  302. ctx->total = 0;
  303. }
  304. }
  305. return 0;
  306. }
  307. static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
  308. struct omap_sham_reqctx *ctx,
  309. size_t length, int final)
  310. {
  311. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  312. DMA_TO_DEVICE);
  313. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  314. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  315. return -EINVAL;
  316. }
  317. ctx->flags &= ~BIT(FLAGS_SG);
  318. /* next call does not fail... so no unmap in the case of error */
  319. return omap_sham_xmit_dma(dd, ctx->dma_addr, length, final);
  320. }
  321. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  322. {
  323. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  324. unsigned int final;
  325. size_t count;
  326. omap_sham_append_sg(ctx);
  327. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  328. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  329. ctx->bufcnt, ctx->digcnt, final);
  330. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  331. count = ctx->bufcnt;
  332. ctx->bufcnt = 0;
  333. return omap_sham_xmit_dma_map(dd, ctx, count, final);
  334. }
  335. return 0;
  336. }
  337. /* Start address alignment */
  338. #define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
  339. /* SHA1 block size alignment */
  340. #define SG_SA(sg) (IS_ALIGNED(sg->length, SHA1_MD5_BLOCK_SIZE))
  341. static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
  342. {
  343. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  344. unsigned int length, final, tail;
  345. struct scatterlist *sg;
  346. if (!ctx->total)
  347. return 0;
  348. if (ctx->bufcnt || ctx->offset)
  349. return omap_sham_update_dma_slow(dd);
  350. dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
  351. ctx->digcnt, ctx->bufcnt, ctx->total);
  352. sg = ctx->sg;
  353. if (!SG_AA(sg))
  354. return omap_sham_update_dma_slow(dd);
  355. if (!sg_is_last(sg) && !SG_SA(sg))
  356. /* size is not SHA1_BLOCK_SIZE aligned */
  357. return omap_sham_update_dma_slow(dd);
  358. length = min(ctx->total, sg->length);
  359. if (sg_is_last(sg)) {
  360. if (!(ctx->flags & BIT(FLAGS_FINUP))) {
  361. /* not last sg must be SHA1_MD5_BLOCK_SIZE aligned */
  362. tail = length & (SHA1_MD5_BLOCK_SIZE - 1);
  363. /* without finup() we need one block to close hash */
  364. if (!tail)
  365. tail = SHA1_MD5_BLOCK_SIZE;
  366. length -= tail;
  367. }
  368. }
  369. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  370. dev_err(dd->dev, "dma_map_sg error\n");
  371. return -EINVAL;
  372. }
  373. ctx->flags |= BIT(FLAGS_SG);
  374. ctx->total -= length;
  375. ctx->offset = length; /* offset where to start slow */
  376. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  377. /* next call does not fail... so no unmap in the case of error */
  378. return omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final);
  379. }
  380. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  381. {
  382. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  383. int bufcnt;
  384. omap_sham_append_sg(ctx);
  385. bufcnt = ctx->bufcnt;
  386. ctx->bufcnt = 0;
  387. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, 1);
  388. }
  389. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  390. {
  391. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  392. omap_stop_dma(dd->dma_lch);
  393. if (ctx->flags & BIT(FLAGS_SG)) {
  394. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  395. if (ctx->sg->length == ctx->offset) {
  396. ctx->sg = sg_next(ctx->sg);
  397. if (ctx->sg)
  398. ctx->offset = 0;
  399. }
  400. } else {
  401. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  402. DMA_TO_DEVICE);
  403. }
  404. return 0;
  405. }
  406. static int omap_sham_init(struct ahash_request *req)
  407. {
  408. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  409. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  410. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  411. struct omap_sham_dev *dd = NULL, *tmp;
  412. spin_lock_bh(&sham.lock);
  413. if (!tctx->dd) {
  414. list_for_each_entry(tmp, &sham.dev_list, list) {
  415. dd = tmp;
  416. break;
  417. }
  418. tctx->dd = dd;
  419. } else {
  420. dd = tctx->dd;
  421. }
  422. spin_unlock_bh(&sham.lock);
  423. ctx->dd = dd;
  424. ctx->flags = 0;
  425. dev_dbg(dd->dev, "init: digest size: %d\n",
  426. crypto_ahash_digestsize(tfm));
  427. if (crypto_ahash_digestsize(tfm) == SHA1_DIGEST_SIZE)
  428. ctx->flags |= BIT(FLAGS_SHA1);
  429. ctx->bufcnt = 0;
  430. ctx->digcnt = 0;
  431. ctx->buflen = BUFLEN;
  432. if (tctx->flags & BIT(FLAGS_HMAC)) {
  433. struct omap_sham_hmac_ctx *bctx = tctx->base;
  434. memcpy(ctx->buffer, bctx->ipad, SHA1_MD5_BLOCK_SIZE);
  435. ctx->bufcnt = SHA1_MD5_BLOCK_SIZE;
  436. ctx->flags |= BIT(FLAGS_HMAC);
  437. }
  438. return 0;
  439. }
  440. static int omap_sham_update_req(struct omap_sham_dev *dd)
  441. {
  442. struct ahash_request *req = dd->req;
  443. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  444. int err;
  445. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  446. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  447. if (ctx->flags & BIT(FLAGS_CPU))
  448. err = omap_sham_update_cpu(dd);
  449. else
  450. err = omap_sham_update_dma_start(dd);
  451. /* wait for dma completion before can take more data */
  452. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  453. return err;
  454. }
  455. static int omap_sham_final_req(struct omap_sham_dev *dd)
  456. {
  457. struct ahash_request *req = dd->req;
  458. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  459. int err = 0, use_dma = 1;
  460. if (ctx->bufcnt <= 64)
  461. /* faster to handle last block with cpu */
  462. use_dma = 0;
  463. if (use_dma)
  464. err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
  465. else
  466. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  467. ctx->bufcnt = 0;
  468. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  469. return err;
  470. }
  471. static int omap_sham_finish_hmac(struct ahash_request *req)
  472. {
  473. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  474. struct omap_sham_hmac_ctx *bctx = tctx->base;
  475. int bs = crypto_shash_blocksize(bctx->shash);
  476. int ds = crypto_shash_digestsize(bctx->shash);
  477. struct {
  478. struct shash_desc shash;
  479. char ctx[crypto_shash_descsize(bctx->shash)];
  480. } desc;
  481. desc.shash.tfm = bctx->shash;
  482. desc.shash.flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  483. return crypto_shash_init(&desc.shash) ?:
  484. crypto_shash_update(&desc.shash, bctx->opad, bs) ?:
  485. crypto_shash_finup(&desc.shash, req->result, ds, req->result);
  486. }
  487. static int omap_sham_finish(struct ahash_request *req)
  488. {
  489. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  490. struct omap_sham_dev *dd = ctx->dd;
  491. int err = 0;
  492. if (ctx->digcnt) {
  493. omap_sham_copy_ready_hash(req);
  494. if (ctx->flags & BIT(FLAGS_HMAC))
  495. err = omap_sham_finish_hmac(req);
  496. }
  497. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  498. return err;
  499. }
  500. static void omap_sham_finish_req(struct ahash_request *req, int err)
  501. {
  502. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  503. struct omap_sham_dev *dd = ctx->dd;
  504. if (!err) {
  505. omap_sham_copy_hash(req, 1);
  506. if (test_bit(FLAGS_FINAL, &ctx->flags))
  507. err = omap_sham_finish(req);
  508. } else {
  509. ctx->flags |= BIT(FLAGS_ERROR);
  510. }
  511. clk_disable(dd->iclk);
  512. dd->flags &= ~BIT(FLAGS_BUSY);
  513. if (req->base.complete)
  514. req->base.complete(&req->base, err);
  515. }
  516. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  517. struct ahash_request *req)
  518. {
  519. struct crypto_async_request *async_req, *backlog;
  520. struct omap_sham_reqctx *ctx;
  521. unsigned long flags;
  522. int err = 0, ret = 0;
  523. spin_lock_irqsave(&dd->lock, flags);
  524. if (req)
  525. ret = ahash_enqueue_request(&dd->queue, req);
  526. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  527. spin_unlock_irqrestore(&dd->lock, flags);
  528. return ret;
  529. }
  530. backlog = crypto_get_backlog(&dd->queue);
  531. async_req = crypto_dequeue_request(&dd->queue);
  532. if (async_req)
  533. set_bit(FLAGS_BUSY, &dd->flags);
  534. spin_unlock_irqrestore(&dd->lock, flags);
  535. if (!async_req)
  536. return ret;
  537. if (backlog)
  538. backlog->complete(backlog, -EINPROGRESS);
  539. req = ahash_request_cast(async_req);
  540. dd->req = req;
  541. ctx = ahash_request_ctx(req);
  542. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  543. ctx->op, req->nbytes);
  544. err = omap_sham_hw_init(dd);
  545. if (err)
  546. goto err1;
  547. omap_set_dma_dest_params(dd->dma_lch, 0,
  548. OMAP_DMA_AMODE_CONSTANT,
  549. dd->phys_base + SHA_REG_DIN(0), 0, 16);
  550. omap_set_dma_dest_burst_mode(dd->dma_lch,
  551. OMAP_DMA_DATA_BURST_16);
  552. omap_set_dma_src_burst_mode(dd->dma_lch,
  553. OMAP_DMA_DATA_BURST_4);
  554. if (ctx->digcnt)
  555. /* request has changed - restore hash */
  556. omap_sham_copy_hash(req, 0);
  557. if (ctx->op == OP_UPDATE) {
  558. err = omap_sham_update_req(dd);
  559. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  560. /* no final() after finup() */
  561. err = omap_sham_final_req(dd);
  562. } else if (ctx->op == OP_FINAL) {
  563. err = omap_sham_final_req(dd);
  564. }
  565. err1:
  566. if (err != -EINPROGRESS) {
  567. /* done_task will not finish it, so do it here */
  568. omap_sham_finish_req(req, err);
  569. tasklet_schedule(&dd->queue_task);
  570. }
  571. dev_dbg(dd->dev, "exit, err: %d\n", err);
  572. return ret;
  573. }
  574. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  575. {
  576. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  577. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  578. struct omap_sham_dev *dd = tctx->dd;
  579. ctx->op = op;
  580. return omap_sham_handle_queue(dd, req);
  581. }
  582. static int omap_sham_update(struct ahash_request *req)
  583. {
  584. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  585. if (!req->nbytes)
  586. return 0;
  587. ctx->total = req->nbytes;
  588. ctx->sg = req->src;
  589. ctx->offset = 0;
  590. if (ctx->flags & BIT(FLAGS_FINUP)) {
  591. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  592. /*
  593. * OMAP HW accel works only with buffers >= 9
  594. * will switch to bypass in final()
  595. * final has the same request and data
  596. */
  597. omap_sham_append_sg(ctx);
  598. return 0;
  599. } else if (ctx->bufcnt + ctx->total <= SHA1_MD5_BLOCK_SIZE) {
  600. /*
  601. * faster to use CPU for short transfers
  602. */
  603. ctx->flags |= BIT(FLAGS_CPU);
  604. }
  605. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  606. omap_sham_append_sg(ctx);
  607. return 0;
  608. }
  609. return omap_sham_enqueue(req, OP_UPDATE);
  610. }
  611. static int omap_sham_shash_digest(struct crypto_shash *shash, u32 flags,
  612. const u8 *data, unsigned int len, u8 *out)
  613. {
  614. struct {
  615. struct shash_desc shash;
  616. char ctx[crypto_shash_descsize(shash)];
  617. } desc;
  618. desc.shash.tfm = shash;
  619. desc.shash.flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  620. return crypto_shash_digest(&desc.shash, data, len, out);
  621. }
  622. static int omap_sham_final_shash(struct ahash_request *req)
  623. {
  624. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  625. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  626. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  627. ctx->buffer, ctx->bufcnt, req->result);
  628. }
  629. static int omap_sham_final(struct ahash_request *req)
  630. {
  631. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  632. ctx->flags |= BIT(FLAGS_FINUP);
  633. if (ctx->flags & BIT(FLAGS_ERROR))
  634. return 0; /* uncompleted hash is not needed */
  635. /* OMAP HW accel works only with buffers >= 9 */
  636. /* HMAC is always >= 9 because ipad == block size */
  637. if ((ctx->digcnt + ctx->bufcnt) < 9)
  638. return omap_sham_final_shash(req);
  639. else if (ctx->bufcnt)
  640. return omap_sham_enqueue(req, OP_FINAL);
  641. /* copy ready hash (+ finalize hmac) */
  642. return omap_sham_finish(req);
  643. }
  644. static int omap_sham_finup(struct ahash_request *req)
  645. {
  646. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  647. int err1, err2;
  648. ctx->flags |= BIT(FLAGS_FINUP);
  649. err1 = omap_sham_update(req);
  650. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  651. return err1;
  652. /*
  653. * final() has to be always called to cleanup resources
  654. * even if udpate() failed, except EINPROGRESS
  655. */
  656. err2 = omap_sham_final(req);
  657. return err1 ?: err2;
  658. }
  659. static int omap_sham_digest(struct ahash_request *req)
  660. {
  661. return omap_sham_init(req) ?: omap_sham_finup(req);
  662. }
  663. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  664. unsigned int keylen)
  665. {
  666. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  667. struct omap_sham_hmac_ctx *bctx = tctx->base;
  668. int bs = crypto_shash_blocksize(bctx->shash);
  669. int ds = crypto_shash_digestsize(bctx->shash);
  670. int err, i;
  671. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  672. if (err)
  673. return err;
  674. if (keylen > bs) {
  675. err = omap_sham_shash_digest(bctx->shash,
  676. crypto_shash_get_flags(bctx->shash),
  677. key, keylen, bctx->ipad);
  678. if (err)
  679. return err;
  680. keylen = ds;
  681. } else {
  682. memcpy(bctx->ipad, key, keylen);
  683. }
  684. memset(bctx->ipad + keylen, 0, bs - keylen);
  685. memcpy(bctx->opad, bctx->ipad, bs);
  686. for (i = 0; i < bs; i++) {
  687. bctx->ipad[i] ^= 0x36;
  688. bctx->opad[i] ^= 0x5c;
  689. }
  690. return err;
  691. }
  692. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  693. {
  694. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  695. const char *alg_name = crypto_tfm_alg_name(tfm);
  696. /* Allocate a fallback and abort if it failed. */
  697. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  698. CRYPTO_ALG_NEED_FALLBACK);
  699. if (IS_ERR(tctx->fallback)) {
  700. pr_err("omap-sham: fallback driver '%s' "
  701. "could not be loaded.\n", alg_name);
  702. return PTR_ERR(tctx->fallback);
  703. }
  704. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  705. sizeof(struct omap_sham_reqctx) + BUFLEN);
  706. if (alg_base) {
  707. struct omap_sham_hmac_ctx *bctx = tctx->base;
  708. tctx->flags |= BIT(FLAGS_HMAC);
  709. bctx->shash = crypto_alloc_shash(alg_base, 0,
  710. CRYPTO_ALG_NEED_FALLBACK);
  711. if (IS_ERR(bctx->shash)) {
  712. pr_err("omap-sham: base driver '%s' "
  713. "could not be loaded.\n", alg_base);
  714. crypto_free_shash(tctx->fallback);
  715. return PTR_ERR(bctx->shash);
  716. }
  717. }
  718. return 0;
  719. }
  720. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  721. {
  722. return omap_sham_cra_init_alg(tfm, NULL);
  723. }
  724. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  725. {
  726. return omap_sham_cra_init_alg(tfm, "sha1");
  727. }
  728. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  729. {
  730. return omap_sham_cra_init_alg(tfm, "md5");
  731. }
  732. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  733. {
  734. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  735. crypto_free_shash(tctx->fallback);
  736. tctx->fallback = NULL;
  737. if (tctx->flags & BIT(FLAGS_HMAC)) {
  738. struct omap_sham_hmac_ctx *bctx = tctx->base;
  739. crypto_free_shash(bctx->shash);
  740. }
  741. }
  742. static struct ahash_alg algs[] = {
  743. {
  744. .init = omap_sham_init,
  745. .update = omap_sham_update,
  746. .final = omap_sham_final,
  747. .finup = omap_sham_finup,
  748. .digest = omap_sham_digest,
  749. .halg.digestsize = SHA1_DIGEST_SIZE,
  750. .halg.base = {
  751. .cra_name = "sha1",
  752. .cra_driver_name = "omap-sha1",
  753. .cra_priority = 100,
  754. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  755. CRYPTO_ALG_ASYNC |
  756. CRYPTO_ALG_NEED_FALLBACK,
  757. .cra_blocksize = SHA1_BLOCK_SIZE,
  758. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  759. .cra_alignmask = 0,
  760. .cra_module = THIS_MODULE,
  761. .cra_init = omap_sham_cra_init,
  762. .cra_exit = omap_sham_cra_exit,
  763. }
  764. },
  765. {
  766. .init = omap_sham_init,
  767. .update = omap_sham_update,
  768. .final = omap_sham_final,
  769. .finup = omap_sham_finup,
  770. .digest = omap_sham_digest,
  771. .halg.digestsize = MD5_DIGEST_SIZE,
  772. .halg.base = {
  773. .cra_name = "md5",
  774. .cra_driver_name = "omap-md5",
  775. .cra_priority = 100,
  776. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  777. CRYPTO_ALG_ASYNC |
  778. CRYPTO_ALG_NEED_FALLBACK,
  779. .cra_blocksize = SHA1_BLOCK_SIZE,
  780. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  781. .cra_alignmask = OMAP_ALIGN_MASK,
  782. .cra_module = THIS_MODULE,
  783. .cra_init = omap_sham_cra_init,
  784. .cra_exit = omap_sham_cra_exit,
  785. }
  786. },
  787. {
  788. .init = omap_sham_init,
  789. .update = omap_sham_update,
  790. .final = omap_sham_final,
  791. .finup = omap_sham_finup,
  792. .digest = omap_sham_digest,
  793. .setkey = omap_sham_setkey,
  794. .halg.digestsize = SHA1_DIGEST_SIZE,
  795. .halg.base = {
  796. .cra_name = "hmac(sha1)",
  797. .cra_driver_name = "omap-hmac-sha1",
  798. .cra_priority = 100,
  799. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  800. CRYPTO_ALG_ASYNC |
  801. CRYPTO_ALG_NEED_FALLBACK,
  802. .cra_blocksize = SHA1_BLOCK_SIZE,
  803. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  804. sizeof(struct omap_sham_hmac_ctx),
  805. .cra_alignmask = OMAP_ALIGN_MASK,
  806. .cra_module = THIS_MODULE,
  807. .cra_init = omap_sham_cra_sha1_init,
  808. .cra_exit = omap_sham_cra_exit,
  809. }
  810. },
  811. {
  812. .init = omap_sham_init,
  813. .update = omap_sham_update,
  814. .final = omap_sham_final,
  815. .finup = omap_sham_finup,
  816. .digest = omap_sham_digest,
  817. .setkey = omap_sham_setkey,
  818. .halg.digestsize = MD5_DIGEST_SIZE,
  819. .halg.base = {
  820. .cra_name = "hmac(md5)",
  821. .cra_driver_name = "omap-hmac-md5",
  822. .cra_priority = 100,
  823. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  824. CRYPTO_ALG_ASYNC |
  825. CRYPTO_ALG_NEED_FALLBACK,
  826. .cra_blocksize = SHA1_BLOCK_SIZE,
  827. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  828. sizeof(struct omap_sham_hmac_ctx),
  829. .cra_alignmask = OMAP_ALIGN_MASK,
  830. .cra_module = THIS_MODULE,
  831. .cra_init = omap_sham_cra_md5_init,
  832. .cra_exit = omap_sham_cra_exit,
  833. }
  834. }
  835. };
  836. static void omap_sham_done_task(unsigned long data)
  837. {
  838. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  839. struct ahash_request *req = dd->req;
  840. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  841. int ready = 0, err = 0;
  842. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &ctx->flags))
  843. ready = 1;
  844. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  845. omap_sham_update_dma_stop(dd);
  846. if (!dd->err)
  847. err = omap_sham_update_dma_start(dd);
  848. }
  849. err = dd->err ? : err;
  850. if (err != -EINPROGRESS && (ready || err)) {
  851. dev_dbg(dd->dev, "update done: err: %d\n", err);
  852. /* finish curent request */
  853. omap_sham_finish_req(req, err);
  854. /* start new request */
  855. omap_sham_handle_queue(dd, NULL);
  856. }
  857. }
  858. static void omap_sham_queue_task(unsigned long data)
  859. {
  860. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  861. omap_sham_handle_queue(dd, NULL);
  862. }
  863. static irqreturn_t omap_sham_irq(int irq, void *dev_id)
  864. {
  865. struct omap_sham_dev *dd = dev_id;
  866. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  867. if (!ctx) {
  868. dev_err(dd->dev, "unknown interrupt.\n");
  869. return IRQ_HANDLED;
  870. }
  871. if (unlikely(test_bit(FLAGS_FINAL, &ctx->flags)))
  872. /* final -> allow device to go to power-saving mode */
  873. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  874. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  875. SHA_REG_CTRL_OUTPUT_READY);
  876. omap_sham_read(dd, SHA_REG_CTRL);
  877. set_bit(FLAGS_OUTPUT_READY, &ctx->flags);
  878. dd->err = 0;
  879. tasklet_schedule(&dd->done_task);
  880. return IRQ_HANDLED;
  881. }
  882. static void omap_sham_dma_callback(int lch, u16 ch_status, void *data)
  883. {
  884. struct omap_sham_dev *dd = data;
  885. if (ch_status != OMAP_DMA_BLOCK_IRQ) {
  886. pr_err("omap-sham DMA error status: 0x%hx\n", ch_status);
  887. dd->err = -EIO;
  888. clear_bit(FLAGS_INIT, &dd->flags);/* request to re-initialize */
  889. }
  890. tasklet_schedule(&dd->done_task);
  891. }
  892. static int omap_sham_dma_init(struct omap_sham_dev *dd)
  893. {
  894. int err;
  895. dd->dma_lch = -1;
  896. err = omap_request_dma(dd->dma, dev_name(dd->dev),
  897. omap_sham_dma_callback, dd, &dd->dma_lch);
  898. if (err) {
  899. dev_err(dd->dev, "Unable to request DMA channel\n");
  900. return err;
  901. }
  902. return 0;
  903. }
  904. static void omap_sham_dma_cleanup(struct omap_sham_dev *dd)
  905. {
  906. if (dd->dma_lch >= 0) {
  907. omap_free_dma(dd->dma_lch);
  908. dd->dma_lch = -1;
  909. }
  910. }
  911. static int __devinit omap_sham_probe(struct platform_device *pdev)
  912. {
  913. struct omap_sham_dev *dd;
  914. struct device *dev = &pdev->dev;
  915. struct resource *res;
  916. int err, i, j;
  917. dd = kzalloc(sizeof(struct omap_sham_dev), GFP_KERNEL);
  918. if (dd == NULL) {
  919. dev_err(dev, "unable to alloc data struct.\n");
  920. err = -ENOMEM;
  921. goto data_err;
  922. }
  923. dd->dev = dev;
  924. platform_set_drvdata(pdev, dd);
  925. INIT_LIST_HEAD(&dd->list);
  926. spin_lock_init(&dd->lock);
  927. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  928. tasklet_init(&dd->queue_task, omap_sham_queue_task, (unsigned long)dd);
  929. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  930. dd->irq = -1;
  931. /* Get the base address */
  932. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  933. if (!res) {
  934. dev_err(dev, "no MEM resource info\n");
  935. err = -ENODEV;
  936. goto res_err;
  937. }
  938. dd->phys_base = res->start;
  939. /* Get the DMA */
  940. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  941. if (!res) {
  942. dev_err(dev, "no DMA resource info\n");
  943. err = -ENODEV;
  944. goto res_err;
  945. }
  946. dd->dma = res->start;
  947. /* Get the IRQ */
  948. dd->irq = platform_get_irq(pdev, 0);
  949. if (dd->irq < 0) {
  950. dev_err(dev, "no IRQ resource info\n");
  951. err = dd->irq;
  952. goto res_err;
  953. }
  954. err = request_irq(dd->irq, omap_sham_irq,
  955. IRQF_TRIGGER_LOW, dev_name(dev), dd);
  956. if (err) {
  957. dev_err(dev, "unable to request irq.\n");
  958. goto res_err;
  959. }
  960. err = omap_sham_dma_init(dd);
  961. if (err)
  962. goto dma_err;
  963. /* Initializing the clock */
  964. dd->iclk = clk_get(dev, "ick");
  965. if (IS_ERR(dd->iclk)) {
  966. dev_err(dev, "clock intialization failed.\n");
  967. err = PTR_ERR(dd->iclk);
  968. goto clk_err;
  969. }
  970. dd->io_base = ioremap(dd->phys_base, SZ_4K);
  971. if (!dd->io_base) {
  972. dev_err(dev, "can't ioremap\n");
  973. err = -ENOMEM;
  974. goto io_err;
  975. }
  976. clk_enable(dd->iclk);
  977. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  978. (omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MAJOR) >> 4,
  979. omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MINOR);
  980. clk_disable(dd->iclk);
  981. spin_lock(&sham.lock);
  982. list_add_tail(&dd->list, &sham.dev_list);
  983. spin_unlock(&sham.lock);
  984. for (i = 0; i < ARRAY_SIZE(algs); i++) {
  985. err = crypto_register_ahash(&algs[i]);
  986. if (err)
  987. goto err_algs;
  988. }
  989. return 0;
  990. err_algs:
  991. for (j = 0; j < i; j++)
  992. crypto_unregister_ahash(&algs[j]);
  993. iounmap(dd->io_base);
  994. io_err:
  995. clk_put(dd->iclk);
  996. clk_err:
  997. omap_sham_dma_cleanup(dd);
  998. dma_err:
  999. if (dd->irq >= 0)
  1000. free_irq(dd->irq, dd);
  1001. res_err:
  1002. kfree(dd);
  1003. dd = NULL;
  1004. data_err:
  1005. dev_err(dev, "initialization failed.\n");
  1006. return err;
  1007. }
  1008. static int __devexit omap_sham_remove(struct platform_device *pdev)
  1009. {
  1010. static struct omap_sham_dev *dd;
  1011. int i;
  1012. dd = platform_get_drvdata(pdev);
  1013. if (!dd)
  1014. return -ENODEV;
  1015. spin_lock(&sham.lock);
  1016. list_del(&dd->list);
  1017. spin_unlock(&sham.lock);
  1018. for (i = 0; i < ARRAY_SIZE(algs); i++)
  1019. crypto_unregister_ahash(&algs[i]);
  1020. tasklet_kill(&dd->done_task);
  1021. tasklet_kill(&dd->queue_task);
  1022. iounmap(dd->io_base);
  1023. clk_put(dd->iclk);
  1024. omap_sham_dma_cleanup(dd);
  1025. if (dd->irq >= 0)
  1026. free_irq(dd->irq, dd);
  1027. kfree(dd);
  1028. dd = NULL;
  1029. return 0;
  1030. }
  1031. static struct platform_driver omap_sham_driver = {
  1032. .probe = omap_sham_probe,
  1033. .remove = omap_sham_remove,
  1034. .driver = {
  1035. .name = "omap-sham",
  1036. .owner = THIS_MODULE,
  1037. },
  1038. };
  1039. static int __init omap_sham_mod_init(void)
  1040. {
  1041. pr_info("loading %s driver\n", "omap-sham");
  1042. if (!cpu_class_is_omap2() ||
  1043. (omap_type() != OMAP2_DEVICE_TYPE_SEC &&
  1044. omap_type() != OMAP2_DEVICE_TYPE_EMU)) {
  1045. pr_err("Unsupported cpu\n");
  1046. return -ENODEV;
  1047. }
  1048. return platform_driver_register(&omap_sham_driver);
  1049. }
  1050. static void __exit omap_sham_mod_exit(void)
  1051. {
  1052. platform_driver_unregister(&omap_sham_driver);
  1053. }
  1054. module_init(omap_sham_mod_init);
  1055. module_exit(omap_sham_mod_exit);
  1056. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1057. MODULE_LICENSE("GPL v2");
  1058. MODULE_AUTHOR("Dmitry Kasatkin");