rt2800lib.c 105 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  184. const u8 command, const u8 token,
  185. const u8 arg0, const u8 arg1)
  186. {
  187. u32 reg;
  188. /*
  189. * SOC devices don't support MCU requests.
  190. */
  191. if (rt2x00_is_soc(rt2x00dev))
  192. return;
  193. mutex_lock(&rt2x00dev->csr_mutex);
  194. /*
  195. * Wait until the MCU becomes available, afterwards we
  196. * can safely write the new data into the register.
  197. */
  198. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  201. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  202. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  203. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  204. reg = 0;
  205. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  206. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  207. }
  208. mutex_unlock(&rt2x00dev->csr_mutex);
  209. }
  210. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  211. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  212. {
  213. unsigned int i;
  214. u32 reg;
  215. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  216. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  217. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  218. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  219. return 0;
  220. msleep(1);
  221. }
  222. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  223. return -EACCES;
  224. }
  225. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  226. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  227. {
  228. u16 fw_crc;
  229. u16 crc;
  230. /*
  231. * The last 2 bytes in the firmware array are the crc checksum itself,
  232. * this means that we should never pass those 2 bytes to the crc
  233. * algorithm.
  234. */
  235. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  236. /*
  237. * Use the crc ccitt algorithm.
  238. * This will return the same value as the legacy driver which
  239. * used bit ordering reversion on the both the firmware bytes
  240. * before input input as well as on the final output.
  241. * Obviously using crc ccitt directly is much more efficient.
  242. */
  243. crc = crc_ccitt(~0, data, len - 2);
  244. /*
  245. * There is a small difference between the crc-itu-t + bitrev and
  246. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  247. * will be swapped, use swab16 to convert the crc to the correct
  248. * value.
  249. */
  250. crc = swab16(crc);
  251. return fw_crc == crc;
  252. }
  253. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  254. const u8 *data, const size_t len)
  255. {
  256. size_t offset = 0;
  257. size_t fw_len;
  258. bool multiple;
  259. /*
  260. * PCI(e) & SOC devices require firmware with a length
  261. * of 8kb. USB devices require firmware files with a length
  262. * of 4kb. Certain USB chipsets however require different firmware,
  263. * which Ralink only provides attached to the original firmware
  264. * file. Thus for USB devices, firmware files have a length
  265. * which is a multiple of 4kb.
  266. */
  267. if (rt2x00_is_usb(rt2x00dev)) {
  268. fw_len = 4096;
  269. multiple = true;
  270. } else {
  271. fw_len = 8192;
  272. multiple = true;
  273. }
  274. /*
  275. * Validate the firmware length
  276. */
  277. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  278. return FW_BAD_LENGTH;
  279. /*
  280. * Check if the chipset requires one of the upper parts
  281. * of the firmware.
  282. */
  283. if (rt2x00_is_usb(rt2x00dev) &&
  284. !rt2x00_rt(rt2x00dev, RT2860) &&
  285. !rt2x00_rt(rt2x00dev, RT2872) &&
  286. !rt2x00_rt(rt2x00dev, RT3070) &&
  287. ((len / fw_len) == 1))
  288. return FW_BAD_VERSION;
  289. /*
  290. * 8kb firmware files must be checked as if it were
  291. * 2 separate firmware files.
  292. */
  293. while (offset < len) {
  294. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  295. return FW_BAD_CRC;
  296. offset += fw_len;
  297. }
  298. return FW_OK;
  299. }
  300. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  301. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  302. const u8 *data, const size_t len)
  303. {
  304. unsigned int i;
  305. u32 reg;
  306. /*
  307. * Wait for stable hardware.
  308. */
  309. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  310. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  311. if (reg && reg != ~0)
  312. break;
  313. msleep(1);
  314. }
  315. if (i == REGISTER_BUSY_COUNT) {
  316. ERROR(rt2x00dev, "Unstable hardware.\n");
  317. return -EBUSY;
  318. }
  319. if (rt2x00_is_pci(rt2x00dev))
  320. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  321. /*
  322. * Disable DMA, will be reenabled later when enabling
  323. * the radio.
  324. */
  325. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  326. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  327. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  328. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  329. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  330. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  331. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  332. /*
  333. * Write firmware to the device.
  334. */
  335. rt2800_drv_write_firmware(rt2x00dev, data, len);
  336. /*
  337. * Wait for device to stabilize.
  338. */
  339. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  340. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  341. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  342. break;
  343. msleep(1);
  344. }
  345. if (i == REGISTER_BUSY_COUNT) {
  346. ERROR(rt2x00dev, "PBF system register not ready.\n");
  347. return -EBUSY;
  348. }
  349. /*
  350. * Initialize firmware.
  351. */
  352. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  353. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  354. msleep(1);
  355. return 0;
  356. }
  357. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  358. void rt2800_write_tx_data(struct queue_entry *entry,
  359. struct txentry_desc *txdesc)
  360. {
  361. __le32 *txwi = rt2800_drv_get_txwi(entry);
  362. u32 word;
  363. /*
  364. * Initialize TX Info descriptor
  365. */
  366. rt2x00_desc_read(txwi, 0, &word);
  367. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  368. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  369. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  370. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  371. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  372. rt2x00_set_field32(&word, TXWI_W0_TS,
  373. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  374. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  375. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  376. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  377. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  378. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  379. rt2x00_set_field32(&word, TXWI_W0_BW,
  380. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  381. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  382. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  383. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  384. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  385. rt2x00_desc_write(txwi, 0, word);
  386. rt2x00_desc_read(txwi, 1, &word);
  387. rt2x00_set_field32(&word, TXWI_W1_ACK,
  388. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  389. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  390. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  391. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  392. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  393. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  394. txdesc->key_idx : 0xff);
  395. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  396. txdesc->length);
  397. rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->qid + 1);
  398. rt2x00_desc_write(txwi, 1, word);
  399. /*
  400. * Always write 0 to IV/EIV fields, hardware will insert the IV
  401. * from the IVEIV register when TXD_W3_WIV is set to 0.
  402. * When TXD_W3_WIV is set to 1 it will use the IV data
  403. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  404. * crypto entry in the registers should be used to encrypt the frame.
  405. */
  406. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  407. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  408. }
  409. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  410. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
  411. {
  412. int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  413. int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  414. int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  415. u16 eeprom;
  416. u8 offset0;
  417. u8 offset1;
  418. u8 offset2;
  419. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  420. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  421. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  422. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  423. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  424. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  425. } else {
  426. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  427. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  428. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  429. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  430. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  431. }
  432. /*
  433. * Convert the value from the descriptor into the RSSI value
  434. * If the value in the descriptor is 0, it is considered invalid
  435. * and the default (extremely low) rssi value is assumed
  436. */
  437. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  438. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  439. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  440. /*
  441. * mac80211 only accepts a single RSSI value. Calculating the
  442. * average doesn't deliver a fair answer either since -60:-60 would
  443. * be considered equally good as -50:-70 while the second is the one
  444. * which gives less energy...
  445. */
  446. rssi0 = max(rssi0, rssi1);
  447. return max(rssi0, rssi2);
  448. }
  449. void rt2800_process_rxwi(struct queue_entry *entry,
  450. struct rxdone_entry_desc *rxdesc)
  451. {
  452. __le32 *rxwi = (__le32 *) entry->skb->data;
  453. u32 word;
  454. rt2x00_desc_read(rxwi, 0, &word);
  455. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  456. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  457. rt2x00_desc_read(rxwi, 1, &word);
  458. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  459. rxdesc->flags |= RX_FLAG_SHORT_GI;
  460. if (rt2x00_get_field32(word, RXWI_W1_BW))
  461. rxdesc->flags |= RX_FLAG_40MHZ;
  462. /*
  463. * Detect RX rate, always use MCS as signal type.
  464. */
  465. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  466. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  467. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  468. /*
  469. * Mask of 0x8 bit to remove the short preamble flag.
  470. */
  471. if (rxdesc->rate_mode == RATE_MODE_CCK)
  472. rxdesc->signal &= ~0x8;
  473. rt2x00_desc_read(rxwi, 2, &word);
  474. /*
  475. * Convert descriptor AGC value to RSSI value.
  476. */
  477. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  478. /*
  479. * Remove RXWI descriptor from start of buffer.
  480. */
  481. skb_pull(entry->skb, RXWI_DESC_SIZE);
  482. }
  483. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  484. void rt2800_txdone(struct rt2x00_dev *rt2x00dev)
  485. {
  486. struct data_queue *queue;
  487. struct queue_entry *entry;
  488. __le32 *txwi;
  489. struct txdone_entry_desc txdesc;
  490. u32 word;
  491. u32 reg;
  492. int wcid, ack, pid, tx_wcid, tx_ack, tx_pid;
  493. u16 mcs, real_mcs;
  494. int i;
  495. /*
  496. * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
  497. * at most X times and also stop processing once the TX_STA_FIFO_VALID
  498. * flag is not set anymore.
  499. *
  500. * The legacy drivers use X=TX_RING_SIZE but state in a comment
  501. * that the TX_STA_FIFO stack has a size of 16. We stick to our
  502. * tx ring size for now.
  503. */
  504. for (i = 0; i < TX_ENTRIES; i++) {
  505. rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
  506. if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
  507. break;
  508. wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
  509. ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
  510. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
  511. /*
  512. * Skip this entry when it contains an invalid
  513. * queue identication number.
  514. */
  515. if (pid <= 0 || pid > QID_RX)
  516. continue;
  517. queue = rt2x00queue_get_queue(rt2x00dev, pid - 1);
  518. if (unlikely(!queue))
  519. continue;
  520. /*
  521. * Inside each queue, we process each entry in a chronological
  522. * order. We first check that the queue is not empty.
  523. */
  524. entry = NULL;
  525. while (!rt2x00queue_empty(queue)) {
  526. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  527. if (!test_bit(ENTRY_DATA_IO_FAILED, &entry->flags))
  528. break;
  529. rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
  530. }
  531. if (!entry || rt2x00queue_empty(queue))
  532. break;
  533. /*
  534. * Check if we got a match by looking at WCID/ACK/PID
  535. * fields
  536. */
  537. txwi = rt2800_drv_get_txwi(entry);
  538. rt2x00_desc_read(txwi, 1, &word);
  539. tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
  540. tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
  541. tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
  542. if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid))
  543. WARNING(rt2x00dev, "invalid TX_STA_FIFO content");
  544. /*
  545. * Obtain the status about this packet.
  546. */
  547. txdesc.flags = 0;
  548. rt2x00_desc_read(txwi, 0, &word);
  549. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  550. real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
  551. /*
  552. * Ralink has a retry mechanism using a global fallback
  553. * table. We setup this fallback table to try the immediate
  554. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  555. * always contains the MCS used for the last transmission, be
  556. * it successful or not.
  557. */
  558. if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS)) {
  559. /*
  560. * Transmission succeeded. The number of retries is
  561. * mcs - real_mcs
  562. */
  563. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  564. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  565. } else {
  566. /*
  567. * Transmission failed. The number of retries is
  568. * always 7 in this case (for a total number of 8
  569. * frames sent).
  570. */
  571. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  572. txdesc.retry = rt2x00dev->long_retry;
  573. }
  574. /*
  575. * the frame was retried at least once
  576. * -> hw used fallback rates
  577. */
  578. if (txdesc.retry)
  579. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  580. rt2x00lib_txdone(entry, &txdesc);
  581. }
  582. }
  583. EXPORT_SYMBOL_GPL(rt2800_txdone);
  584. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  585. {
  586. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  587. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  588. unsigned int beacon_base;
  589. u32 reg;
  590. /*
  591. * Disable beaconing while we are reloading the beacon data,
  592. * otherwise we might be sending out invalid data.
  593. */
  594. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  595. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  596. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  597. /*
  598. * Add space for the TXWI in front of the skb.
  599. */
  600. skb_push(entry->skb, TXWI_DESC_SIZE);
  601. memset(entry->skb, 0, TXWI_DESC_SIZE);
  602. /*
  603. * Register descriptor details in skb frame descriptor.
  604. */
  605. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  606. skbdesc->desc = entry->skb->data;
  607. skbdesc->desc_len = TXWI_DESC_SIZE;
  608. /*
  609. * Add the TXWI for the beacon to the skb.
  610. */
  611. rt2800_write_tx_data(entry, txdesc);
  612. /*
  613. * Dump beacon to userspace through debugfs.
  614. */
  615. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  616. /*
  617. * Write entire beacon with TXWI to register.
  618. */
  619. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  620. rt2800_register_multiwrite(rt2x00dev, beacon_base,
  621. entry->skb->data, entry->skb->len);
  622. /*
  623. * Enable beaconing again.
  624. */
  625. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  626. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  627. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  628. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  629. /*
  630. * Clean up beacon skb.
  631. */
  632. dev_kfree_skb_any(entry->skb);
  633. entry->skb = NULL;
  634. }
  635. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  636. static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
  637. unsigned int beacon_base)
  638. {
  639. int i;
  640. /*
  641. * For the Beacon base registers we only need to clear
  642. * the whole TXWI which (when set to 0) will invalidate
  643. * the entire beacon.
  644. */
  645. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  646. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  647. }
  648. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  649. const struct rt2x00debug rt2800_rt2x00debug = {
  650. .owner = THIS_MODULE,
  651. .csr = {
  652. .read = rt2800_register_read,
  653. .write = rt2800_register_write,
  654. .flags = RT2X00DEBUGFS_OFFSET,
  655. .word_base = CSR_REG_BASE,
  656. .word_size = sizeof(u32),
  657. .word_count = CSR_REG_SIZE / sizeof(u32),
  658. },
  659. .eeprom = {
  660. .read = rt2x00_eeprom_read,
  661. .write = rt2x00_eeprom_write,
  662. .word_base = EEPROM_BASE,
  663. .word_size = sizeof(u16),
  664. .word_count = EEPROM_SIZE / sizeof(u16),
  665. },
  666. .bbp = {
  667. .read = rt2800_bbp_read,
  668. .write = rt2800_bbp_write,
  669. .word_base = BBP_BASE,
  670. .word_size = sizeof(u8),
  671. .word_count = BBP_SIZE / sizeof(u8),
  672. },
  673. .rf = {
  674. .read = rt2x00_rf_read,
  675. .write = rt2800_rf_write,
  676. .word_base = RF_BASE,
  677. .word_size = sizeof(u32),
  678. .word_count = RF_SIZE / sizeof(u32),
  679. },
  680. };
  681. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  682. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  683. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  684. {
  685. u32 reg;
  686. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  687. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  688. }
  689. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  690. #ifdef CONFIG_RT2X00_LIB_LEDS
  691. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  692. enum led_brightness brightness)
  693. {
  694. struct rt2x00_led *led =
  695. container_of(led_cdev, struct rt2x00_led, led_dev);
  696. unsigned int enabled = brightness != LED_OFF;
  697. unsigned int bg_mode =
  698. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  699. unsigned int polarity =
  700. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  701. EEPROM_FREQ_LED_POLARITY);
  702. unsigned int ledmode =
  703. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  704. EEPROM_FREQ_LED_MODE);
  705. if (led->type == LED_TYPE_RADIO) {
  706. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  707. enabled ? 0x20 : 0);
  708. } else if (led->type == LED_TYPE_ASSOC) {
  709. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  710. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  711. } else if (led->type == LED_TYPE_QUALITY) {
  712. /*
  713. * The brightness is divided into 6 levels (0 - 5),
  714. * The specs tell us the following levels:
  715. * 0, 1 ,3, 7, 15, 31
  716. * to determine the level in a simple way we can simply
  717. * work with bitshifting:
  718. * (1 << level) - 1
  719. */
  720. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  721. (1 << brightness / (LED_FULL / 6)) - 1,
  722. polarity);
  723. }
  724. }
  725. static int rt2800_blink_set(struct led_classdev *led_cdev,
  726. unsigned long *delay_on, unsigned long *delay_off)
  727. {
  728. struct rt2x00_led *led =
  729. container_of(led_cdev, struct rt2x00_led, led_dev);
  730. u32 reg;
  731. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  732. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  733. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  734. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  735. return 0;
  736. }
  737. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  738. struct rt2x00_led *led, enum led_type type)
  739. {
  740. led->rt2x00dev = rt2x00dev;
  741. led->type = type;
  742. led->led_dev.brightness_set = rt2800_brightness_set;
  743. led->led_dev.blink_set = rt2800_blink_set;
  744. led->flags = LED_INITIALIZED;
  745. }
  746. #endif /* CONFIG_RT2X00_LIB_LEDS */
  747. /*
  748. * Configuration handlers.
  749. */
  750. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  751. struct rt2x00lib_crypto *crypto,
  752. struct ieee80211_key_conf *key)
  753. {
  754. struct mac_wcid_entry wcid_entry;
  755. struct mac_iveiv_entry iveiv_entry;
  756. u32 offset;
  757. u32 reg;
  758. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  759. if (crypto->cmd == SET_KEY) {
  760. rt2800_register_read(rt2x00dev, offset, &reg);
  761. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  762. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  763. /*
  764. * Both the cipher as the BSS Idx numbers are split in a main
  765. * value of 3 bits, and a extended field for adding one additional
  766. * bit to the value.
  767. */
  768. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  769. (crypto->cipher & 0x7));
  770. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  771. (crypto->cipher & 0x8) >> 3);
  772. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  773. (crypto->bssidx & 0x7));
  774. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  775. (crypto->bssidx & 0x8) >> 3);
  776. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  777. rt2800_register_write(rt2x00dev, offset, reg);
  778. } else {
  779. rt2800_register_write(rt2x00dev, offset, 0);
  780. }
  781. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  782. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  783. if ((crypto->cipher == CIPHER_TKIP) ||
  784. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  785. (crypto->cipher == CIPHER_AES))
  786. iveiv_entry.iv[3] |= 0x20;
  787. iveiv_entry.iv[3] |= key->keyidx << 6;
  788. rt2800_register_multiwrite(rt2x00dev, offset,
  789. &iveiv_entry, sizeof(iveiv_entry));
  790. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  791. memset(&wcid_entry, 0, sizeof(wcid_entry));
  792. if (crypto->cmd == SET_KEY)
  793. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  794. rt2800_register_multiwrite(rt2x00dev, offset,
  795. &wcid_entry, sizeof(wcid_entry));
  796. }
  797. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  798. struct rt2x00lib_crypto *crypto,
  799. struct ieee80211_key_conf *key)
  800. {
  801. struct hw_key_entry key_entry;
  802. struct rt2x00_field32 field;
  803. u32 offset;
  804. u32 reg;
  805. if (crypto->cmd == SET_KEY) {
  806. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  807. memcpy(key_entry.key, crypto->key,
  808. sizeof(key_entry.key));
  809. memcpy(key_entry.tx_mic, crypto->tx_mic,
  810. sizeof(key_entry.tx_mic));
  811. memcpy(key_entry.rx_mic, crypto->rx_mic,
  812. sizeof(key_entry.rx_mic));
  813. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  814. rt2800_register_multiwrite(rt2x00dev, offset,
  815. &key_entry, sizeof(key_entry));
  816. }
  817. /*
  818. * The cipher types are stored over multiple registers
  819. * starting with SHARED_KEY_MODE_BASE each word will have
  820. * 32 bits and contains the cipher types for 2 bssidx each.
  821. * Using the correct defines correctly will cause overhead,
  822. * so just calculate the correct offset.
  823. */
  824. field.bit_offset = 4 * (key->hw_key_idx % 8);
  825. field.bit_mask = 0x7 << field.bit_offset;
  826. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  827. rt2800_register_read(rt2x00dev, offset, &reg);
  828. rt2x00_set_field32(&reg, field,
  829. (crypto->cmd == SET_KEY) * crypto->cipher);
  830. rt2800_register_write(rt2x00dev, offset, reg);
  831. /*
  832. * Update WCID information
  833. */
  834. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  835. return 0;
  836. }
  837. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  838. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  839. struct rt2x00lib_crypto *crypto,
  840. struct ieee80211_key_conf *key)
  841. {
  842. struct hw_key_entry key_entry;
  843. u32 offset;
  844. if (crypto->cmd == SET_KEY) {
  845. /*
  846. * 1 pairwise key is possible per AID, this means that the AID
  847. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  848. * last possible shared key entry.
  849. */
  850. if (crypto->aid > (256 - 32))
  851. return -ENOSPC;
  852. key->hw_key_idx = 32 + crypto->aid;
  853. memcpy(key_entry.key, crypto->key,
  854. sizeof(key_entry.key));
  855. memcpy(key_entry.tx_mic, crypto->tx_mic,
  856. sizeof(key_entry.tx_mic));
  857. memcpy(key_entry.rx_mic, crypto->rx_mic,
  858. sizeof(key_entry.rx_mic));
  859. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  860. rt2800_register_multiwrite(rt2x00dev, offset,
  861. &key_entry, sizeof(key_entry));
  862. }
  863. /*
  864. * Update WCID information
  865. */
  866. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  867. return 0;
  868. }
  869. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  870. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  871. const unsigned int filter_flags)
  872. {
  873. u32 reg;
  874. /*
  875. * Start configuration steps.
  876. * Note that the version error will always be dropped
  877. * and broadcast frames will always be accepted since
  878. * there is no filter for it at this time.
  879. */
  880. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  881. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  882. !(filter_flags & FIF_FCSFAIL));
  883. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  884. !(filter_flags & FIF_PLCPFAIL));
  885. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  886. !(filter_flags & FIF_PROMISC_IN_BSS));
  887. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  888. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  889. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  890. !(filter_flags & FIF_ALLMULTI));
  891. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  892. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  893. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  894. !(filter_flags & FIF_CONTROL));
  895. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  896. !(filter_flags & FIF_CONTROL));
  897. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  898. !(filter_flags & FIF_CONTROL));
  899. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  900. !(filter_flags & FIF_CONTROL));
  901. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  902. !(filter_flags & FIF_CONTROL));
  903. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  904. !(filter_flags & FIF_PSPOLL));
  905. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  906. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  907. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  908. !(filter_flags & FIF_CONTROL));
  909. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  910. }
  911. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  912. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  913. struct rt2x00intf_conf *conf, const unsigned int flags)
  914. {
  915. u32 reg;
  916. if (flags & CONFIG_UPDATE_TYPE) {
  917. /*
  918. * Clear current synchronisation setup.
  919. */
  920. rt2800_clear_beacon(rt2x00dev,
  921. HW_BEACON_OFFSET(intf->beacon->entry_idx));
  922. /*
  923. * Enable synchronisation.
  924. */
  925. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  926. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  927. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  928. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  929. (conf->sync == TSF_SYNC_ADHOC ||
  930. conf->sync == TSF_SYNC_AP_NONE));
  931. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  932. /*
  933. * Enable pre tbtt interrupt for beaconing modes
  934. */
  935. rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
  936. rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
  937. (conf->sync == TSF_SYNC_AP_NONE));
  938. rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
  939. }
  940. if (flags & CONFIG_UPDATE_MAC) {
  941. reg = le32_to_cpu(conf->mac[1]);
  942. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  943. conf->mac[1] = cpu_to_le32(reg);
  944. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  945. conf->mac, sizeof(conf->mac));
  946. }
  947. if (flags & CONFIG_UPDATE_BSSID) {
  948. reg = le32_to_cpu(conf->bssid[1]);
  949. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  950. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  951. conf->bssid[1] = cpu_to_le32(reg);
  952. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  953. conf->bssid, sizeof(conf->bssid));
  954. }
  955. }
  956. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  957. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  958. {
  959. u32 reg;
  960. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  961. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  962. !!erp->short_preamble);
  963. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  964. !!erp->short_preamble);
  965. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  966. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  967. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  968. erp->cts_protection ? 2 : 0);
  969. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  970. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  971. erp->basic_rates);
  972. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  973. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  974. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  975. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  976. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  977. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  978. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  979. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  980. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  981. erp->beacon_int * 16);
  982. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  983. }
  984. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  985. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  986. {
  987. u8 r1;
  988. u8 r3;
  989. rt2800_bbp_read(rt2x00dev, 1, &r1);
  990. rt2800_bbp_read(rt2x00dev, 3, &r3);
  991. /*
  992. * Configure the TX antenna.
  993. */
  994. switch ((int)ant->tx) {
  995. case 1:
  996. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  997. break;
  998. case 2:
  999. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1000. break;
  1001. case 3:
  1002. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1003. break;
  1004. }
  1005. /*
  1006. * Configure the RX antenna.
  1007. */
  1008. switch ((int)ant->rx) {
  1009. case 1:
  1010. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1011. break;
  1012. case 2:
  1013. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1014. break;
  1015. case 3:
  1016. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1017. break;
  1018. }
  1019. rt2800_bbp_write(rt2x00dev, 3, r3);
  1020. rt2800_bbp_write(rt2x00dev, 1, r1);
  1021. }
  1022. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1023. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1024. struct rt2x00lib_conf *libconf)
  1025. {
  1026. u16 eeprom;
  1027. short lna_gain;
  1028. if (libconf->rf.channel <= 14) {
  1029. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1030. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1031. } else if (libconf->rf.channel <= 64) {
  1032. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1033. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1034. } else if (libconf->rf.channel <= 128) {
  1035. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1036. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1037. } else {
  1038. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1039. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1040. }
  1041. rt2x00dev->lna_gain = lna_gain;
  1042. }
  1043. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1044. struct ieee80211_conf *conf,
  1045. struct rf_channel *rf,
  1046. struct channel_info *info)
  1047. {
  1048. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1049. if (rt2x00dev->default_ant.tx == 1)
  1050. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1051. if (rt2x00dev->default_ant.rx == 1) {
  1052. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1053. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1054. } else if (rt2x00dev->default_ant.rx == 2)
  1055. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1056. if (rf->channel > 14) {
  1057. /*
  1058. * When TX power is below 0, we should increase it by 7 to
  1059. * make it a positive value (Minumum value is -7).
  1060. * However this means that values between 0 and 7 have
  1061. * double meaning, and we should set a 7DBm boost flag.
  1062. */
  1063. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1064. (info->default_power1 >= 0));
  1065. if (info->default_power1 < 0)
  1066. info->default_power1 += 7;
  1067. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1068. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1069. (info->default_power2 >= 0));
  1070. if (info->default_power2 < 0)
  1071. info->default_power2 += 7;
  1072. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1073. } else {
  1074. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1075. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1076. }
  1077. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1078. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1079. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1080. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1081. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1082. udelay(200);
  1083. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1084. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1085. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1086. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1087. udelay(200);
  1088. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1089. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1090. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1091. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1092. }
  1093. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1094. struct ieee80211_conf *conf,
  1095. struct rf_channel *rf,
  1096. struct channel_info *info)
  1097. {
  1098. u8 rfcsr;
  1099. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1100. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1101. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1102. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1103. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1104. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1105. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1106. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1107. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1108. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1109. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1110. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1111. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1112. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1113. rt2800_rfcsr_write(rt2x00dev, 24,
  1114. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1115. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1116. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1117. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1118. }
  1119. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1120. struct ieee80211_conf *conf,
  1121. struct rf_channel *rf,
  1122. struct channel_info *info)
  1123. {
  1124. u32 reg;
  1125. unsigned int tx_pin;
  1126. u8 bbp;
  1127. if (rf->channel <= 14) {
  1128. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  1129. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  1130. } else {
  1131. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  1132. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  1133. }
  1134. if (rt2x00_rf(rt2x00dev, RF2020) ||
  1135. rt2x00_rf(rt2x00dev, RF3020) ||
  1136. rt2x00_rf(rt2x00dev, RF3021) ||
  1137. rt2x00_rf(rt2x00dev, RF3022) ||
  1138. rt2x00_rf(rt2x00dev, RF3052))
  1139. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1140. else
  1141. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1142. /*
  1143. * Change BBP settings
  1144. */
  1145. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1146. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1147. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1148. rt2800_bbp_write(rt2x00dev, 86, 0);
  1149. if (rf->channel <= 14) {
  1150. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  1151. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1152. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1153. } else {
  1154. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1155. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1156. }
  1157. } else {
  1158. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1159. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  1160. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1161. else
  1162. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1163. }
  1164. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1165. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1166. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1167. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1168. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1169. tx_pin = 0;
  1170. /* Turn on unused PA or LNA when not using 1T or 1R */
  1171. if (rt2x00dev->default_ant.tx != 1) {
  1172. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  1173. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  1174. }
  1175. /* Turn on unused PA or LNA when not using 1T or 1R */
  1176. if (rt2x00dev->default_ant.rx != 1) {
  1177. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1178. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1179. }
  1180. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1181. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1182. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1183. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1184. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  1185. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1186. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1187. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1188. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1189. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1190. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1191. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1192. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1193. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1194. if (conf_is_ht40(conf)) {
  1195. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1196. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1197. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1198. } else {
  1199. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1200. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1201. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1202. }
  1203. }
  1204. msleep(1);
  1205. }
  1206. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  1207. const int max_txpower)
  1208. {
  1209. u8 txpower;
  1210. u8 max_value = (u8)max_txpower;
  1211. u16 eeprom;
  1212. int i;
  1213. u32 reg;
  1214. u8 r1;
  1215. u32 offset;
  1216. /*
  1217. * set to normal tx power mode: +/- 0dBm
  1218. */
  1219. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1220. rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
  1221. rt2800_bbp_write(rt2x00dev, 1, r1);
  1222. /*
  1223. * The eeprom contains the tx power values for each rate. These
  1224. * values map to 100% tx power. Each 16bit word contains four tx
  1225. * power values and the order is the same as used in the TX_PWR_CFG
  1226. * registers.
  1227. */
  1228. offset = TX_PWR_CFG_0;
  1229. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  1230. /* just to be safe */
  1231. if (offset > TX_PWR_CFG_4)
  1232. break;
  1233. rt2800_register_read(rt2x00dev, offset, &reg);
  1234. /* read the next four txpower values */
  1235. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  1236. &eeprom);
  1237. /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  1238. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  1239. * TX_PWR_CFG_4: unknown */
  1240. txpower = rt2x00_get_field16(eeprom,
  1241. EEPROM_TXPOWER_BYRATE_RATE0);
  1242. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
  1243. min(txpower, max_value));
  1244. /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  1245. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  1246. * TX_PWR_CFG_4: unknown */
  1247. txpower = rt2x00_get_field16(eeprom,
  1248. EEPROM_TXPOWER_BYRATE_RATE1);
  1249. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
  1250. min(txpower, max_value));
  1251. /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
  1252. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  1253. * TX_PWR_CFG_4: unknown */
  1254. txpower = rt2x00_get_field16(eeprom,
  1255. EEPROM_TXPOWER_BYRATE_RATE2);
  1256. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
  1257. min(txpower, max_value));
  1258. /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  1259. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  1260. * TX_PWR_CFG_4: unknown */
  1261. txpower = rt2x00_get_field16(eeprom,
  1262. EEPROM_TXPOWER_BYRATE_RATE3);
  1263. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
  1264. min(txpower, max_value));
  1265. /* read the next four txpower values */
  1266. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  1267. &eeprom);
  1268. /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  1269. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  1270. * TX_PWR_CFG_4: unknown */
  1271. txpower = rt2x00_get_field16(eeprom,
  1272. EEPROM_TXPOWER_BYRATE_RATE0);
  1273. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
  1274. min(txpower, max_value));
  1275. /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  1276. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  1277. * TX_PWR_CFG_4: unknown */
  1278. txpower = rt2x00_get_field16(eeprom,
  1279. EEPROM_TXPOWER_BYRATE_RATE1);
  1280. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
  1281. min(txpower, max_value));
  1282. /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  1283. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  1284. * TX_PWR_CFG_4: unknown */
  1285. txpower = rt2x00_get_field16(eeprom,
  1286. EEPROM_TXPOWER_BYRATE_RATE2);
  1287. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
  1288. min(txpower, max_value));
  1289. /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  1290. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  1291. * TX_PWR_CFG_4: unknown */
  1292. txpower = rt2x00_get_field16(eeprom,
  1293. EEPROM_TXPOWER_BYRATE_RATE3);
  1294. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
  1295. min(txpower, max_value));
  1296. rt2800_register_write(rt2x00dev, offset, reg);
  1297. /* next TX_PWR_CFG register */
  1298. offset += 4;
  1299. }
  1300. }
  1301. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  1302. struct rt2x00lib_conf *libconf)
  1303. {
  1304. u32 reg;
  1305. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1306. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  1307. libconf->conf->short_frame_max_tx_count);
  1308. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  1309. libconf->conf->long_frame_max_tx_count);
  1310. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1311. }
  1312. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  1313. struct rt2x00lib_conf *libconf)
  1314. {
  1315. enum dev_state state =
  1316. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  1317. STATE_SLEEP : STATE_AWAKE;
  1318. u32 reg;
  1319. if (state == STATE_SLEEP) {
  1320. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  1321. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1322. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  1323. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  1324. libconf->conf->listen_interval - 1);
  1325. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  1326. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1327. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1328. } else {
  1329. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1330. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  1331. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  1332. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  1333. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1334. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1335. }
  1336. }
  1337. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1338. struct rt2x00lib_conf *libconf,
  1339. const unsigned int flags)
  1340. {
  1341. /* Always recalculate LNA gain before changing configuration */
  1342. rt2800_config_lna_gain(rt2x00dev, libconf);
  1343. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  1344. rt2800_config_channel(rt2x00dev, libconf->conf,
  1345. &libconf->rf, &libconf->channel);
  1346. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1347. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  1348. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1349. rt2800_config_retry_limit(rt2x00dev, libconf);
  1350. if (flags & IEEE80211_CONF_CHANGE_PS)
  1351. rt2800_config_ps(rt2x00dev, libconf);
  1352. }
  1353. EXPORT_SYMBOL_GPL(rt2800_config);
  1354. /*
  1355. * Link tuning
  1356. */
  1357. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1358. {
  1359. u32 reg;
  1360. /*
  1361. * Update FCS error count from register.
  1362. */
  1363. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1364. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1365. }
  1366. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1367. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1368. {
  1369. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1370. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1371. rt2x00_rt(rt2x00dev, RT3071) ||
  1372. rt2x00_rt(rt2x00dev, RT3090) ||
  1373. rt2x00_rt(rt2x00dev, RT3390))
  1374. return 0x1c + (2 * rt2x00dev->lna_gain);
  1375. else
  1376. return 0x2e + rt2x00dev->lna_gain;
  1377. }
  1378. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1379. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1380. else
  1381. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1382. }
  1383. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1384. struct link_qual *qual, u8 vgc_level)
  1385. {
  1386. if (qual->vgc_level != vgc_level) {
  1387. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1388. qual->vgc_level = vgc_level;
  1389. qual->vgc_level_reg = vgc_level;
  1390. }
  1391. }
  1392. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1393. {
  1394. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1395. }
  1396. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1397. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1398. const u32 count)
  1399. {
  1400. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1401. return;
  1402. /*
  1403. * When RSSI is better then -80 increase VGC level with 0x10
  1404. */
  1405. rt2800_set_vgc(rt2x00dev, qual,
  1406. rt2800_get_default_vgc(rt2x00dev) +
  1407. ((qual->rssi > -80) * 0x10));
  1408. }
  1409. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1410. /*
  1411. * Initialization functions.
  1412. */
  1413. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1414. {
  1415. u32 reg;
  1416. u16 eeprom;
  1417. unsigned int i;
  1418. int ret;
  1419. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1420. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1421. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1422. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1423. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1424. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1425. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1426. ret = rt2800_drv_init_registers(rt2x00dev);
  1427. if (ret)
  1428. return ret;
  1429. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1430. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1431. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1432. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1433. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1434. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1435. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1436. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1437. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1438. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1439. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1440. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1441. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1442. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1443. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1444. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1445. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  1446. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1447. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1448. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1449. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1450. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1451. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1452. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1453. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1454. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1455. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1456. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1457. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1458. rt2x00_rt(rt2x00dev, RT3090) ||
  1459. rt2x00_rt(rt2x00dev, RT3390)) {
  1460. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1461. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1462. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1463. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1464. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1465. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1466. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1467. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1468. 0x0000002c);
  1469. else
  1470. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1471. 0x0000000f);
  1472. } else {
  1473. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1474. }
  1475. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1476. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1477. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1478. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1479. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1480. } else {
  1481. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1482. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1483. }
  1484. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1485. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1486. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1487. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
  1488. } else {
  1489. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1490. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1491. }
  1492. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1493. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1494. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1495. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1496. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1497. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1498. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1499. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1500. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1501. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1502. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1503. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1504. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1505. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1506. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1507. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1508. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1509. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1510. rt2x00_rt(rt2x00dev, RT2883) ||
  1511. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1512. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1513. else
  1514. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1515. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1516. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1517. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1518. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1519. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1520. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1521. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1522. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1523. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1524. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1525. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1526. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1527. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1528. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1529. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1530. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1531. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1532. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1533. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1534. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1535. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1536. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1537. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1538. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1539. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1540. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1541. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1542. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1543. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1544. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1545. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1546. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1547. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1548. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1549. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1550. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1551. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1552. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1553. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1554. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1555. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1556. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1557. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1558. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1559. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1560. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1561. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1562. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1563. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1564. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1565. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1566. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1567. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1568. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1569. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1570. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1571. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1572. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1573. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1574. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1575. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1576. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1577. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1578. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1579. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1580. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1581. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1582. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1583. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1584. !rt2x00_is_usb(rt2x00dev));
  1585. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1586. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1587. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1588. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1589. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1590. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1591. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1592. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1593. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1594. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1595. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1596. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1597. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1598. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1599. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1600. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1601. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1602. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1603. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1604. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1605. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1606. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1607. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1608. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1609. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1610. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1611. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1612. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1613. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1614. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1615. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1616. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1617. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1618. if (rt2x00_is_usb(rt2x00dev)) {
  1619. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1620. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1621. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1622. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1623. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1624. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1625. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1626. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1627. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1628. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1629. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1630. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1631. }
  1632. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1633. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1634. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1635. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1636. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1637. IEEE80211_MAX_RTS_THRESHOLD);
  1638. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1639. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1640. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1641. /*
  1642. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1643. * time should be set to 16. However, the original Ralink driver uses
  1644. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1645. * connection problems with 11g + CTS protection. Hence, use the same
  1646. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1647. */
  1648. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1649. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1650. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1651. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1652. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1653. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1654. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1655. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1656. /*
  1657. * ASIC will keep garbage value after boot, clear encryption keys.
  1658. */
  1659. for (i = 0; i < 4; i++)
  1660. rt2800_register_write(rt2x00dev,
  1661. SHARED_KEY_MODE_ENTRY(i), 0);
  1662. for (i = 0; i < 256; i++) {
  1663. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1664. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1665. wcid, sizeof(wcid));
  1666. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1667. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1668. }
  1669. /*
  1670. * Clear all beacons
  1671. */
  1672. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
  1673. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
  1674. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
  1675. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
  1676. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
  1677. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
  1678. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
  1679. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
  1680. if (rt2x00_is_usb(rt2x00dev)) {
  1681. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  1682. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  1683. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  1684. }
  1685. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1686. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1687. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1688. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1689. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1690. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1691. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1692. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1693. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1694. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1695. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1696. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1697. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1698. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1699. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1700. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1701. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1702. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1703. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1704. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1705. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1706. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1707. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1708. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1709. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1710. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1711. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1712. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1713. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1714. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1715. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1716. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1717. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1718. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1719. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1720. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1721. /*
  1722. * We must clear the error counters.
  1723. * These registers are cleared on read,
  1724. * so we may pass a useless variable to store the value.
  1725. */
  1726. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1727. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1728. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1729. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1730. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1731. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1732. /*
  1733. * Setup leadtime for pre tbtt interrupt to 6ms
  1734. */
  1735. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  1736. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  1737. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  1738. return 0;
  1739. }
  1740. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1741. {
  1742. unsigned int i;
  1743. u32 reg;
  1744. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1745. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1746. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1747. return 0;
  1748. udelay(REGISTER_BUSY_DELAY);
  1749. }
  1750. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1751. return -EACCES;
  1752. }
  1753. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1754. {
  1755. unsigned int i;
  1756. u8 value;
  1757. /*
  1758. * BBP was enabled after firmware was loaded,
  1759. * but we need to reactivate it now.
  1760. */
  1761. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1762. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1763. msleep(1);
  1764. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1765. rt2800_bbp_read(rt2x00dev, 0, &value);
  1766. if ((value != 0xff) && (value != 0x00))
  1767. return 0;
  1768. udelay(REGISTER_BUSY_DELAY);
  1769. }
  1770. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1771. return -EACCES;
  1772. }
  1773. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1774. {
  1775. unsigned int i;
  1776. u16 eeprom;
  1777. u8 reg_id;
  1778. u8 value;
  1779. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1780. rt2800_wait_bbp_ready(rt2x00dev)))
  1781. return -EACCES;
  1782. if (rt2800_is_305x_soc(rt2x00dev))
  1783. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1784. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1785. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1786. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1787. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1788. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1789. } else {
  1790. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1791. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1792. }
  1793. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1794. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1795. rt2x00_rt(rt2x00dev, RT3071) ||
  1796. rt2x00_rt(rt2x00dev, RT3090) ||
  1797. rt2x00_rt(rt2x00dev, RT3390)) {
  1798. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1799. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1800. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1801. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1802. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1803. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1804. } else {
  1805. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1806. }
  1807. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1808. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1809. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  1810. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1811. else
  1812. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1813. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1814. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1815. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1816. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1817. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1818. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1819. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  1820. rt2800_is_305x_soc(rt2x00dev))
  1821. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1822. else
  1823. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1824. if (rt2800_is_305x_soc(rt2x00dev))
  1825. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  1826. else
  1827. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1828. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1829. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1830. rt2x00_rt(rt2x00dev, RT3090) ||
  1831. rt2x00_rt(rt2x00dev, RT3390)) {
  1832. rt2800_bbp_read(rt2x00dev, 138, &value);
  1833. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1834. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1835. value |= 0x20;
  1836. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1837. value &= ~0x02;
  1838. rt2800_bbp_write(rt2x00dev, 138, value);
  1839. }
  1840. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1841. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1842. if (eeprom != 0xffff && eeprom != 0x0000) {
  1843. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1844. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1845. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1846. }
  1847. }
  1848. return 0;
  1849. }
  1850. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1851. bool bw40, u8 rfcsr24, u8 filter_target)
  1852. {
  1853. unsigned int i;
  1854. u8 bbp;
  1855. u8 rfcsr;
  1856. u8 passband;
  1857. u8 stopband;
  1858. u8 overtuned = 0;
  1859. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1860. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1861. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1862. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1863. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1864. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1865. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1866. /*
  1867. * Set power & frequency of passband test tone
  1868. */
  1869. rt2800_bbp_write(rt2x00dev, 24, 0);
  1870. for (i = 0; i < 100; i++) {
  1871. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1872. msleep(1);
  1873. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1874. if (passband)
  1875. break;
  1876. }
  1877. /*
  1878. * Set power & frequency of stopband test tone
  1879. */
  1880. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1881. for (i = 0; i < 100; i++) {
  1882. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1883. msleep(1);
  1884. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1885. if ((passband - stopband) <= filter_target) {
  1886. rfcsr24++;
  1887. overtuned += ((passband - stopband) == filter_target);
  1888. } else
  1889. break;
  1890. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1891. }
  1892. rfcsr24 -= !!overtuned;
  1893. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1894. return rfcsr24;
  1895. }
  1896. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1897. {
  1898. u8 rfcsr;
  1899. u8 bbp;
  1900. u32 reg;
  1901. u16 eeprom;
  1902. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1903. !rt2x00_rt(rt2x00dev, RT3071) &&
  1904. !rt2x00_rt(rt2x00dev, RT3090) &&
  1905. !rt2x00_rt(rt2x00dev, RT3390) &&
  1906. !rt2800_is_305x_soc(rt2x00dev))
  1907. return 0;
  1908. /*
  1909. * Init RF calibration.
  1910. */
  1911. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1912. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1913. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1914. msleep(1);
  1915. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1916. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1917. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1918. rt2x00_rt(rt2x00dev, RT3071) ||
  1919. rt2x00_rt(rt2x00dev, RT3090)) {
  1920. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1921. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1922. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1923. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1924. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1925. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1926. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1927. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1928. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1929. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1930. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1931. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1932. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1933. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1934. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1935. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1936. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1937. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1938. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1939. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1940. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  1941. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  1942. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  1943. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  1944. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1945. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  1946. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  1947. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  1948. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  1949. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1950. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  1951. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1952. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  1953. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  1954. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1955. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1956. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  1957. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  1958. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  1959. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  1960. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  1961. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  1962. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1963. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  1964. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1965. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1966. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1967. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1968. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  1969. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  1970. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  1971. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  1972. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1973. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  1974. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  1975. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  1976. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  1977. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1978. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1979. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1980. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  1981. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  1982. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1983. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  1984. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1985. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  1986. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  1987. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1988. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1989. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1990. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1991. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1992. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1993. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1994. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1995. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1996. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  1997. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1998. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1999. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  2000. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  2001. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  2002. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  2003. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  2004. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  2005. return 0;
  2006. }
  2007. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2008. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2009. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2010. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2011. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2012. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2013. rt2x00_rt(rt2x00dev, RT3090)) {
  2014. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2015. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  2016. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2017. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  2018. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2019. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2020. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2021. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  2022. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2023. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  2024. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2025. else
  2026. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  2027. }
  2028. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2029. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2030. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  2031. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  2032. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  2033. }
  2034. /*
  2035. * Set RX Filter calibration for 20MHz and 40MHz
  2036. */
  2037. if (rt2x00_rt(rt2x00dev, RT3070)) {
  2038. rt2x00dev->calibration[0] =
  2039. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  2040. rt2x00dev->calibration[1] =
  2041. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  2042. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2043. rt2x00_rt(rt2x00dev, RT3090) ||
  2044. rt2x00_rt(rt2x00dev, RT3390)) {
  2045. rt2x00dev->calibration[0] =
  2046. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  2047. rt2x00dev->calibration[1] =
  2048. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  2049. }
  2050. /*
  2051. * Set back to initial state
  2052. */
  2053. rt2800_bbp_write(rt2x00dev, 24, 0);
  2054. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2055. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  2056. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2057. /*
  2058. * set BBP back to BW20
  2059. */
  2060. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2061. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  2062. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2063. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2064. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2065. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2066. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  2067. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  2068. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  2069. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  2070. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  2071. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  2072. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  2073. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2074. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2075. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2076. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  2077. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  2078. }
  2079. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  2080. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  2081. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  2082. rt2x00_get_field16(eeprom,
  2083. EEPROM_TXMIXER_GAIN_BG_VAL));
  2084. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2085. if (rt2x00_rt(rt2x00dev, RT3090)) {
  2086. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  2087. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2088. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  2089. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  2090. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  2091. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  2092. rt2800_bbp_write(rt2x00dev, 138, bbp);
  2093. }
  2094. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2095. rt2x00_rt(rt2x00dev, RT3090) ||
  2096. rt2x00_rt(rt2x00dev, RT3390)) {
  2097. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2098. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2099. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2100. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2101. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2102. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2103. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2104. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  2105. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  2106. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  2107. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  2108. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  2109. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2110. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  2111. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  2112. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2113. }
  2114. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  2115. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  2116. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2117. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  2118. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  2119. else
  2120. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  2121. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  2122. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  2123. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  2124. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  2125. }
  2126. return 0;
  2127. }
  2128. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  2129. {
  2130. u32 reg;
  2131. u16 word;
  2132. /*
  2133. * Initialize all registers.
  2134. */
  2135. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  2136. rt2800_init_registers(rt2x00dev) ||
  2137. rt2800_init_bbp(rt2x00dev) ||
  2138. rt2800_init_rfcsr(rt2x00dev)))
  2139. return -EIO;
  2140. /*
  2141. * Send signal to firmware during boot time.
  2142. */
  2143. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  2144. if (rt2x00_is_usb(rt2x00dev) &&
  2145. (rt2x00_rt(rt2x00dev, RT3070) ||
  2146. rt2x00_rt(rt2x00dev, RT3071) ||
  2147. rt2x00_rt(rt2x00dev, RT3572))) {
  2148. udelay(200);
  2149. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  2150. udelay(10);
  2151. }
  2152. /*
  2153. * Enable RX.
  2154. */
  2155. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2156. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2157. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2158. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2159. udelay(50);
  2160. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2161. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  2162. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  2163. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  2164. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2165. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2166. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2167. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2168. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  2169. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2170. /*
  2171. * Initialize LED control
  2172. */
  2173. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
  2174. rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
  2175. word & 0xff, (word >> 8) & 0xff);
  2176. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
  2177. rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
  2178. word & 0xff, (word >> 8) & 0xff);
  2179. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
  2180. rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
  2181. word & 0xff, (word >> 8) & 0xff);
  2182. return 0;
  2183. }
  2184. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  2185. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  2186. {
  2187. u32 reg;
  2188. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2189. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2190. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2191. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2192. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2193. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2194. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2195. /* Wait for DMA, ignore error */
  2196. rt2800_wait_wpdma_ready(rt2x00dev);
  2197. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2198. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  2199. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2200. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2201. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
  2202. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
  2203. }
  2204. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  2205. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  2206. {
  2207. u32 reg;
  2208. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  2209. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  2210. }
  2211. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  2212. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  2213. {
  2214. u32 reg;
  2215. mutex_lock(&rt2x00dev->csr_mutex);
  2216. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  2217. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  2218. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  2219. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  2220. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  2221. /* Wait until the EEPROM has been loaded */
  2222. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  2223. /* Apparently the data is read from end to start */
  2224. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  2225. (u32 *)&rt2x00dev->eeprom[i]);
  2226. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  2227. (u32 *)&rt2x00dev->eeprom[i + 2]);
  2228. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  2229. (u32 *)&rt2x00dev->eeprom[i + 4]);
  2230. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  2231. (u32 *)&rt2x00dev->eeprom[i + 6]);
  2232. mutex_unlock(&rt2x00dev->csr_mutex);
  2233. }
  2234. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  2235. {
  2236. unsigned int i;
  2237. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  2238. rt2800_efuse_read(rt2x00dev, i);
  2239. }
  2240. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  2241. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  2242. {
  2243. u16 word;
  2244. u8 *mac;
  2245. u8 default_lna_gain;
  2246. /*
  2247. * Start validation of the data that has been read.
  2248. */
  2249. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  2250. if (!is_valid_ether_addr(mac)) {
  2251. random_ether_addr(mac);
  2252. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  2253. }
  2254. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  2255. if (word == 0xffff) {
  2256. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2257. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  2258. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  2259. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2260. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  2261. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  2262. rt2x00_rt(rt2x00dev, RT2872)) {
  2263. /*
  2264. * There is a max of 2 RX streams for RT28x0 series
  2265. */
  2266. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  2267. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2268. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2269. }
  2270. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  2271. if (word == 0xffff) {
  2272. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  2273. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  2274. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  2275. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  2276. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  2277. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  2278. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  2279. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  2280. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  2281. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  2282. rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
  2283. rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
  2284. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  2285. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  2286. }
  2287. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  2288. if ((word & 0x00ff) == 0x00ff) {
  2289. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  2290. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2291. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  2292. }
  2293. if ((word & 0xff00) == 0xff00) {
  2294. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  2295. LED_MODE_TXRX_ACTIVITY);
  2296. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  2297. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2298. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  2299. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  2300. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  2301. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  2302. }
  2303. /*
  2304. * During the LNA validation we are going to use
  2305. * lna0 as correct value. Note that EEPROM_LNA
  2306. * is never validated.
  2307. */
  2308. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  2309. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  2310. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  2311. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  2312. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  2313. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  2314. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  2315. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  2316. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  2317. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  2318. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  2319. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  2320. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  2321. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  2322. default_lna_gain);
  2323. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  2324. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  2325. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  2326. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  2327. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  2328. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  2329. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  2330. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  2331. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  2332. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  2333. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  2334. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  2335. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  2336. default_lna_gain);
  2337. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  2338. rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &word);
  2339. if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_24GHZ) == 0xff)
  2340. rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_24GHZ, MAX_G_TXPOWER);
  2341. if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_5GHZ) == 0xff)
  2342. rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_5GHZ, MAX_A_TXPOWER);
  2343. rt2x00_eeprom_write(rt2x00dev, EEPROM_MAX_TX_POWER, word);
  2344. return 0;
  2345. }
  2346. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  2347. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  2348. {
  2349. u32 reg;
  2350. u16 value;
  2351. u16 eeprom;
  2352. /*
  2353. * Read EEPROM word for configuration.
  2354. */
  2355. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2356. /*
  2357. * Identify RF chipset.
  2358. */
  2359. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  2360. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  2361. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  2362. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  2363. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  2364. !rt2x00_rt(rt2x00dev, RT2872) &&
  2365. !rt2x00_rt(rt2x00dev, RT2883) &&
  2366. !rt2x00_rt(rt2x00dev, RT3070) &&
  2367. !rt2x00_rt(rt2x00dev, RT3071) &&
  2368. !rt2x00_rt(rt2x00dev, RT3090) &&
  2369. !rt2x00_rt(rt2x00dev, RT3390) &&
  2370. !rt2x00_rt(rt2x00dev, RT3572)) {
  2371. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  2372. return -ENODEV;
  2373. }
  2374. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  2375. !rt2x00_rf(rt2x00dev, RF2850) &&
  2376. !rt2x00_rf(rt2x00dev, RF2720) &&
  2377. !rt2x00_rf(rt2x00dev, RF2750) &&
  2378. !rt2x00_rf(rt2x00dev, RF3020) &&
  2379. !rt2x00_rf(rt2x00dev, RF2020) &&
  2380. !rt2x00_rf(rt2x00dev, RF3021) &&
  2381. !rt2x00_rf(rt2x00dev, RF3022) &&
  2382. !rt2x00_rf(rt2x00dev, RF3052)) {
  2383. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  2384. return -ENODEV;
  2385. }
  2386. /*
  2387. * Identify default antenna configuration.
  2388. */
  2389. rt2x00dev->default_ant.tx =
  2390. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  2391. rt2x00dev->default_ant.rx =
  2392. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  2393. /*
  2394. * Read frequency offset and RF programming sequence.
  2395. */
  2396. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  2397. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  2398. /*
  2399. * Read external LNA informations.
  2400. */
  2401. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2402. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  2403. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  2404. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  2405. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  2406. /*
  2407. * Detect if this device has an hardware controlled radio.
  2408. */
  2409. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  2410. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  2411. /*
  2412. * Store led settings, for correct led behaviour.
  2413. */
  2414. #ifdef CONFIG_RT2X00_LIB_LEDS
  2415. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2416. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2417. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  2418. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  2419. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2420. return 0;
  2421. }
  2422. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  2423. /*
  2424. * RF value list for rt28xx
  2425. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  2426. */
  2427. static const struct rf_channel rf_vals[] = {
  2428. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  2429. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  2430. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  2431. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  2432. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  2433. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  2434. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  2435. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  2436. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  2437. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  2438. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  2439. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  2440. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  2441. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  2442. /* 802.11 UNI / HyperLan 2 */
  2443. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  2444. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  2445. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  2446. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  2447. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  2448. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  2449. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  2450. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  2451. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  2452. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  2453. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  2454. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  2455. /* 802.11 HyperLan 2 */
  2456. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  2457. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  2458. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  2459. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  2460. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  2461. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  2462. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  2463. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  2464. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  2465. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  2466. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  2467. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2468. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2469. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2470. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2471. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2472. /* 802.11 UNII */
  2473. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2474. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2475. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2476. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2477. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2478. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2479. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2480. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2481. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2482. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2483. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2484. /* 802.11 Japan */
  2485. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2486. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2487. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2488. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2489. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2490. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2491. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2492. };
  2493. /*
  2494. * RF value list for rt3xxx
  2495. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2496. */
  2497. static const struct rf_channel rf_vals_3x[] = {
  2498. {1, 241, 2, 2 },
  2499. {2, 241, 2, 7 },
  2500. {3, 242, 2, 2 },
  2501. {4, 242, 2, 7 },
  2502. {5, 243, 2, 2 },
  2503. {6, 243, 2, 7 },
  2504. {7, 244, 2, 2 },
  2505. {8, 244, 2, 7 },
  2506. {9, 245, 2, 2 },
  2507. {10, 245, 2, 7 },
  2508. {11, 246, 2, 2 },
  2509. {12, 246, 2, 7 },
  2510. {13, 247, 2, 2 },
  2511. {14, 248, 2, 4 },
  2512. /* 802.11 UNI / HyperLan 2 */
  2513. {36, 0x56, 0, 4},
  2514. {38, 0x56, 0, 6},
  2515. {40, 0x56, 0, 8},
  2516. {44, 0x57, 0, 0},
  2517. {46, 0x57, 0, 2},
  2518. {48, 0x57, 0, 4},
  2519. {52, 0x57, 0, 8},
  2520. {54, 0x57, 0, 10},
  2521. {56, 0x58, 0, 0},
  2522. {60, 0x58, 0, 4},
  2523. {62, 0x58, 0, 6},
  2524. {64, 0x58, 0, 8},
  2525. /* 802.11 HyperLan 2 */
  2526. {100, 0x5b, 0, 8},
  2527. {102, 0x5b, 0, 10},
  2528. {104, 0x5c, 0, 0},
  2529. {108, 0x5c, 0, 4},
  2530. {110, 0x5c, 0, 6},
  2531. {112, 0x5c, 0, 8},
  2532. {116, 0x5d, 0, 0},
  2533. {118, 0x5d, 0, 2},
  2534. {120, 0x5d, 0, 4},
  2535. {124, 0x5d, 0, 8},
  2536. {126, 0x5d, 0, 10},
  2537. {128, 0x5e, 0, 0},
  2538. {132, 0x5e, 0, 4},
  2539. {134, 0x5e, 0, 6},
  2540. {136, 0x5e, 0, 8},
  2541. {140, 0x5f, 0, 0},
  2542. /* 802.11 UNII */
  2543. {149, 0x5f, 0, 9},
  2544. {151, 0x5f, 0, 11},
  2545. {153, 0x60, 0, 1},
  2546. {157, 0x60, 0, 5},
  2547. {159, 0x60, 0, 7},
  2548. {161, 0x60, 0, 9},
  2549. {165, 0x61, 0, 1},
  2550. {167, 0x61, 0, 3},
  2551. {169, 0x61, 0, 5},
  2552. {171, 0x61, 0, 7},
  2553. {173, 0x61, 0, 9},
  2554. };
  2555. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2556. {
  2557. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2558. struct channel_info *info;
  2559. char *default_power1;
  2560. char *default_power2;
  2561. unsigned int i;
  2562. unsigned short max_power;
  2563. u16 eeprom;
  2564. /*
  2565. * Disable powersaving as default on PCI devices.
  2566. */
  2567. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2568. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2569. /*
  2570. * Initialize all hw fields.
  2571. */
  2572. rt2x00dev->hw->flags =
  2573. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2574. IEEE80211_HW_SIGNAL_DBM |
  2575. IEEE80211_HW_SUPPORTS_PS |
  2576. IEEE80211_HW_PS_NULLFUNC_STACK |
  2577. IEEE80211_HW_AMPDU_AGGREGATION;
  2578. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2579. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2580. rt2x00_eeprom_addr(rt2x00dev,
  2581. EEPROM_MAC_ADDR_0));
  2582. /*
  2583. * As rt2800 has a global fallback table we cannot specify
  2584. * more then one tx rate per frame but since the hw will
  2585. * try several rates (based on the fallback table) we should
  2586. * still initialize max_rates to the maximum number of rates
  2587. * we are going to try. Otherwise mac80211 will truncate our
  2588. * reported tx rates and the rc algortihm will end up with
  2589. * incorrect data.
  2590. */
  2591. rt2x00dev->hw->max_rates = 7;
  2592. rt2x00dev->hw->max_rate_tries = 1;
  2593. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2594. /*
  2595. * Initialize hw_mode information.
  2596. */
  2597. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2598. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2599. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2600. rt2x00_rf(rt2x00dev, RF2720)) {
  2601. spec->num_channels = 14;
  2602. spec->channels = rf_vals;
  2603. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2604. rt2x00_rf(rt2x00dev, RF2750)) {
  2605. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2606. spec->num_channels = ARRAY_SIZE(rf_vals);
  2607. spec->channels = rf_vals;
  2608. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2609. rt2x00_rf(rt2x00dev, RF2020) ||
  2610. rt2x00_rf(rt2x00dev, RF3021) ||
  2611. rt2x00_rf(rt2x00dev, RF3022)) {
  2612. spec->num_channels = 14;
  2613. spec->channels = rf_vals_3x;
  2614. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2615. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2616. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2617. spec->channels = rf_vals_3x;
  2618. }
  2619. /*
  2620. * Initialize HT information.
  2621. */
  2622. if (!rt2x00_rf(rt2x00dev, RF2020))
  2623. spec->ht.ht_supported = true;
  2624. else
  2625. spec->ht.ht_supported = false;
  2626. spec->ht.cap =
  2627. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  2628. IEEE80211_HT_CAP_GRN_FLD |
  2629. IEEE80211_HT_CAP_SGI_20 |
  2630. IEEE80211_HT_CAP_SGI_40;
  2631. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
  2632. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  2633. spec->ht.cap |=
  2634. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
  2635. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  2636. spec->ht.ampdu_factor = 3;
  2637. spec->ht.ampdu_density = 4;
  2638. spec->ht.mcs.tx_params =
  2639. IEEE80211_HT_MCS_TX_DEFINED |
  2640. IEEE80211_HT_MCS_TX_RX_DIFF |
  2641. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2642. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2643. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2644. case 3:
  2645. spec->ht.mcs.rx_mask[2] = 0xff;
  2646. case 2:
  2647. spec->ht.mcs.rx_mask[1] = 0xff;
  2648. case 1:
  2649. spec->ht.mcs.rx_mask[0] = 0xff;
  2650. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2651. break;
  2652. }
  2653. /*
  2654. * Create channel information array
  2655. */
  2656. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2657. if (!info)
  2658. return -ENOMEM;
  2659. spec->channels_info = info;
  2660. rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &eeprom);
  2661. max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_24GHZ);
  2662. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2663. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2664. for (i = 0; i < 14; i++) {
  2665. info[i].max_power = max_power;
  2666. info[i].default_power1 = TXPOWER_G_FROM_DEV(default_power1[i]);
  2667. info[i].default_power2 = TXPOWER_G_FROM_DEV(default_power2[i]);
  2668. }
  2669. if (spec->num_channels > 14) {
  2670. max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_5GHZ);
  2671. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2672. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2673. for (i = 14; i < spec->num_channels; i++) {
  2674. info[i].max_power = max_power;
  2675. info[i].default_power1 = TXPOWER_A_FROM_DEV(default_power1[i]);
  2676. info[i].default_power2 = TXPOWER_A_FROM_DEV(default_power2[i]);
  2677. }
  2678. }
  2679. return 0;
  2680. }
  2681. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2682. /*
  2683. * IEEE80211 stack callback functions.
  2684. */
  2685. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  2686. u16 *iv16)
  2687. {
  2688. struct rt2x00_dev *rt2x00dev = hw->priv;
  2689. struct mac_iveiv_entry iveiv_entry;
  2690. u32 offset;
  2691. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2692. rt2800_register_multiread(rt2x00dev, offset,
  2693. &iveiv_entry, sizeof(iveiv_entry));
  2694. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2695. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2696. }
  2697. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  2698. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2699. {
  2700. struct rt2x00_dev *rt2x00dev = hw->priv;
  2701. u32 reg;
  2702. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2703. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2704. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2705. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2706. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2707. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2708. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2709. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2710. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2711. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2712. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2713. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2714. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2715. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2716. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2717. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2718. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2719. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2720. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2721. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2722. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2723. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2724. return 0;
  2725. }
  2726. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  2727. int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2728. const struct ieee80211_tx_queue_params *params)
  2729. {
  2730. struct rt2x00_dev *rt2x00dev = hw->priv;
  2731. struct data_queue *queue;
  2732. struct rt2x00_field32 field;
  2733. int retval;
  2734. u32 reg;
  2735. u32 offset;
  2736. /*
  2737. * First pass the configuration through rt2x00lib, that will
  2738. * update the queue settings and validate the input. After that
  2739. * we are free to update the registers based on the value
  2740. * in the queue parameter.
  2741. */
  2742. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2743. if (retval)
  2744. return retval;
  2745. /*
  2746. * We only need to perform additional register initialization
  2747. * for WMM queues/
  2748. */
  2749. if (queue_idx >= 4)
  2750. return 0;
  2751. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2752. /* Update WMM TXOP register */
  2753. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2754. field.bit_offset = (queue_idx & 1) * 16;
  2755. field.bit_mask = 0xffff << field.bit_offset;
  2756. rt2800_register_read(rt2x00dev, offset, &reg);
  2757. rt2x00_set_field32(&reg, field, queue->txop);
  2758. rt2800_register_write(rt2x00dev, offset, reg);
  2759. /* Update WMM registers */
  2760. field.bit_offset = queue_idx * 4;
  2761. field.bit_mask = 0xf << field.bit_offset;
  2762. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2763. rt2x00_set_field32(&reg, field, queue->aifs);
  2764. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2765. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2766. rt2x00_set_field32(&reg, field, queue->cw_min);
  2767. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2768. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2769. rt2x00_set_field32(&reg, field, queue->cw_max);
  2770. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2771. /* Update EDCA registers */
  2772. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2773. rt2800_register_read(rt2x00dev, offset, &reg);
  2774. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2775. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2776. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2777. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2778. rt2800_register_write(rt2x00dev, offset, reg);
  2779. return 0;
  2780. }
  2781. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  2782. u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2783. {
  2784. struct rt2x00_dev *rt2x00dev = hw->priv;
  2785. u64 tsf;
  2786. u32 reg;
  2787. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2788. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2789. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2790. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2791. return tsf;
  2792. }
  2793. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  2794. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2795. enum ieee80211_ampdu_mlme_action action,
  2796. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2797. {
  2798. int ret = 0;
  2799. switch (action) {
  2800. case IEEE80211_AMPDU_RX_START:
  2801. case IEEE80211_AMPDU_RX_STOP:
  2802. /* we don't support RX aggregation yet */
  2803. ret = -ENOTSUPP;
  2804. break;
  2805. case IEEE80211_AMPDU_TX_START:
  2806. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2807. break;
  2808. case IEEE80211_AMPDU_TX_STOP:
  2809. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2810. break;
  2811. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2812. break;
  2813. default:
  2814. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  2815. }
  2816. return ret;
  2817. }
  2818. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  2819. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  2820. MODULE_VERSION(DRV_VERSION);
  2821. MODULE_DESCRIPTION("Ralink RT2800 library");
  2822. MODULE_LICENSE("GPL");