clock-sh7723.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7723.c
  3. *
  4. * SH7723 clock framework support
  5. *
  6. * Copyright (C) 2009 Magnus Damm
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/io.h>
  24. #include <linux/clk.h>
  25. #include <asm/clkdev.h>
  26. #include <asm/clock.h>
  27. #include <asm/hwblk.h>
  28. #include <cpu/sh7723.h>
  29. /* SH7723 registers */
  30. #define FRQCR 0xa4150000
  31. #define VCLKCR 0xa4150004
  32. #define SCLKACR 0xa4150008
  33. #define SCLKBCR 0xa415000c
  34. #define IRDACLKCR 0xa4150018
  35. #define PLLCR 0xa4150024
  36. #define DLLFRQ 0xa4150050
  37. /* Fixed 32 KHz root clock for RTC and Power Management purposes */
  38. static struct clk r_clk = {
  39. .name = "rclk",
  40. .id = -1,
  41. .rate = 32768,
  42. };
  43. /*
  44. * Default rate for the root input clock, reset this with clk_set_rate()
  45. * from the platform code.
  46. */
  47. struct clk extal_clk = {
  48. .name = "extal",
  49. .id = -1,
  50. .rate = 33333333,
  51. };
  52. /* The dll multiplies the 32khz r_clk, may be used instead of extal */
  53. static unsigned long dll_recalc(struct clk *clk)
  54. {
  55. unsigned long mult;
  56. if (__raw_readl(PLLCR) & 0x1000)
  57. mult = __raw_readl(DLLFRQ);
  58. else
  59. mult = 0;
  60. return clk->parent->rate * mult;
  61. }
  62. static struct clk_ops dll_clk_ops = {
  63. .recalc = dll_recalc,
  64. };
  65. static struct clk dll_clk = {
  66. .name = "dll_clk",
  67. .id = -1,
  68. .ops = &dll_clk_ops,
  69. .parent = &r_clk,
  70. .flags = CLK_ENABLE_ON_INIT,
  71. };
  72. static unsigned long pll_recalc(struct clk *clk)
  73. {
  74. unsigned long mult = 1;
  75. unsigned long div = 1;
  76. if (__raw_readl(PLLCR) & 0x4000)
  77. mult = (((__raw_readl(FRQCR) >> 24) & 0x1f) + 1);
  78. else
  79. div = 2;
  80. return (clk->parent->rate * mult) / div;
  81. }
  82. static struct clk_ops pll_clk_ops = {
  83. .recalc = pll_recalc,
  84. };
  85. static struct clk pll_clk = {
  86. .name = "pll_clk",
  87. .id = -1,
  88. .ops = &pll_clk_ops,
  89. .flags = CLK_ENABLE_ON_INIT,
  90. };
  91. struct clk *main_clks[] = {
  92. &r_clk,
  93. &extal_clk,
  94. &dll_clk,
  95. &pll_clk,
  96. };
  97. static int multipliers[] = { 1, 2, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1 };
  98. static int divisors[] = { 1, 3, 2, 5, 3, 4, 5, 6, 8, 10, 12, 16, 20 };
  99. static struct clk_div_mult_table div4_div_mult_table = {
  100. .divisors = divisors,
  101. .nr_divisors = ARRAY_SIZE(divisors),
  102. .multipliers = multipliers,
  103. .nr_multipliers = ARRAY_SIZE(multipliers),
  104. };
  105. static struct clk_div4_table div4_table = {
  106. .div_mult_table = &div4_div_mult_table,
  107. };
  108. enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, DIV4_NR };
  109. #define DIV4(_str, _reg, _bit, _mask, _flags) \
  110. SH_CLK_DIV4(_str, &pll_clk, _reg, _bit, _mask, _flags)
  111. struct clk div4_clks[DIV4_NR] = {
  112. [DIV4_I] = DIV4("cpu_clk", FRQCR, 20, 0x0dbf, CLK_ENABLE_ON_INIT),
  113. [DIV4_U] = DIV4("umem_clk", FRQCR, 16, 0x0dbf, CLK_ENABLE_ON_INIT),
  114. [DIV4_SH] = DIV4("shyway_clk", FRQCR, 12, 0x0dbf, CLK_ENABLE_ON_INIT),
  115. [DIV4_B] = DIV4("bus_clk", FRQCR, 8, 0x0dbf, CLK_ENABLE_ON_INIT),
  116. [DIV4_B3] = DIV4("b3_clk", FRQCR, 4, 0x0db4, CLK_ENABLE_ON_INIT),
  117. [DIV4_P] = DIV4("peripheral_clk", FRQCR, 0, 0x0dbf, 0),
  118. };
  119. enum { DIV4_IRDA, DIV4_ENABLE_NR };
  120. struct clk div4_enable_clks[DIV4_ENABLE_NR] = {
  121. [DIV4_IRDA] = DIV4("irda_clk", IRDACLKCR, 0, 0x0dbf, 0),
  122. };
  123. enum { DIV4_SIUA, DIV4_SIUB, DIV4_REPARENT_NR };
  124. struct clk div4_reparent_clks[DIV4_REPARENT_NR] = {
  125. [DIV4_SIUA] = DIV4("siua_clk", SCLKACR, 0, 0x0dbf, 0),
  126. [DIV4_SIUB] = DIV4("siub_clk", SCLKBCR, 0, 0x0dbf, 0),
  127. };
  128. struct clk div6_clks[] = {
  129. SH_CLK_DIV6("video_clk", &pll_clk, VCLKCR, 0),
  130. };
  131. #define R_CLK (&r_clk)
  132. #define P_CLK (&div4_clks[DIV4_P])
  133. #define B_CLK (&div4_clks[DIV4_B])
  134. #define U_CLK (&div4_clks[DIV4_U])
  135. #define I_CLK (&div4_clks[DIV4_I])
  136. #define SH_CLK (&div4_clks[DIV4_SH])
  137. static struct clk mstp_clks[] = {
  138. /* See page 60 of Datasheet V1.0: Overview -> Block Diagram */
  139. SH_HWBLK_CLK("tlb0", -1, I_CLK, HWBLK_TLB, CLK_ENABLE_ON_INIT),
  140. SH_HWBLK_CLK("ic0", -1, I_CLK, HWBLK_IC, CLK_ENABLE_ON_INIT),
  141. SH_HWBLK_CLK("oc0", -1, I_CLK, HWBLK_OC, CLK_ENABLE_ON_INIT),
  142. SH_HWBLK_CLK("l2c0", -1, SH_CLK, HWBLK_L2C, CLK_ENABLE_ON_INIT),
  143. SH_HWBLK_CLK("ilmem0", -1, I_CLK, HWBLK_ILMEM, CLK_ENABLE_ON_INIT),
  144. SH_HWBLK_CLK("fpu0", -1, I_CLK, HWBLK_FPU, CLK_ENABLE_ON_INIT),
  145. SH_HWBLK_CLK("intc0", -1, I_CLK, HWBLK_INTC, CLK_ENABLE_ON_INIT),
  146. SH_HWBLK_CLK("dmac0", -1, B_CLK, HWBLK_DMAC0, 0),
  147. SH_HWBLK_CLK("sh0", -1, SH_CLK, HWBLK_SHYWAY, CLK_ENABLE_ON_INIT),
  148. SH_HWBLK_CLK("hudi0", -1, P_CLK, HWBLK_HUDI, 0),
  149. SH_HWBLK_CLK("ubc0", -1, I_CLK, HWBLK_UBC, 0),
  150. SH_HWBLK_CLK("tmu012_fck", -1, P_CLK, HWBLK_TMU0, 0),
  151. SH_HWBLK_CLK("cmt_fck", -1, R_CLK, HWBLK_CMT, 0),
  152. SH_HWBLK_CLK("rwdt0", -1, R_CLK, HWBLK_RWDT, 0),
  153. SH_HWBLK_CLK("dmac1", -1, B_CLK, HWBLK_DMAC1, 0),
  154. SH_HWBLK_CLK("tmu345_fck", -1, P_CLK, HWBLK_TMU1, 0),
  155. SH_HWBLK_CLK("flctl0", -1, P_CLK, HWBLK_FLCTL, 0),
  156. SH_HWBLK_CLK("sci_fck", 0, P_CLK, HWBLK_SCIF0, 0),
  157. SH_HWBLK_CLK("sci_fck", 1, P_CLK, HWBLK_SCIF1, 0),
  158. SH_HWBLK_CLK("sci_fck", 2, P_CLK, HWBLK_SCIF2, 0),
  159. SH_HWBLK_CLK("sci_fck", 3, B_CLK, HWBLK_SCIF3, 0),
  160. SH_HWBLK_CLK("sci_fck", 4, B_CLK, HWBLK_SCIF4, 0),
  161. SH_HWBLK_CLK("sci_fck", 5, B_CLK, HWBLK_SCIF5, 0),
  162. SH_HWBLK_CLK("msiof0", -1, B_CLK, HWBLK_MSIOF0, 0),
  163. SH_HWBLK_CLK("msiof1", -1, B_CLK, HWBLK_MSIOF1, 0),
  164. SH_HWBLK_CLK("meram0", -1, SH_CLK, HWBLK_MERAM, 0),
  165. SH_HWBLK_CLK("i2c0", -1, P_CLK, HWBLK_IIC, 0),
  166. SH_HWBLK_CLK("rtc0", -1, R_CLK, HWBLK_RTC, 0),
  167. SH_HWBLK_CLK("atapi0", -1, SH_CLK, HWBLK_ATAPI, 0),
  168. SH_HWBLK_CLK("adc0", -1, P_CLK, HWBLK_ADC, 0),
  169. SH_HWBLK_CLK("tpu0", -1, B_CLK, HWBLK_TPU, 0),
  170. SH_HWBLK_CLK("irda0", -1, P_CLK, HWBLK_IRDA, 0),
  171. SH_HWBLK_CLK("tsif0", -1, B_CLK, HWBLK_TSIF, 0),
  172. SH_HWBLK_CLK("icb0", -1, B_CLK, HWBLK_ICB, CLK_ENABLE_ON_INIT),
  173. SH_HWBLK_CLK("sdhi0", -1, B_CLK, HWBLK_SDHI0, 0),
  174. SH_HWBLK_CLK("sdhi1", -1, B_CLK, HWBLK_SDHI1, 0),
  175. SH_HWBLK_CLK("keysc0", -1, R_CLK, HWBLK_KEYSC, 0),
  176. SH_HWBLK_CLK("usb0", -1, B_CLK, HWBLK_USB, 0),
  177. SH_HWBLK_CLK("2dg0", -1, B_CLK, HWBLK_2DG, 0),
  178. SH_HWBLK_CLK("siu0", -1, B_CLK, HWBLK_SIU, 0),
  179. SH_HWBLK_CLK("veu1", -1, B_CLK, HWBLK_VEU2H1, 0),
  180. SH_HWBLK_CLK("vou0", -1, B_CLK, HWBLK_VOU, 0),
  181. SH_HWBLK_CLK("beu0", -1, B_CLK, HWBLK_BEU, 0),
  182. SH_HWBLK_CLK("ceu0", -1, B_CLK, HWBLK_CEU, 0),
  183. SH_HWBLK_CLK("veu0", -1, B_CLK, HWBLK_VEU2H0, 0),
  184. SH_HWBLK_CLK("vpu0", -1, B_CLK, HWBLK_VPU, 0),
  185. SH_HWBLK_CLK("lcdc0", -1, B_CLK, HWBLK_LCDC, 0),
  186. };
  187. static struct clk_lookup lookups[] = {
  188. {
  189. /* TMU0 */
  190. .dev_id = "sh_tmu.0",
  191. .con_id = "tmu_fck",
  192. .clk = &mstp_clks[11], /* tmu012_fck */
  193. }, {
  194. /* TMU1 */
  195. .dev_id = "sh_tmu.1",
  196. .con_id = "tmu_fck",
  197. .clk = &mstp_clks[11],
  198. }, {
  199. /* TMU2 */
  200. .dev_id = "sh_tmu.2",
  201. .con_id = "tmu_fck",
  202. .clk = &mstp_clks[11],
  203. }, {
  204. /* TMU3 */
  205. .dev_id = "sh_tmu.3",
  206. .con_id = "tmu_fck",
  207. .clk = &mstp_clks[15], /* tmu345_fck */
  208. }, {
  209. /* TMU4 */
  210. .dev_id = "sh_tmu.4",
  211. .con_id = "tmu_fck",
  212. .clk = &mstp_clks[15],
  213. }, {
  214. /* TMU5 */
  215. .dev_id = "sh_tmu.5",
  216. .con_id = "tmu_fck",
  217. .clk = &mstp_clks[15],
  218. },
  219. };
  220. int __init arch_clk_init(void)
  221. {
  222. int k, ret = 0;
  223. /* autodetect extal or dll configuration */
  224. if (__raw_readl(PLLCR) & 0x1000)
  225. pll_clk.parent = &dll_clk;
  226. else
  227. pll_clk.parent = &extal_clk;
  228. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  229. ret |= clk_register(main_clks[k]);
  230. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  231. if (!ret)
  232. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  233. if (!ret)
  234. ret = sh_clk_div4_enable_register(div4_enable_clks,
  235. DIV4_ENABLE_NR, &div4_table);
  236. if (!ret)
  237. ret = sh_clk_div4_reparent_register(div4_reparent_clks,
  238. DIV4_REPARENT_NR, &div4_table);
  239. if (!ret)
  240. ret = sh_clk_div6_register(div6_clks, ARRAY_SIZE(div6_clks));
  241. if (!ret)
  242. ret = sh_hwblk_clk_register(mstp_clks, ARRAY_SIZE(mstp_clks));
  243. return ret;
  244. }