iwl-3945.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <linux/firmware.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include <net/mac80211.h>
  39. #include "iwl-fh.h"
  40. #include "iwl-3945-fh.h"
  41. #include "iwl-commands.h"
  42. #include "iwl-3945.h"
  43. #include "iwl-helpers.h"
  44. #include "iwl-core.h"
  45. #include "iwl-agn-rs.h"
  46. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  47. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  48. IWL_RATE_##r##M_IEEE, \
  49. IWL_RATE_##ip##M_INDEX, \
  50. IWL_RATE_##in##M_INDEX, \
  51. IWL_RATE_##rp##M_INDEX, \
  52. IWL_RATE_##rn##M_INDEX, \
  53. IWL_RATE_##pp##M_INDEX, \
  54. IWL_RATE_##np##M_INDEX, \
  55. IWL_RATE_##r##M_INDEX_TABLE, \
  56. IWL_RATE_##ip##M_INDEX_TABLE }
  57. /*
  58. * Parameter order:
  59. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  60. *
  61. * If there isn't a valid next or previous rate then INV is used which
  62. * maps to IWL_RATE_INVALID
  63. *
  64. */
  65. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  66. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  67. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  68. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  69. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  70. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  71. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  72. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  73. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  74. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  75. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  76. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  77. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  78. };
  79. /* 1 = enable the iwl3945_disable_events() function */
  80. #define IWL_EVT_DISABLE (0)
  81. #define IWL_EVT_DISABLE_SIZE (1532/32)
  82. /**
  83. * iwl3945_disable_events - Disable selected events in uCode event log
  84. *
  85. * Disable an event by writing "1"s into "disable"
  86. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  87. * Default values of 0 enable uCode events to be logged.
  88. * Use for only special debugging. This function is just a placeholder as-is,
  89. * you'll need to provide the special bits! ...
  90. * ... and set IWL_EVT_DISABLE to 1. */
  91. void iwl3945_disable_events(struct iwl_priv *priv)
  92. {
  93. int ret;
  94. int i;
  95. u32 base; /* SRAM address of event log header */
  96. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  97. u32 array_size; /* # of u32 entries in array */
  98. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  99. 0x00000000, /* 31 - 0 Event id numbers */
  100. 0x00000000, /* 63 - 32 */
  101. 0x00000000, /* 95 - 64 */
  102. 0x00000000, /* 127 - 96 */
  103. 0x00000000, /* 159 - 128 */
  104. 0x00000000, /* 191 - 160 */
  105. 0x00000000, /* 223 - 192 */
  106. 0x00000000, /* 255 - 224 */
  107. 0x00000000, /* 287 - 256 */
  108. 0x00000000, /* 319 - 288 */
  109. 0x00000000, /* 351 - 320 */
  110. 0x00000000, /* 383 - 352 */
  111. 0x00000000, /* 415 - 384 */
  112. 0x00000000, /* 447 - 416 */
  113. 0x00000000, /* 479 - 448 */
  114. 0x00000000, /* 511 - 480 */
  115. 0x00000000, /* 543 - 512 */
  116. 0x00000000, /* 575 - 544 */
  117. 0x00000000, /* 607 - 576 */
  118. 0x00000000, /* 639 - 608 */
  119. 0x00000000, /* 671 - 640 */
  120. 0x00000000, /* 703 - 672 */
  121. 0x00000000, /* 735 - 704 */
  122. 0x00000000, /* 767 - 736 */
  123. 0x00000000, /* 799 - 768 */
  124. 0x00000000, /* 831 - 800 */
  125. 0x00000000, /* 863 - 832 */
  126. 0x00000000, /* 895 - 864 */
  127. 0x00000000, /* 927 - 896 */
  128. 0x00000000, /* 959 - 928 */
  129. 0x00000000, /* 991 - 960 */
  130. 0x00000000, /* 1023 - 992 */
  131. 0x00000000, /* 1055 - 1024 */
  132. 0x00000000, /* 1087 - 1056 */
  133. 0x00000000, /* 1119 - 1088 */
  134. 0x00000000, /* 1151 - 1120 */
  135. 0x00000000, /* 1183 - 1152 */
  136. 0x00000000, /* 1215 - 1184 */
  137. 0x00000000, /* 1247 - 1216 */
  138. 0x00000000, /* 1279 - 1248 */
  139. 0x00000000, /* 1311 - 1280 */
  140. 0x00000000, /* 1343 - 1312 */
  141. 0x00000000, /* 1375 - 1344 */
  142. 0x00000000, /* 1407 - 1376 */
  143. 0x00000000, /* 1439 - 1408 */
  144. 0x00000000, /* 1471 - 1440 */
  145. 0x00000000, /* 1503 - 1472 */
  146. };
  147. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  148. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  149. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  150. return;
  151. }
  152. ret = iwl_grab_nic_access(priv);
  153. if (ret) {
  154. IWL_WARN(priv, "Can not read from adapter at this time.\n");
  155. return;
  156. }
  157. disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
  158. array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
  159. iwl_release_nic_access(priv);
  160. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  161. IWL_DEBUG_INFO("Disabling selected uCode log events at 0x%x\n",
  162. disable_ptr);
  163. ret = iwl_grab_nic_access(priv);
  164. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  165. iwl_write_targ_mem(priv,
  166. disable_ptr + (i * sizeof(u32)),
  167. evt_disable[i]);
  168. iwl_release_nic_access(priv);
  169. } else {
  170. IWL_DEBUG_INFO("Selected uCode log events may be disabled\n");
  171. IWL_DEBUG_INFO(" by writing \"1\"s into disable bitmap\n");
  172. IWL_DEBUG_INFO(" in SRAM at 0x%x, size %d u32s\n",
  173. disable_ptr, array_size);
  174. }
  175. }
  176. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  177. {
  178. int idx;
  179. for (idx = 0; idx < IWL_RATE_COUNT; idx++)
  180. if (iwl3945_rates[idx].plcp == plcp)
  181. return idx;
  182. return -1;
  183. }
  184. /**
  185. * iwl3945_get_antenna_flags - Get antenna flags for RXON command
  186. * @priv: eeprom and antenna fields are used to determine antenna flags
  187. *
  188. * priv->eeprom39 is used to determine if antenna AUX/MAIN are reversed
  189. * priv->antenna specifies the antenna diversity mode:
  190. *
  191. * IWL_ANTENNA_DIVERSITY - NIC selects best antenna by itself
  192. * IWL_ANTENNA_MAIN - Force MAIN antenna
  193. * IWL_ANTENNA_AUX - Force AUX antenna
  194. */
  195. __le32 iwl3945_get_antenna_flags(const struct iwl_priv *priv)
  196. {
  197. switch (priv->antenna) {
  198. case IWL_ANTENNA_DIVERSITY:
  199. return 0;
  200. case IWL_ANTENNA_MAIN:
  201. if (priv->eeprom39.antenna_switch_type)
  202. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  203. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  204. case IWL_ANTENNA_AUX:
  205. if (priv->eeprom39.antenna_switch_type)
  206. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  207. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  208. }
  209. /* bad antenna selector value */
  210. IWL_ERR(priv, "Bad antenna selector value (0x%x)\n", priv->antenna);
  211. return 0; /* "diversity" is default if error */
  212. }
  213. #ifdef CONFIG_IWL3945_DEBUG
  214. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  215. static const char *iwl3945_get_tx_fail_reason(u32 status)
  216. {
  217. switch (status & TX_STATUS_MSK) {
  218. case TX_STATUS_SUCCESS:
  219. return "SUCCESS";
  220. TX_STATUS_ENTRY(SHORT_LIMIT);
  221. TX_STATUS_ENTRY(LONG_LIMIT);
  222. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  223. TX_STATUS_ENTRY(MGMNT_ABORT);
  224. TX_STATUS_ENTRY(NEXT_FRAG);
  225. TX_STATUS_ENTRY(LIFE_EXPIRE);
  226. TX_STATUS_ENTRY(DEST_PS);
  227. TX_STATUS_ENTRY(ABORTED);
  228. TX_STATUS_ENTRY(BT_RETRY);
  229. TX_STATUS_ENTRY(STA_INVALID);
  230. TX_STATUS_ENTRY(FRAG_DROPPED);
  231. TX_STATUS_ENTRY(TID_DISABLE);
  232. TX_STATUS_ENTRY(FRAME_FLUSHED);
  233. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  234. TX_STATUS_ENTRY(TX_LOCKED);
  235. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  236. }
  237. return "UNKNOWN";
  238. }
  239. #else
  240. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  241. {
  242. return "";
  243. }
  244. #endif
  245. /*
  246. * get ieee prev rate from rate scale table.
  247. * for A and B mode we need to overright prev
  248. * value
  249. */
  250. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  251. {
  252. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  253. switch (priv->band) {
  254. case IEEE80211_BAND_5GHZ:
  255. if (rate == IWL_RATE_12M_INDEX)
  256. next_rate = IWL_RATE_9M_INDEX;
  257. else if (rate == IWL_RATE_6M_INDEX)
  258. next_rate = IWL_RATE_6M_INDEX;
  259. break;
  260. case IEEE80211_BAND_2GHZ:
  261. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  262. iwl3945_is_associated(priv)) {
  263. if (rate == IWL_RATE_11M_INDEX)
  264. next_rate = IWL_RATE_5M_INDEX;
  265. }
  266. break;
  267. default:
  268. break;
  269. }
  270. return next_rate;
  271. }
  272. /**
  273. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  274. *
  275. * When FW advances 'R' index, all entries between old and new 'R' index
  276. * need to be reclaimed. As result, some free space forms. If there is
  277. * enough free space (> low mark), wake the stack that feeds us.
  278. */
  279. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  280. int txq_id, int index)
  281. {
  282. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  283. struct iwl_queue *q = &txq->q;
  284. struct iwl_tx_info *tx_info;
  285. BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
  286. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  287. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  288. tx_info = &txq->txb[txq->q.read_ptr];
  289. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  290. tx_info->skb[0] = NULL;
  291. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  292. }
  293. if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  294. (txq_id != IWL_CMD_QUEUE_NUM) &&
  295. priv->mac80211_registered)
  296. ieee80211_wake_queue(priv->hw, txq_id);
  297. }
  298. /**
  299. * iwl3945_rx_reply_tx - Handle Tx response
  300. */
  301. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  302. struct iwl_rx_mem_buffer *rxb)
  303. {
  304. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  305. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  306. int txq_id = SEQ_TO_QUEUE(sequence);
  307. int index = SEQ_TO_INDEX(sequence);
  308. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  309. struct ieee80211_tx_info *info;
  310. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  311. u32 status = le32_to_cpu(tx_resp->status);
  312. int rate_idx;
  313. int fail;
  314. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  315. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  316. "is out of range [0-%d] %d %d\n", txq_id,
  317. index, txq->q.n_bd, txq->q.write_ptr,
  318. txq->q.read_ptr);
  319. return;
  320. }
  321. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  322. ieee80211_tx_info_clear_status(info);
  323. /* Fill the MRR chain with some info about on-chip retransmissions */
  324. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  325. if (info->band == IEEE80211_BAND_5GHZ)
  326. rate_idx -= IWL_FIRST_OFDM_RATE;
  327. fail = tx_resp->failure_frame;
  328. info->status.rates[0].idx = rate_idx;
  329. info->status.rates[0].count = fail + 1; /* add final attempt */
  330. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  331. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  332. IEEE80211_TX_STAT_ACK : 0;
  333. IWL_DEBUG_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  334. txq_id, iwl3945_get_tx_fail_reason(status), status,
  335. tx_resp->rate, tx_resp->failure_frame);
  336. IWL_DEBUG_TX_REPLY("Tx queue reclaim %d\n", index);
  337. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  338. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  339. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  340. }
  341. /*****************************************************************************
  342. *
  343. * Intel PRO/Wireless 3945ABG/BG Network Connection
  344. *
  345. * RX handler implementations
  346. *
  347. *****************************************************************************/
  348. void iwl3945_hw_rx_statistics(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  349. {
  350. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  351. IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
  352. (int)sizeof(struct iwl3945_notif_statistics),
  353. le32_to_cpu(pkt->len));
  354. memcpy(&priv->statistics_39, pkt->u.raw, sizeof(priv->statistics_39));
  355. iwl3945_led_background(priv);
  356. priv->last_statistics_time = jiffies;
  357. }
  358. /******************************************************************************
  359. *
  360. * Misc. internal state and helper functions
  361. *
  362. ******************************************************************************/
  363. #ifdef CONFIG_IWL3945_DEBUG
  364. /**
  365. * iwl3945_report_frame - dump frame to syslog during debug sessions
  366. *
  367. * You may hack this function to show different aspects of received frames,
  368. * including selective frame dumps.
  369. * group100 parameter selects whether to show 1 out of 100 good frames.
  370. */
  371. static void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  372. struct iwl_rx_packet *pkt,
  373. struct ieee80211_hdr *header, int group100)
  374. {
  375. u32 to_us;
  376. u32 print_summary = 0;
  377. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  378. u32 hundred = 0;
  379. u32 dataframe = 0;
  380. __le16 fc;
  381. u16 seq_ctl;
  382. u16 channel;
  383. u16 phy_flags;
  384. u16 length;
  385. u16 status;
  386. u16 bcn_tmr;
  387. u32 tsf_low;
  388. u64 tsf;
  389. u8 rssi;
  390. u8 agc;
  391. u16 sig_avg;
  392. u16 noise_diff;
  393. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  394. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  395. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  396. u8 *data = IWL_RX_DATA(pkt);
  397. /* MAC header */
  398. fc = header->frame_control;
  399. seq_ctl = le16_to_cpu(header->seq_ctrl);
  400. /* metadata */
  401. channel = le16_to_cpu(rx_hdr->channel);
  402. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  403. length = le16_to_cpu(rx_hdr->len);
  404. /* end-of-frame status and timestamp */
  405. status = le32_to_cpu(rx_end->status);
  406. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  407. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  408. tsf = le64_to_cpu(rx_end->timestamp);
  409. /* signal statistics */
  410. rssi = rx_stats->rssi;
  411. agc = rx_stats->agc;
  412. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  413. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  414. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  415. /* if data frame is to us and all is good,
  416. * (optionally) print summary for only 1 out of every 100 */
  417. if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
  418. cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  419. dataframe = 1;
  420. if (!group100)
  421. print_summary = 1; /* print each frame */
  422. else if (priv->framecnt_to_us < 100) {
  423. priv->framecnt_to_us++;
  424. print_summary = 0;
  425. } else {
  426. priv->framecnt_to_us = 0;
  427. print_summary = 1;
  428. hundred = 1;
  429. }
  430. } else {
  431. /* print summary for all other frames */
  432. print_summary = 1;
  433. }
  434. if (print_summary) {
  435. char *title;
  436. int rate;
  437. if (hundred)
  438. title = "100Frames";
  439. else if (ieee80211_has_retry(fc))
  440. title = "Retry";
  441. else if (ieee80211_is_assoc_resp(fc))
  442. title = "AscRsp";
  443. else if (ieee80211_is_reassoc_resp(fc))
  444. title = "RasRsp";
  445. else if (ieee80211_is_probe_resp(fc)) {
  446. title = "PrbRsp";
  447. print_dump = 1; /* dump frame contents */
  448. } else if (ieee80211_is_beacon(fc)) {
  449. title = "Beacon";
  450. print_dump = 1; /* dump frame contents */
  451. } else if (ieee80211_is_atim(fc))
  452. title = "ATIM";
  453. else if (ieee80211_is_auth(fc))
  454. title = "Auth";
  455. else if (ieee80211_is_deauth(fc))
  456. title = "DeAuth";
  457. else if (ieee80211_is_disassoc(fc))
  458. title = "DisAssoc";
  459. else
  460. title = "Frame";
  461. rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  462. if (rate == -1)
  463. rate = 0;
  464. else
  465. rate = iwl3945_rates[rate].ieee / 2;
  466. /* print frame summary.
  467. * MAC addresses show just the last byte (for brevity),
  468. * but you can hack it to show more, if you'd like to. */
  469. if (dataframe)
  470. IWL_DEBUG_RX("%s: mhd=0x%04x, dst=0x%02x, "
  471. "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
  472. title, le16_to_cpu(fc), header->addr1[5],
  473. length, rssi, channel, rate);
  474. else {
  475. /* src/dst addresses assume managed mode */
  476. IWL_DEBUG_RX("%s: 0x%04x, dst=0x%02x, "
  477. "src=0x%02x, rssi=%u, tim=%lu usec, "
  478. "phy=0x%02x, chnl=%d\n",
  479. title, le16_to_cpu(fc), header->addr1[5],
  480. header->addr3[5], rssi,
  481. tsf_low - priv->scan_start_tsf,
  482. phy_flags, channel);
  483. }
  484. }
  485. if (print_dump)
  486. iwl_print_hex_dump(priv, IWL_DL_RX, data, length);
  487. }
  488. #else
  489. static inline void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  490. struct iwl_rx_packet *pkt,
  491. struct ieee80211_hdr *header, int group100)
  492. {
  493. }
  494. #endif
  495. /* This is necessary only for a number of statistics, see the caller. */
  496. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  497. struct ieee80211_hdr *header)
  498. {
  499. /* Filter incoming packets to determine if they are targeted toward
  500. * this network, discarding packets coming from ourselves */
  501. switch (priv->iw_mode) {
  502. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  503. /* packets to our IBSS update information */
  504. return !compare_ether_addr(header->addr3, priv->bssid);
  505. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  506. /* packets to our IBSS update information */
  507. return !compare_ether_addr(header->addr2, priv->bssid);
  508. default:
  509. return 1;
  510. }
  511. }
  512. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  513. struct iwl_rx_mem_buffer *rxb,
  514. struct ieee80211_rx_status *stats)
  515. {
  516. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  517. #ifdef CONFIG_IWL3945_LEDS
  518. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  519. #endif
  520. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  521. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  522. short len = le16_to_cpu(rx_hdr->len);
  523. /* We received data from the HW, so stop the watchdog */
  524. if (unlikely((len + IWL39_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  525. IWL_DEBUG_DROP("Corruption detected!\n");
  526. return;
  527. }
  528. /* We only process data packets if the interface is open */
  529. if (unlikely(!priv->is_open)) {
  530. IWL_DEBUG_DROP_LIMIT
  531. ("Dropping packet while interface is not open.\n");
  532. return;
  533. }
  534. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  535. /* Set the size of the skb to the size of the frame */
  536. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  537. if (!iwl3945_mod_params.sw_crypto)
  538. iwl3945_set_decrypted_flag(priv, rxb->skb,
  539. le32_to_cpu(rx_end->status), stats);
  540. #ifdef CONFIG_IWL3945_LEDS
  541. if (ieee80211_is_data(hdr->frame_control))
  542. priv->rxtxpackets += len;
  543. #endif
  544. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  545. rxb->skb = NULL;
  546. }
  547. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  548. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  549. struct iwl_rx_mem_buffer *rxb)
  550. {
  551. struct ieee80211_hdr *header;
  552. struct ieee80211_rx_status rx_status;
  553. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  554. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  555. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  556. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  557. int snr;
  558. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  559. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  560. u8 network_packet;
  561. rx_status.flag = 0;
  562. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  563. rx_status.freq =
  564. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  565. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  566. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  567. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  568. if (rx_status.band == IEEE80211_BAND_5GHZ)
  569. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  570. rx_status.antenna = le16_to_cpu(rx_hdr->phy_flags &
  571. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  572. /* set the preamble flag if appropriate */
  573. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  574. rx_status.flag |= RX_FLAG_SHORTPRE;
  575. if ((unlikely(rx_stats->phy_count > 20))) {
  576. IWL_DEBUG_DROP
  577. ("dsp size out of range [0,20]: "
  578. "%d/n", rx_stats->phy_count);
  579. return;
  580. }
  581. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  582. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  583. IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  584. return;
  585. }
  586. /* Convert 3945's rssi indicator to dBm */
  587. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  588. /* Set default noise value to -127 */
  589. if (priv->last_rx_noise == 0)
  590. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  591. /* 3945 provides noise info for OFDM frames only.
  592. * sig_avg and noise_diff are measured by the 3945's digital signal
  593. * processor (DSP), and indicate linear levels of signal level and
  594. * distortion/noise within the packet preamble after
  595. * automatic gain control (AGC). sig_avg should stay fairly
  596. * constant if the radio's AGC is working well.
  597. * Since these values are linear (not dB or dBm), linear
  598. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  599. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  600. * to obtain noise level in dBm.
  601. * Calculate rx_status.signal (quality indicator in %) based on SNR. */
  602. if (rx_stats_noise_diff) {
  603. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  604. rx_status.noise = rx_status.signal -
  605. iwl3945_calc_db_from_ratio(snr);
  606. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
  607. rx_status.noise);
  608. /* If noise info not available, calculate signal quality indicator (%)
  609. * using just the dBm signal level. */
  610. } else {
  611. rx_status.noise = priv->last_rx_noise;
  612. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
  613. }
  614. IWL_DEBUG_STATS("Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  615. rx_status.signal, rx_status.noise, rx_status.qual,
  616. rx_stats_sig_avg, rx_stats_noise_diff);
  617. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  618. network_packet = iwl3945_is_network_packet(priv, header);
  619. IWL_DEBUG_STATS_LIMIT("[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
  620. network_packet ? '*' : ' ',
  621. le16_to_cpu(rx_hdr->channel),
  622. rx_status.signal, rx_status.signal,
  623. rx_status.noise, rx_status.rate_idx);
  624. #ifdef CONFIG_IWL3945_DEBUG
  625. if (priv->debug_level & (IWL_DL_RX))
  626. /* Set "1" to report good data frames in groups of 100 */
  627. iwl3945_dbg_report_frame(priv, pkt, header, 1);
  628. #endif
  629. if (network_packet) {
  630. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  631. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  632. priv->last_rx_rssi = rx_status.signal;
  633. priv->last_rx_noise = rx_status.noise;
  634. }
  635. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  636. }
  637. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  638. struct iwl_tx_queue *txq,
  639. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  640. {
  641. int count;
  642. struct iwl_queue *q;
  643. struct iwl3945_tfd *tfd, *tfd_tmp;
  644. q = &txq->q;
  645. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  646. tfd = &tfd_tmp[q->write_ptr];
  647. if (reset)
  648. memset(tfd, 0, sizeof(*tfd));
  649. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  650. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  651. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  652. NUM_TFD_CHUNKS);
  653. return -EINVAL;
  654. }
  655. tfd->tbs[count].addr = cpu_to_le32(addr);
  656. tfd->tbs[count].len = cpu_to_le32(len);
  657. count++;
  658. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  659. TFD_CTL_PAD_SET(pad));
  660. return 0;
  661. }
  662. /**
  663. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  664. *
  665. * Does NOT advance any indexes
  666. */
  667. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  668. {
  669. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  670. struct iwl3945_tfd *tfd = &tfd_tmp[txq->q.read_ptr];
  671. struct pci_dev *dev = priv->pci_dev;
  672. int i;
  673. int counter;
  674. /* classify bd */
  675. if (txq->q.id == IWL_CMD_QUEUE_NUM)
  676. /* nothing to cleanup after for host commands */
  677. return;
  678. /* sanity check */
  679. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  680. if (counter > NUM_TFD_CHUNKS) {
  681. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  682. /* @todo issue fatal error, it is quite serious situation */
  683. return;
  684. }
  685. /* unmap chunks if any */
  686. for (i = 1; i < counter; i++) {
  687. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  688. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  689. if (txq->txb[txq->q.read_ptr].skb[0]) {
  690. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  691. if (txq->txb[txq->q.read_ptr].skb[0]) {
  692. /* Can be called from interrupt context */
  693. dev_kfree_skb_any(skb);
  694. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  695. }
  696. }
  697. }
  698. return ;
  699. }
  700. u8 iwl3945_hw_find_station(struct iwl_priv *priv, const u8 *addr)
  701. {
  702. int i, start = IWL_AP_ID;
  703. int ret = IWL_INVALID_STATION;
  704. unsigned long flags;
  705. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) ||
  706. (priv->iw_mode == NL80211_IFTYPE_AP))
  707. start = IWL_STA_ID;
  708. if (is_broadcast_ether_addr(addr))
  709. return priv->hw_params.bcast_sta_id;
  710. spin_lock_irqsave(&priv->sta_lock, flags);
  711. for (i = start; i < priv->hw_params.max_stations; i++)
  712. if ((priv->stations_39[i].used) &&
  713. (!compare_ether_addr
  714. (priv->stations_39[i].sta.sta.addr, addr))) {
  715. ret = i;
  716. goto out;
  717. }
  718. IWL_DEBUG_INFO("can not find STA %pM (total %d)\n",
  719. addr, priv->num_stations);
  720. out:
  721. spin_unlock_irqrestore(&priv->sta_lock, flags);
  722. return ret;
  723. }
  724. /**
  725. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  726. *
  727. */
  728. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv, struct iwl_cmd *cmd,
  729. struct ieee80211_tx_info *info,
  730. struct ieee80211_hdr *hdr, int sta_id, int tx_id)
  731. {
  732. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  733. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
  734. u16 rate_mask;
  735. int rate;
  736. u8 rts_retry_limit;
  737. u8 data_retry_limit;
  738. __le32 tx_flags;
  739. __le16 fc = hdr->frame_control;
  740. struct iwl3945_tx_cmd *tx = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  741. rate = iwl3945_rates[rate_index].plcp;
  742. tx_flags = tx->tx_flags;
  743. /* We need to figure out how to get the sta->supp_rates while
  744. * in this running context */
  745. rate_mask = IWL_RATES_MASK;
  746. if (tx_id >= IWL_CMD_QUEUE_NUM)
  747. rts_retry_limit = 3;
  748. else
  749. rts_retry_limit = 7;
  750. if (ieee80211_is_probe_resp(fc)) {
  751. data_retry_limit = 3;
  752. if (data_retry_limit < rts_retry_limit)
  753. rts_retry_limit = data_retry_limit;
  754. } else
  755. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  756. if (priv->data_retry_limit != -1)
  757. data_retry_limit = priv->data_retry_limit;
  758. if (ieee80211_is_mgmt(fc)) {
  759. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  760. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  761. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  762. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  763. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  764. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  765. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  766. tx_flags |= TX_CMD_FLG_CTS_MSK;
  767. }
  768. break;
  769. default:
  770. break;
  771. }
  772. }
  773. tx->rts_retry_limit = rts_retry_limit;
  774. tx->data_retry_limit = data_retry_limit;
  775. tx->rate = rate;
  776. tx->tx_flags = tx_flags;
  777. /* OFDM */
  778. tx->supp_rates[0] =
  779. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  780. /* CCK */
  781. tx->supp_rates[1] = (rate_mask & 0xF);
  782. IWL_DEBUG_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  783. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  784. tx->rate, le32_to_cpu(tx->tx_flags),
  785. tx->supp_rates[1], tx->supp_rates[0]);
  786. }
  787. u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  788. {
  789. unsigned long flags_spin;
  790. struct iwl3945_station_entry *station;
  791. if (sta_id == IWL_INVALID_STATION)
  792. return IWL_INVALID_STATION;
  793. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  794. station = &priv->stations_39[sta_id];
  795. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  796. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  797. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  798. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  799. iwl3945_send_add_station(priv, &station->sta, flags);
  800. IWL_DEBUG_RATE("SCALE sync station %d to rate %d\n",
  801. sta_id, tx_rate);
  802. return sta_id;
  803. }
  804. static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  805. {
  806. int rc;
  807. unsigned long flags;
  808. spin_lock_irqsave(&priv->lock, flags);
  809. rc = iwl_grab_nic_access(priv);
  810. if (rc) {
  811. spin_unlock_irqrestore(&priv->lock, flags);
  812. return rc;
  813. }
  814. if (src == IWL_PWR_SRC_VAUX) {
  815. u32 val;
  816. rc = pci_read_config_dword(priv->pci_dev,
  817. PCI_POWER_SOURCE, &val);
  818. if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
  819. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  820. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  821. ~APMG_PS_CTRL_MSK_PWR_SRC);
  822. iwl_release_nic_access(priv);
  823. iwl_poll_bit(priv, CSR_GPIO_IN,
  824. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  825. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  826. } else
  827. iwl_release_nic_access(priv);
  828. } else {
  829. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  830. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  831. ~APMG_PS_CTRL_MSK_PWR_SRC);
  832. iwl_release_nic_access(priv);
  833. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  834. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  835. }
  836. spin_unlock_irqrestore(&priv->lock, flags);
  837. return rc;
  838. }
  839. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  840. {
  841. int rc;
  842. unsigned long flags;
  843. spin_lock_irqsave(&priv->lock, flags);
  844. rc = iwl_grab_nic_access(priv);
  845. if (rc) {
  846. spin_unlock_irqrestore(&priv->lock, flags);
  847. return rc;
  848. }
  849. iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->dma_addr);
  850. iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  851. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  852. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
  853. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  854. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  855. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  856. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  857. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  858. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  859. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  860. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  861. /* fake read to flush all prev I/O */
  862. iwl_read_direct32(priv, FH39_RSSR_CTRL);
  863. iwl_release_nic_access(priv);
  864. spin_unlock_irqrestore(&priv->lock, flags);
  865. return 0;
  866. }
  867. static int iwl3945_tx_reset(struct iwl_priv *priv)
  868. {
  869. int rc;
  870. unsigned long flags;
  871. spin_lock_irqsave(&priv->lock, flags);
  872. rc = iwl_grab_nic_access(priv);
  873. if (rc) {
  874. spin_unlock_irqrestore(&priv->lock, flags);
  875. return rc;
  876. }
  877. /* bypass mode */
  878. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  879. /* RA 0 is active */
  880. iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  881. /* all 6 fifo are active */
  882. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  883. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  884. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  885. iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  886. iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  887. iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
  888. priv->shared_phys);
  889. iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  890. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  891. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  892. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  893. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  894. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  895. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  896. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  897. iwl_release_nic_access(priv);
  898. spin_unlock_irqrestore(&priv->lock, flags);
  899. return 0;
  900. }
  901. /**
  902. * iwl3945_txq_ctx_reset - Reset TX queue context
  903. *
  904. * Destroys all DMA structures and initialize them again
  905. */
  906. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  907. {
  908. int rc;
  909. int txq_id, slots_num;
  910. iwl3945_hw_txq_ctx_free(priv);
  911. /* Tx CMD queue */
  912. rc = iwl3945_tx_reset(priv);
  913. if (rc)
  914. goto error;
  915. /* Tx queue(s) */
  916. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  917. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  918. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  919. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  920. txq_id);
  921. if (rc) {
  922. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  923. goto error;
  924. }
  925. }
  926. return rc;
  927. error:
  928. iwl3945_hw_txq_ctx_free(priv);
  929. return rc;
  930. }
  931. static int iwl3945_apm_init(struct iwl_priv *priv)
  932. {
  933. int ret = 0;
  934. iwl3945_power_init_handle(priv);
  935. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  936. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  937. /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
  938. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  939. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  940. /* set "initialization complete" bit to move adapter
  941. * D0U* --> D0A* state */
  942. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  943. iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  944. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  945. if (ret < 0) {
  946. IWL_DEBUG_INFO("Failed to init the card\n");
  947. goto out;
  948. }
  949. ret = iwl_grab_nic_access(priv);
  950. if (ret)
  951. goto out;
  952. /* enable DMA */
  953. iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  954. APMG_CLK_VAL_BSM_CLK_RQT);
  955. udelay(20);
  956. /* disable L1-Active */
  957. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  958. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  959. iwl_release_nic_access(priv);
  960. out:
  961. return ret;
  962. }
  963. static void iwl3945_nic_config(struct iwl_priv *priv)
  964. {
  965. unsigned long flags;
  966. u8 rev_id = 0;
  967. spin_lock_irqsave(&priv->lock, flags);
  968. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  969. IWL_DEBUG_INFO("RTP type \n");
  970. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  971. IWL_DEBUG_INFO("3945 RADIO-MB type\n");
  972. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  973. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  974. } else {
  975. IWL_DEBUG_INFO("3945 RADIO-MM type\n");
  976. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  977. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  978. }
  979. if (EEPROM_SKU_CAP_OP_MODE_MRC == priv->eeprom39.sku_cap) {
  980. IWL_DEBUG_INFO("SKU OP mode is mrc\n");
  981. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  982. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  983. } else
  984. IWL_DEBUG_INFO("SKU OP mode is basic\n");
  985. if ((priv->eeprom39.board_revision & 0xF0) == 0xD0) {
  986. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  987. priv->eeprom39.board_revision);
  988. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  989. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  990. } else {
  991. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  992. priv->eeprom39.board_revision);
  993. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  994. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  995. }
  996. if (priv->eeprom39.almgor_m_version <= 1) {
  997. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  998. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  999. IWL_DEBUG_INFO("Card M type A version is 0x%X\n",
  1000. priv->eeprom39.almgor_m_version);
  1001. } else {
  1002. IWL_DEBUG_INFO("Card M type B version is 0x%X\n",
  1003. priv->eeprom39.almgor_m_version);
  1004. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1005. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  1006. }
  1007. spin_unlock_irqrestore(&priv->lock, flags);
  1008. if (priv->eeprom39.sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  1009. IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
  1010. if (priv->eeprom39.sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  1011. IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
  1012. }
  1013. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  1014. {
  1015. u8 rev_id;
  1016. int rc;
  1017. unsigned long flags;
  1018. struct iwl_rx_queue *rxq = &priv->rxq;
  1019. spin_lock_irqsave(&priv->lock, flags);
  1020. priv->cfg->ops->lib->apm_ops.init(priv);
  1021. spin_unlock_irqrestore(&priv->lock, flags);
  1022. /* Determine HW type */
  1023. rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  1024. if (rc)
  1025. return rc;
  1026. IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
  1027. rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  1028. if(rc)
  1029. return rc;
  1030. priv->cfg->ops->lib->apm_ops.config(priv);
  1031. /* Allocate the RX queue, or reset if it is already allocated */
  1032. if (!rxq->bd) {
  1033. rc = iwl_rx_queue_alloc(priv);
  1034. if (rc) {
  1035. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  1036. return -ENOMEM;
  1037. }
  1038. } else
  1039. iwl_rx_queue_reset(priv, rxq);
  1040. iwl3945_rx_replenish(priv);
  1041. iwl3945_rx_init(priv, rxq);
  1042. spin_lock_irqsave(&priv->lock, flags);
  1043. /* Look at using this instead:
  1044. rxq->need_update = 1;
  1045. iwl_rx_queue_update_write_ptr(priv, rxq);
  1046. */
  1047. rc = iwl_grab_nic_access(priv);
  1048. if (rc) {
  1049. spin_unlock_irqrestore(&priv->lock, flags);
  1050. return rc;
  1051. }
  1052. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  1053. iwl_release_nic_access(priv);
  1054. spin_unlock_irqrestore(&priv->lock, flags);
  1055. rc = iwl3945_txq_ctx_reset(priv);
  1056. if (rc)
  1057. return rc;
  1058. set_bit(STATUS_INIT, &priv->status);
  1059. return 0;
  1060. }
  1061. /**
  1062. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  1063. *
  1064. * Destroy all TX DMA queues and structures
  1065. */
  1066. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  1067. {
  1068. int txq_id;
  1069. /* Tx queues */
  1070. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++)
  1071. iwl_tx_queue_free(priv, txq_id);
  1072. }
  1073. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  1074. {
  1075. int txq_id;
  1076. unsigned long flags;
  1077. spin_lock_irqsave(&priv->lock, flags);
  1078. if (iwl_grab_nic_access(priv)) {
  1079. spin_unlock_irqrestore(&priv->lock, flags);
  1080. iwl3945_hw_txq_ctx_free(priv);
  1081. return;
  1082. }
  1083. /* stop SCD */
  1084. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
  1085. /* reset TFD queues */
  1086. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  1087. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  1088. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  1089. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  1090. 1000);
  1091. }
  1092. iwl_release_nic_access(priv);
  1093. spin_unlock_irqrestore(&priv->lock, flags);
  1094. iwl3945_hw_txq_ctx_free(priv);
  1095. }
  1096. static int iwl3945_apm_stop_master(struct iwl_priv *priv)
  1097. {
  1098. int ret = 0;
  1099. unsigned long flags;
  1100. spin_lock_irqsave(&priv->lock, flags);
  1101. /* set stop master bit */
  1102. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1103. iwl_poll_direct_bit(priv, CSR_RESET,
  1104. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1105. if (ret < 0)
  1106. goto out;
  1107. out:
  1108. spin_unlock_irqrestore(&priv->lock, flags);
  1109. IWL_DEBUG_INFO("stop master\n");
  1110. return ret;
  1111. }
  1112. static void iwl3945_apm_stop(struct iwl_priv *priv)
  1113. {
  1114. unsigned long flags;
  1115. iwl3945_apm_stop_master(priv);
  1116. spin_lock_irqsave(&priv->lock, flags);
  1117. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1118. udelay(10);
  1119. /* clear "init complete" move adapter D0A* --> D0U state */
  1120. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1121. spin_unlock_irqrestore(&priv->lock, flags);
  1122. }
  1123. static int iwl3945_apm_reset(struct iwl_priv *priv)
  1124. {
  1125. int rc;
  1126. unsigned long flags;
  1127. iwl3945_apm_stop_master(priv);
  1128. spin_lock_irqsave(&priv->lock, flags);
  1129. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1130. udelay(10);
  1131. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1132. iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  1133. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1134. rc = iwl_grab_nic_access(priv);
  1135. if (!rc) {
  1136. iwl_write_prph(priv, APMG_CLK_CTRL_REG,
  1137. APMG_CLK_VAL_BSM_CLK_RQT);
  1138. iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  1139. iwl_write_prph(priv, APMG_RTC_INT_STT_REG,
  1140. 0xFFFFFFFF);
  1141. /* enable DMA */
  1142. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1143. APMG_CLK_VAL_DMA_CLK_RQT |
  1144. APMG_CLK_VAL_BSM_CLK_RQT);
  1145. udelay(10);
  1146. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG,
  1147. APMG_PS_CTRL_VAL_RESET_REQ);
  1148. udelay(5);
  1149. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  1150. APMG_PS_CTRL_VAL_RESET_REQ);
  1151. iwl_release_nic_access(priv);
  1152. }
  1153. /* Clear the 'host command active' bit... */
  1154. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1155. wake_up_interruptible(&priv->wait_command_queue);
  1156. spin_unlock_irqrestore(&priv->lock, flags);
  1157. return rc;
  1158. }
  1159. /**
  1160. * iwl3945_hw_reg_adjust_power_by_temp
  1161. * return index delta into power gain settings table
  1162. */
  1163. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  1164. {
  1165. return (new_reading - old_reading) * (-11) / 100;
  1166. }
  1167. /**
  1168. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  1169. */
  1170. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  1171. {
  1172. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  1173. }
  1174. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  1175. {
  1176. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  1177. }
  1178. /**
  1179. * iwl3945_hw_reg_txpower_get_temperature
  1180. * get the current temperature by reading from NIC
  1181. */
  1182. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  1183. {
  1184. int temperature;
  1185. temperature = iwl3945_hw_get_temperature(priv);
  1186. /* driver's okay range is -260 to +25.
  1187. * human readable okay range is 0 to +285 */
  1188. IWL_DEBUG_INFO("Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  1189. /* handle insane temp reading */
  1190. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  1191. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  1192. /* if really really hot(?),
  1193. * substitute the 3rd band/group's temp measured at factory */
  1194. if (priv->last_temperature > 100)
  1195. temperature = priv->eeprom39.groups[2].temperature;
  1196. else /* else use most recent "sane" value from driver */
  1197. temperature = priv->last_temperature;
  1198. }
  1199. return temperature; /* raw, not "human readable" */
  1200. }
  1201. /* Adjust Txpower only if temperature variance is greater than threshold.
  1202. *
  1203. * Both are lower than older versions' 9 degrees */
  1204. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1205. /**
  1206. * is_temp_calib_needed - determines if new calibration is needed
  1207. *
  1208. * records new temperature in tx_mgr->temperature.
  1209. * replaces tx_mgr->last_temperature *only* if calib needed
  1210. * (assumes caller will actually do the calibration!). */
  1211. static int is_temp_calib_needed(struct iwl_priv *priv)
  1212. {
  1213. int temp_diff;
  1214. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1215. temp_diff = priv->temperature - priv->last_temperature;
  1216. /* get absolute value */
  1217. if (temp_diff < 0) {
  1218. IWL_DEBUG_POWER("Getting cooler, delta %d,\n", temp_diff);
  1219. temp_diff = -temp_diff;
  1220. } else if (temp_diff == 0)
  1221. IWL_DEBUG_POWER("Same temp,\n");
  1222. else
  1223. IWL_DEBUG_POWER("Getting warmer, delta %d,\n", temp_diff);
  1224. /* if we don't need calibration, *don't* update last_temperature */
  1225. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1226. IWL_DEBUG_POWER("Timed thermal calib not needed\n");
  1227. return 0;
  1228. }
  1229. IWL_DEBUG_POWER("Timed thermal calib needed\n");
  1230. /* assume that caller will actually do calib ...
  1231. * update the "last temperature" value */
  1232. priv->last_temperature = priv->temperature;
  1233. return 1;
  1234. }
  1235. #define IWL_MAX_GAIN_ENTRIES 78
  1236. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1237. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1238. /* radio and DSP power table, each step is 1/2 dB.
  1239. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1240. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1241. {
  1242. {251, 127}, /* 2.4 GHz, highest power */
  1243. {251, 127},
  1244. {251, 127},
  1245. {251, 127},
  1246. {251, 125},
  1247. {251, 110},
  1248. {251, 105},
  1249. {251, 98},
  1250. {187, 125},
  1251. {187, 115},
  1252. {187, 108},
  1253. {187, 99},
  1254. {243, 119},
  1255. {243, 111},
  1256. {243, 105},
  1257. {243, 97},
  1258. {243, 92},
  1259. {211, 106},
  1260. {211, 100},
  1261. {179, 120},
  1262. {179, 113},
  1263. {179, 107},
  1264. {147, 125},
  1265. {147, 119},
  1266. {147, 112},
  1267. {147, 106},
  1268. {147, 101},
  1269. {147, 97},
  1270. {147, 91},
  1271. {115, 107},
  1272. {235, 121},
  1273. {235, 115},
  1274. {235, 109},
  1275. {203, 127},
  1276. {203, 121},
  1277. {203, 115},
  1278. {203, 108},
  1279. {203, 102},
  1280. {203, 96},
  1281. {203, 92},
  1282. {171, 110},
  1283. {171, 104},
  1284. {171, 98},
  1285. {139, 116},
  1286. {227, 125},
  1287. {227, 119},
  1288. {227, 113},
  1289. {227, 107},
  1290. {227, 101},
  1291. {227, 96},
  1292. {195, 113},
  1293. {195, 106},
  1294. {195, 102},
  1295. {195, 95},
  1296. {163, 113},
  1297. {163, 106},
  1298. {163, 102},
  1299. {163, 95},
  1300. {131, 113},
  1301. {131, 106},
  1302. {131, 102},
  1303. {131, 95},
  1304. {99, 113},
  1305. {99, 106},
  1306. {99, 102},
  1307. {99, 95},
  1308. {67, 113},
  1309. {67, 106},
  1310. {67, 102},
  1311. {67, 95},
  1312. {35, 113},
  1313. {35, 106},
  1314. {35, 102},
  1315. {35, 95},
  1316. {3, 113},
  1317. {3, 106},
  1318. {3, 102},
  1319. {3, 95} }, /* 2.4 GHz, lowest power */
  1320. {
  1321. {251, 127}, /* 5.x GHz, highest power */
  1322. {251, 120},
  1323. {251, 114},
  1324. {219, 119},
  1325. {219, 101},
  1326. {187, 113},
  1327. {187, 102},
  1328. {155, 114},
  1329. {155, 103},
  1330. {123, 117},
  1331. {123, 107},
  1332. {123, 99},
  1333. {123, 92},
  1334. {91, 108},
  1335. {59, 125},
  1336. {59, 118},
  1337. {59, 109},
  1338. {59, 102},
  1339. {59, 96},
  1340. {59, 90},
  1341. {27, 104},
  1342. {27, 98},
  1343. {27, 92},
  1344. {115, 118},
  1345. {115, 111},
  1346. {115, 104},
  1347. {83, 126},
  1348. {83, 121},
  1349. {83, 113},
  1350. {83, 105},
  1351. {83, 99},
  1352. {51, 118},
  1353. {51, 111},
  1354. {51, 104},
  1355. {51, 98},
  1356. {19, 116},
  1357. {19, 109},
  1358. {19, 102},
  1359. {19, 98},
  1360. {19, 93},
  1361. {171, 113},
  1362. {171, 107},
  1363. {171, 99},
  1364. {139, 120},
  1365. {139, 113},
  1366. {139, 107},
  1367. {139, 99},
  1368. {107, 120},
  1369. {107, 113},
  1370. {107, 107},
  1371. {107, 99},
  1372. {75, 120},
  1373. {75, 113},
  1374. {75, 107},
  1375. {75, 99},
  1376. {43, 120},
  1377. {43, 113},
  1378. {43, 107},
  1379. {43, 99},
  1380. {11, 120},
  1381. {11, 113},
  1382. {11, 107},
  1383. {11, 99},
  1384. {131, 107},
  1385. {131, 99},
  1386. {99, 120},
  1387. {99, 113},
  1388. {99, 107},
  1389. {99, 99},
  1390. {67, 120},
  1391. {67, 113},
  1392. {67, 107},
  1393. {67, 99},
  1394. {35, 120},
  1395. {35, 113},
  1396. {35, 107},
  1397. {35, 99},
  1398. {3, 120} } /* 5.x GHz, lowest power */
  1399. };
  1400. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1401. {
  1402. if (index < 0)
  1403. return 0;
  1404. if (index >= IWL_MAX_GAIN_ENTRIES)
  1405. return IWL_MAX_GAIN_ENTRIES - 1;
  1406. return (u8) index;
  1407. }
  1408. /* Kick off thermal recalibration check every 60 seconds */
  1409. #define REG_RECALIB_PERIOD (60)
  1410. /**
  1411. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1412. *
  1413. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1414. * or 6 Mbit (OFDM) rates.
  1415. */
  1416. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1417. s32 rate_index, const s8 *clip_pwrs,
  1418. struct iwl_channel_info *ch_info,
  1419. int band_index)
  1420. {
  1421. struct iwl3945_scan_power_info *scan_power_info;
  1422. s8 power;
  1423. u8 power_index;
  1424. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1425. /* use this channel group's 6Mbit clipping/saturation pwr,
  1426. * but cap at regulatory scan power restriction (set during init
  1427. * based on eeprom channel data) for this channel. */
  1428. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1429. /* further limit to user's max power preference.
  1430. * FIXME: Other spectrum management power limitations do not
  1431. * seem to apply?? */
  1432. power = min(power, priv->tx_power_user_lmt);
  1433. scan_power_info->requested_power = power;
  1434. /* find difference between new scan *power* and current "normal"
  1435. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1436. * current "normal" temperature-compensated Tx power *index* for
  1437. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1438. * *index*. */
  1439. power_index = ch_info->power_info[rate_index].power_table_index
  1440. - (power - ch_info->power_info
  1441. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1442. /* store reference index that we use when adjusting *all* scan
  1443. * powers. So we can accommodate user (all channel) or spectrum
  1444. * management (single channel) power changes "between" temperature
  1445. * feedback compensation procedures.
  1446. * don't force fit this reference index into gain table; it may be a
  1447. * negative number. This will help avoid errors when we're at
  1448. * the lower bounds (highest gains, for warmest temperatures)
  1449. * of the table. */
  1450. /* don't exceed table bounds for "real" setting */
  1451. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1452. scan_power_info->power_table_index = power_index;
  1453. scan_power_info->tpc.tx_gain =
  1454. power_gain_table[band_index][power_index].tx_gain;
  1455. scan_power_info->tpc.dsp_atten =
  1456. power_gain_table[band_index][power_index].dsp_atten;
  1457. }
  1458. /**
  1459. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1460. *
  1461. * Configures power settings for all rates for the current channel,
  1462. * using values from channel info struct, and send to NIC
  1463. */
  1464. int iwl3945_send_tx_power(struct iwl_priv *priv)
  1465. {
  1466. int rate_idx, i;
  1467. const struct iwl_channel_info *ch_info = NULL;
  1468. struct iwl3945_txpowertable_cmd txpower = {
  1469. .channel = priv->active39_rxon.channel,
  1470. };
  1471. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1472. ch_info = iwl3945_get_channel_info(priv,
  1473. priv->band,
  1474. le16_to_cpu(priv->active39_rxon.channel));
  1475. if (!ch_info) {
  1476. IWL_ERR(priv,
  1477. "Failed to get channel info for channel %d [%d]\n",
  1478. le16_to_cpu(priv->active39_rxon.channel), priv->band);
  1479. return -EINVAL;
  1480. }
  1481. if (!is_channel_valid(ch_info)) {
  1482. IWL_DEBUG_POWER("Not calling TX_PWR_TABLE_CMD on "
  1483. "non-Tx channel.\n");
  1484. return 0;
  1485. }
  1486. /* fill cmd with power settings for all rates for current channel */
  1487. /* Fill OFDM rate */
  1488. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1489. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1490. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1491. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1492. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1493. le16_to_cpu(txpower.channel),
  1494. txpower.band,
  1495. txpower.power[i].tpc.tx_gain,
  1496. txpower.power[i].tpc.dsp_atten,
  1497. txpower.power[i].rate);
  1498. }
  1499. /* Fill CCK rates */
  1500. for (rate_idx = IWL_FIRST_CCK_RATE;
  1501. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1502. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1503. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1504. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1505. le16_to_cpu(txpower.channel),
  1506. txpower.band,
  1507. txpower.power[i].tpc.tx_gain,
  1508. txpower.power[i].tpc.dsp_atten,
  1509. txpower.power[i].rate);
  1510. }
  1511. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1512. sizeof(struct iwl3945_txpowertable_cmd),
  1513. &txpower);
  1514. }
  1515. /**
  1516. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1517. * @ch_info: Channel to update. Uses power_info.requested_power.
  1518. *
  1519. * Replace requested_power and base_power_index ch_info fields for
  1520. * one channel.
  1521. *
  1522. * Called if user or spectrum management changes power preferences.
  1523. * Takes into account h/w and modulation limitations (clip power).
  1524. *
  1525. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1526. *
  1527. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1528. * properly fill out the scan powers, and actual h/w gain settings,
  1529. * and send changes to NIC
  1530. */
  1531. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1532. struct iwl_channel_info *ch_info)
  1533. {
  1534. struct iwl3945_channel_power_info *power_info;
  1535. int power_changed = 0;
  1536. int i;
  1537. const s8 *clip_pwrs;
  1538. int power;
  1539. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1540. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1541. /* Get this channel's rate-to-current-power settings table */
  1542. power_info = ch_info->power_info;
  1543. /* update OFDM Txpower settings */
  1544. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1545. i++, ++power_info) {
  1546. int delta_idx;
  1547. /* limit new power to be no more than h/w capability */
  1548. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1549. if (power == power_info->requested_power)
  1550. continue;
  1551. /* find difference between old and new requested powers,
  1552. * update base (non-temp-compensated) power index */
  1553. delta_idx = (power - power_info->requested_power) * 2;
  1554. power_info->base_power_index -= delta_idx;
  1555. /* save new requested power value */
  1556. power_info->requested_power = power;
  1557. power_changed = 1;
  1558. }
  1559. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1560. * ... all CCK power settings for a given channel are the *same*. */
  1561. if (power_changed) {
  1562. power =
  1563. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1564. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1565. /* do all CCK rates' iwl3945_channel_power_info structures */
  1566. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1567. power_info->requested_power = power;
  1568. power_info->base_power_index =
  1569. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1570. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1571. ++power_info;
  1572. }
  1573. }
  1574. return 0;
  1575. }
  1576. /**
  1577. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1578. *
  1579. * NOTE: Returned power limit may be less (but not more) than requested,
  1580. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1581. * (no consideration for h/w clipping limitations).
  1582. */
  1583. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1584. {
  1585. s8 max_power;
  1586. #if 0
  1587. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1588. if (ch_info->tgd_data.max_power != 0)
  1589. max_power = min(ch_info->tgd_data.max_power,
  1590. ch_info->eeprom.max_power_avg);
  1591. /* else just use EEPROM limits */
  1592. else
  1593. #endif
  1594. max_power = ch_info->eeprom.max_power_avg;
  1595. return min(max_power, ch_info->max_power_avg);
  1596. }
  1597. /**
  1598. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1599. *
  1600. * Compensate txpower settings of *all* channels for temperature.
  1601. * This only accounts for the difference between current temperature
  1602. * and the factory calibration temperatures, and bases the new settings
  1603. * on the channel's base_power_index.
  1604. *
  1605. * If RxOn is "associated", this sends the new Txpower to NIC!
  1606. */
  1607. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1608. {
  1609. struct iwl_channel_info *ch_info = NULL;
  1610. int delta_index;
  1611. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1612. u8 a_band;
  1613. u8 rate_index;
  1614. u8 scan_tbl_index;
  1615. u8 i;
  1616. int ref_temp;
  1617. int temperature = priv->temperature;
  1618. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1619. for (i = 0; i < priv->channel_count; i++) {
  1620. ch_info = &priv->channel_info[i];
  1621. a_band = is_channel_a_band(ch_info);
  1622. /* Get this chnlgrp's factory calibration temperature */
  1623. ref_temp = (s16)priv->eeprom39.groups[ch_info->group_index].
  1624. temperature;
  1625. /* get power index adjustment based on current and factory
  1626. * temps */
  1627. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1628. ref_temp);
  1629. /* set tx power value for all rates, OFDM and CCK */
  1630. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1631. rate_index++) {
  1632. int power_idx =
  1633. ch_info->power_info[rate_index].base_power_index;
  1634. /* temperature compensate */
  1635. power_idx += delta_index;
  1636. /* stay within table range */
  1637. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1638. ch_info->power_info[rate_index].
  1639. power_table_index = (u8) power_idx;
  1640. ch_info->power_info[rate_index].tpc =
  1641. power_gain_table[a_band][power_idx];
  1642. }
  1643. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1644. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1645. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1646. for (scan_tbl_index = 0;
  1647. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1648. s32 actual_index = (scan_tbl_index == 0) ?
  1649. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1650. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1651. actual_index, clip_pwrs,
  1652. ch_info, a_band);
  1653. }
  1654. }
  1655. /* send Txpower command for current channel to ucode */
  1656. return priv->cfg->ops->lib->send_tx_power(priv);
  1657. }
  1658. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1659. {
  1660. struct iwl_channel_info *ch_info;
  1661. s8 max_power;
  1662. u8 a_band;
  1663. u8 i;
  1664. if (priv->tx_power_user_lmt == power) {
  1665. IWL_DEBUG_POWER("Requested Tx power same as current "
  1666. "limit: %ddBm.\n", power);
  1667. return 0;
  1668. }
  1669. IWL_DEBUG_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1670. priv->tx_power_user_lmt = power;
  1671. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1672. for (i = 0; i < priv->channel_count; i++) {
  1673. ch_info = &priv->channel_info[i];
  1674. a_band = is_channel_a_band(ch_info);
  1675. /* find minimum power of all user and regulatory constraints
  1676. * (does not consider h/w clipping limitations) */
  1677. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1678. max_power = min(power, max_power);
  1679. if (max_power != ch_info->curr_txpow) {
  1680. ch_info->curr_txpow = max_power;
  1681. /* this considers the h/w clipping limitations */
  1682. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1683. }
  1684. }
  1685. /* update txpower settings for all channels,
  1686. * send to NIC if associated. */
  1687. is_temp_calib_needed(priv);
  1688. iwl3945_hw_reg_comp_txpower_temp(priv);
  1689. return 0;
  1690. }
  1691. /* will add 3945 channel switch cmd handling later */
  1692. int iwl3945_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1693. {
  1694. return 0;
  1695. }
  1696. /**
  1697. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1698. *
  1699. * -- reset periodic timer
  1700. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1701. * -- correct coeffs for temp (can reset temp timer)
  1702. * -- save this temp as "last",
  1703. * -- send new set of gain settings to NIC
  1704. * NOTE: This should continue working, even when we're not associated,
  1705. * so we can keep our internal table of scan powers current. */
  1706. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1707. {
  1708. /* This will kick in the "brute force"
  1709. * iwl3945_hw_reg_comp_txpower_temp() below */
  1710. if (!is_temp_calib_needed(priv))
  1711. goto reschedule;
  1712. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1713. * This is based *only* on current temperature,
  1714. * ignoring any previous power measurements */
  1715. iwl3945_hw_reg_comp_txpower_temp(priv);
  1716. reschedule:
  1717. queue_delayed_work(priv->workqueue,
  1718. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1719. }
  1720. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1721. {
  1722. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1723. thermal_periodic.work);
  1724. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1725. return;
  1726. mutex_lock(&priv->mutex);
  1727. iwl3945_reg_txpower_periodic(priv);
  1728. mutex_unlock(&priv->mutex);
  1729. }
  1730. /**
  1731. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1732. * for the channel.
  1733. *
  1734. * This function is used when initializing channel-info structs.
  1735. *
  1736. * NOTE: These channel groups do *NOT* match the bands above!
  1737. * These channel groups are based on factory-tested channels;
  1738. * on A-band, EEPROM's "group frequency" entries represent the top
  1739. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1740. */
  1741. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1742. const struct iwl_channel_info *ch_info)
  1743. {
  1744. struct iwl3945_eeprom_txpower_group *ch_grp = &priv->eeprom39.groups[0];
  1745. u8 group;
  1746. u16 group_index = 0; /* based on factory calib frequencies */
  1747. u8 grp_channel;
  1748. /* Find the group index for the channel ... don't use index 1(?) */
  1749. if (is_channel_a_band(ch_info)) {
  1750. for (group = 1; group < 5; group++) {
  1751. grp_channel = ch_grp[group].group_channel;
  1752. if (ch_info->channel <= grp_channel) {
  1753. group_index = group;
  1754. break;
  1755. }
  1756. }
  1757. /* group 4 has a few channels *above* its factory cal freq */
  1758. if (group == 5)
  1759. group_index = 4;
  1760. } else
  1761. group_index = 0; /* 2.4 GHz, group 0 */
  1762. IWL_DEBUG_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1763. group_index);
  1764. return group_index;
  1765. }
  1766. /**
  1767. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1768. *
  1769. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1770. * into radio/DSP gain settings table for requested power.
  1771. */
  1772. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1773. s8 requested_power,
  1774. s32 setting_index, s32 *new_index)
  1775. {
  1776. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1777. s32 index0, index1;
  1778. s32 power = 2 * requested_power;
  1779. s32 i;
  1780. const struct iwl3945_eeprom_txpower_sample *samples;
  1781. s32 gains0, gains1;
  1782. s32 res;
  1783. s32 denominator;
  1784. chnl_grp = &priv->eeprom39.groups[setting_index];
  1785. samples = chnl_grp->samples;
  1786. for (i = 0; i < 5; i++) {
  1787. if (power == samples[i].power) {
  1788. *new_index = samples[i].gain_index;
  1789. return 0;
  1790. }
  1791. }
  1792. if (power > samples[1].power) {
  1793. index0 = 0;
  1794. index1 = 1;
  1795. } else if (power > samples[2].power) {
  1796. index0 = 1;
  1797. index1 = 2;
  1798. } else if (power > samples[3].power) {
  1799. index0 = 2;
  1800. index1 = 3;
  1801. } else {
  1802. index0 = 3;
  1803. index1 = 4;
  1804. }
  1805. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1806. if (denominator == 0)
  1807. return -EINVAL;
  1808. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1809. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1810. res = gains0 + (gains1 - gains0) *
  1811. ((s32) power - (s32) samples[index0].power) / denominator +
  1812. (1 << 18);
  1813. *new_index = res >> 19;
  1814. return 0;
  1815. }
  1816. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1817. {
  1818. u32 i;
  1819. s32 rate_index;
  1820. const struct iwl3945_eeprom_txpower_group *group;
  1821. IWL_DEBUG_POWER("Initializing factory calib info from EEPROM\n");
  1822. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1823. s8 *clip_pwrs; /* table of power levels for each rate */
  1824. s8 satur_pwr; /* saturation power for each chnl group */
  1825. group = &priv->eeprom39.groups[i];
  1826. /* sanity check on factory saturation power value */
  1827. if (group->saturation_power < 40) {
  1828. IWL_WARN(priv, "Error: saturation power is %d, "
  1829. "less than minimum expected 40\n",
  1830. group->saturation_power);
  1831. return;
  1832. }
  1833. /*
  1834. * Derive requested power levels for each rate, based on
  1835. * hardware capabilities (saturation power for band).
  1836. * Basic value is 3dB down from saturation, with further
  1837. * power reductions for highest 3 data rates. These
  1838. * backoffs provide headroom for high rate modulation
  1839. * power peaks, without too much distortion (clipping).
  1840. */
  1841. /* we'll fill in this array with h/w max power levels */
  1842. clip_pwrs = (s8 *) priv->clip39_groups[i].clip_powers;
  1843. /* divide factory saturation power by 2 to find -3dB level */
  1844. satur_pwr = (s8) (group->saturation_power >> 1);
  1845. /* fill in channel group's nominal powers for each rate */
  1846. for (rate_index = 0;
  1847. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1848. switch (rate_index) {
  1849. case IWL_RATE_36M_INDEX_TABLE:
  1850. if (i == 0) /* B/G */
  1851. *clip_pwrs = satur_pwr;
  1852. else /* A */
  1853. *clip_pwrs = satur_pwr - 5;
  1854. break;
  1855. case IWL_RATE_48M_INDEX_TABLE:
  1856. if (i == 0)
  1857. *clip_pwrs = satur_pwr - 7;
  1858. else
  1859. *clip_pwrs = satur_pwr - 10;
  1860. break;
  1861. case IWL_RATE_54M_INDEX_TABLE:
  1862. if (i == 0)
  1863. *clip_pwrs = satur_pwr - 9;
  1864. else
  1865. *clip_pwrs = satur_pwr - 12;
  1866. break;
  1867. default:
  1868. *clip_pwrs = satur_pwr;
  1869. break;
  1870. }
  1871. }
  1872. }
  1873. }
  1874. /**
  1875. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1876. *
  1877. * Second pass (during init) to set up priv->channel_info
  1878. *
  1879. * Set up Tx-power settings in our channel info database for each VALID
  1880. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1881. * and current temperature.
  1882. *
  1883. * Since this is based on current temperature (at init time), these values may
  1884. * not be valid for very long, but it gives us a starting/default point,
  1885. * and allows us to active (i.e. using Tx) scan.
  1886. *
  1887. * This does *not* write values to NIC, just sets up our internal table.
  1888. */
  1889. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1890. {
  1891. struct iwl_channel_info *ch_info = NULL;
  1892. struct iwl3945_channel_power_info *pwr_info;
  1893. int delta_index;
  1894. u8 rate_index;
  1895. u8 scan_tbl_index;
  1896. const s8 *clip_pwrs; /* array of power levels for each rate */
  1897. u8 gain, dsp_atten;
  1898. s8 power;
  1899. u8 pwr_index, base_pwr_index, a_band;
  1900. u8 i;
  1901. int temperature;
  1902. /* save temperature reference,
  1903. * so we can determine next time to calibrate */
  1904. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1905. priv->last_temperature = temperature;
  1906. iwl3945_hw_reg_init_channel_groups(priv);
  1907. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1908. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1909. i++, ch_info++) {
  1910. a_band = is_channel_a_band(ch_info);
  1911. if (!is_channel_valid(ch_info))
  1912. continue;
  1913. /* find this channel's channel group (*not* "band") index */
  1914. ch_info->group_index =
  1915. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1916. /* Get this chnlgrp's rate->max/clip-powers table */
  1917. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1918. /* calculate power index *adjustment* value according to
  1919. * diff between current temperature and factory temperature */
  1920. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1921. priv->eeprom39.groups[ch_info->group_index].
  1922. temperature);
  1923. IWL_DEBUG_POWER("Delta index for channel %d: %d [%d]\n",
  1924. ch_info->channel, delta_index, temperature +
  1925. IWL_TEMP_CONVERT);
  1926. /* set tx power value for all OFDM rates */
  1927. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1928. rate_index++) {
  1929. s32 uninitialized_var(power_idx);
  1930. int rc;
  1931. /* use channel group's clip-power table,
  1932. * but don't exceed channel's max power */
  1933. s8 pwr = min(ch_info->max_power_avg,
  1934. clip_pwrs[rate_index]);
  1935. pwr_info = &ch_info->power_info[rate_index];
  1936. /* get base (i.e. at factory-measured temperature)
  1937. * power table index for this rate's power */
  1938. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1939. ch_info->group_index,
  1940. &power_idx);
  1941. if (rc) {
  1942. IWL_ERR(priv, "Invalid power index\n");
  1943. return rc;
  1944. }
  1945. pwr_info->base_power_index = (u8) power_idx;
  1946. /* temperature compensate */
  1947. power_idx += delta_index;
  1948. /* stay within range of gain table */
  1949. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1950. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1951. pwr_info->requested_power = pwr;
  1952. pwr_info->power_table_index = (u8) power_idx;
  1953. pwr_info->tpc.tx_gain =
  1954. power_gain_table[a_band][power_idx].tx_gain;
  1955. pwr_info->tpc.dsp_atten =
  1956. power_gain_table[a_band][power_idx].dsp_atten;
  1957. }
  1958. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1959. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1960. power = pwr_info->requested_power +
  1961. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1962. pwr_index = pwr_info->power_table_index +
  1963. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1964. base_pwr_index = pwr_info->base_power_index +
  1965. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1966. /* stay within table range */
  1967. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1968. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1969. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1970. /* fill each CCK rate's iwl3945_channel_power_info structure
  1971. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1972. * NOTE: CCK rates start at end of OFDM rates! */
  1973. for (rate_index = 0;
  1974. rate_index < IWL_CCK_RATES; rate_index++) {
  1975. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1976. pwr_info->requested_power = power;
  1977. pwr_info->power_table_index = pwr_index;
  1978. pwr_info->base_power_index = base_pwr_index;
  1979. pwr_info->tpc.tx_gain = gain;
  1980. pwr_info->tpc.dsp_atten = dsp_atten;
  1981. }
  1982. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1983. for (scan_tbl_index = 0;
  1984. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1985. s32 actual_index = (scan_tbl_index == 0) ?
  1986. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1987. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1988. actual_index, clip_pwrs, ch_info, a_band);
  1989. }
  1990. }
  1991. return 0;
  1992. }
  1993. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  1994. {
  1995. int rc;
  1996. unsigned long flags;
  1997. spin_lock_irqsave(&priv->lock, flags);
  1998. rc = iwl_grab_nic_access(priv);
  1999. if (rc) {
  2000. spin_unlock_irqrestore(&priv->lock, flags);
  2001. return rc;
  2002. }
  2003. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  2004. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  2005. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  2006. if (rc < 0)
  2007. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  2008. iwl_release_nic_access(priv);
  2009. spin_unlock_irqrestore(&priv->lock, flags);
  2010. return 0;
  2011. }
  2012. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  2013. {
  2014. int rc;
  2015. unsigned long flags;
  2016. int txq_id = txq->q.id;
  2017. struct iwl3945_shared *shared_data = priv->shared_virt;
  2018. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  2019. spin_lock_irqsave(&priv->lock, flags);
  2020. rc = iwl_grab_nic_access(priv);
  2021. if (rc) {
  2022. spin_unlock_irqrestore(&priv->lock, flags);
  2023. return rc;
  2024. }
  2025. iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  2026. iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  2027. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  2028. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  2029. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  2030. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  2031. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  2032. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  2033. iwl_release_nic_access(priv);
  2034. /* fake read to flush all prev. writes */
  2035. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  2036. spin_unlock_irqrestore(&priv->lock, flags);
  2037. return 0;
  2038. }
  2039. /*
  2040. * HCMD utils
  2041. */
  2042. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  2043. {
  2044. switch (cmd_id) {
  2045. case REPLY_RXON:
  2046. return (u16) sizeof(struct iwl3945_rxon_cmd);
  2047. default:
  2048. return len;
  2049. }
  2050. }
  2051. /**
  2052. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2053. */
  2054. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  2055. {
  2056. int rc, i, index, prev_index;
  2057. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2058. .reserved = {0, 0, 0},
  2059. };
  2060. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2061. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2062. index = iwl3945_rates[i].table_rs_index;
  2063. table[index].rate_n_flags =
  2064. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2065. table[index].try_cnt = priv->retry_rate;
  2066. prev_index = iwl3945_get_prev_ieee_rate(i);
  2067. table[index].next_rate_index =
  2068. iwl3945_rates[prev_index].table_rs_index;
  2069. }
  2070. switch (priv->band) {
  2071. case IEEE80211_BAND_5GHZ:
  2072. IWL_DEBUG_RATE("Select A mode rate scale\n");
  2073. /* If one of the following CCK rates is used,
  2074. * have it fall back to the 6M OFDM rate */
  2075. for (i = IWL_RATE_1M_INDEX_TABLE;
  2076. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2077. table[i].next_rate_index =
  2078. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2079. /* Don't fall back to CCK rates */
  2080. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  2081. IWL_RATE_9M_INDEX_TABLE;
  2082. /* Don't drop out of OFDM rates */
  2083. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2084. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2085. break;
  2086. case IEEE80211_BAND_2GHZ:
  2087. IWL_DEBUG_RATE("Select B/G mode rate scale\n");
  2088. /* If an OFDM rate is used, have it fall back to the
  2089. * 1M CCK rates */
  2090. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2091. iwl3945_is_associated(priv)) {
  2092. index = IWL_FIRST_CCK_RATE;
  2093. for (i = IWL_RATE_6M_INDEX_TABLE;
  2094. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2095. table[i].next_rate_index =
  2096. iwl3945_rates[index].table_rs_index;
  2097. index = IWL_RATE_11M_INDEX_TABLE;
  2098. /* CCK shouldn't fall back to OFDM... */
  2099. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2100. }
  2101. break;
  2102. default:
  2103. WARN_ON(1);
  2104. break;
  2105. }
  2106. /* Update the rate scaling for control frame Tx */
  2107. rate_cmd.table_id = 0;
  2108. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2109. &rate_cmd);
  2110. if (rc)
  2111. return rc;
  2112. /* Update the rate scaling for data frame Tx */
  2113. rate_cmd.table_id = 1;
  2114. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2115. &rate_cmd);
  2116. }
  2117. /* Called when initializing driver */
  2118. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2119. {
  2120. memset((void *)&priv->hw_params, 0,
  2121. sizeof(struct iwl_hw_params));
  2122. priv->shared_virt =
  2123. pci_alloc_consistent(priv->pci_dev,
  2124. sizeof(struct iwl3945_shared),
  2125. &priv->shared_phys);
  2126. if (!priv->shared_virt) {
  2127. IWL_ERR(priv, "failed to allocate pci memory\n");
  2128. mutex_unlock(&priv->mutex);
  2129. return -ENOMEM;
  2130. }
  2131. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2132. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_3K;
  2133. priv->hw_params.max_pkt_size = 2342;
  2134. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2135. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2136. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2137. priv->hw_params.bcast_sta_id = IWL3945_BROADCAST_ID;
  2138. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2139. return 0;
  2140. }
  2141. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2142. struct iwl3945_frame *frame, u8 rate)
  2143. {
  2144. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2145. unsigned int frame_size;
  2146. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2147. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2148. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  2149. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2150. frame_size = iwl3945_fill_beacon_frame(priv,
  2151. tx_beacon_cmd->frame,
  2152. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2153. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2154. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2155. tx_beacon_cmd->tx.rate = rate;
  2156. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2157. TX_CMD_FLG_TSF_MSK);
  2158. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2159. tx_beacon_cmd->tx.supp_rates[0] =
  2160. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2161. tx_beacon_cmd->tx.supp_rates[1] =
  2162. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2163. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2164. }
  2165. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2166. {
  2167. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2168. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2169. }
  2170. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2171. {
  2172. INIT_DELAYED_WORK(&priv->thermal_periodic,
  2173. iwl3945_bg_reg_txpower_periodic);
  2174. }
  2175. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2176. {
  2177. cancel_delayed_work(&priv->thermal_periodic);
  2178. }
  2179. /* check contents of special bootstrap uCode SRAM */
  2180. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2181. {
  2182. __le32 *image = priv->ucode_boot.v_addr;
  2183. u32 len = priv->ucode_boot.len;
  2184. u32 reg;
  2185. u32 val;
  2186. IWL_DEBUG_INFO("Begin verify bsm\n");
  2187. /* verify BSM SRAM contents */
  2188. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2189. for (reg = BSM_SRAM_LOWER_BOUND;
  2190. reg < BSM_SRAM_LOWER_BOUND + len;
  2191. reg += sizeof(u32), image++) {
  2192. val = iwl_read_prph(priv, reg);
  2193. if (val != le32_to_cpu(*image)) {
  2194. IWL_ERR(priv, "BSM uCode verification failed at "
  2195. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2196. BSM_SRAM_LOWER_BOUND,
  2197. reg - BSM_SRAM_LOWER_BOUND, len,
  2198. val, le32_to_cpu(*image));
  2199. return -EIO;
  2200. }
  2201. }
  2202. IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
  2203. return 0;
  2204. }
  2205. /**
  2206. * iwl3945_load_bsm - Load bootstrap instructions
  2207. *
  2208. * BSM operation:
  2209. *
  2210. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2211. * in special SRAM that does not power down during RFKILL. When powering back
  2212. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2213. * the bootstrap program into the on-board processor, and starts it.
  2214. *
  2215. * The bootstrap program loads (via DMA) instructions and data for a new
  2216. * program from host DRAM locations indicated by the host driver in the
  2217. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2218. * automatically.
  2219. *
  2220. * When initializing the NIC, the host driver points the BSM to the
  2221. * "initialize" uCode image. This uCode sets up some internal data, then
  2222. * notifies host via "initialize alive" that it is complete.
  2223. *
  2224. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2225. * normal runtime uCode instructions and a backup uCode data cache buffer
  2226. * (filled initially with starting data values for the on-board processor),
  2227. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2228. * which begins normal operation.
  2229. *
  2230. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2231. * the backup data cache in DRAM before SRAM is powered down.
  2232. *
  2233. * When powering back up, the BSM loads the bootstrap program. This reloads
  2234. * the runtime uCode instructions and the backup data cache into SRAM,
  2235. * and re-launches the runtime uCode from where it left off.
  2236. */
  2237. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2238. {
  2239. __le32 *image = priv->ucode_boot.v_addr;
  2240. u32 len = priv->ucode_boot.len;
  2241. dma_addr_t pinst;
  2242. dma_addr_t pdata;
  2243. u32 inst_len;
  2244. u32 data_len;
  2245. int rc;
  2246. int i;
  2247. u32 done;
  2248. u32 reg_offset;
  2249. IWL_DEBUG_INFO("Begin load bsm\n");
  2250. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2251. if (len > IWL39_MAX_BSM_SIZE)
  2252. return -EINVAL;
  2253. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2254. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2255. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2256. * after the "initialize" uCode has run, to point to
  2257. * runtime/protocol instructions and backup data cache. */
  2258. pinst = priv->ucode_init.p_addr;
  2259. pdata = priv->ucode_init_data.p_addr;
  2260. inst_len = priv->ucode_init.len;
  2261. data_len = priv->ucode_init_data.len;
  2262. rc = iwl_grab_nic_access(priv);
  2263. if (rc)
  2264. return rc;
  2265. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2266. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2267. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2268. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2269. /* Fill BSM memory with bootstrap instructions */
  2270. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2271. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2272. reg_offset += sizeof(u32), image++)
  2273. _iwl_write_prph(priv, reg_offset,
  2274. le32_to_cpu(*image));
  2275. rc = iwl3945_verify_bsm(priv);
  2276. if (rc) {
  2277. iwl_release_nic_access(priv);
  2278. return rc;
  2279. }
  2280. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2281. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2282. iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
  2283. IWL39_RTC_INST_LOWER_BOUND);
  2284. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2285. /* Load bootstrap code into instruction SRAM now,
  2286. * to prepare to load "initialize" uCode */
  2287. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2288. BSM_WR_CTRL_REG_BIT_START);
  2289. /* Wait for load of bootstrap uCode to finish */
  2290. for (i = 0; i < 100; i++) {
  2291. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  2292. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2293. break;
  2294. udelay(10);
  2295. }
  2296. if (i < 100)
  2297. IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
  2298. else {
  2299. IWL_ERR(priv, "BSM write did not complete!\n");
  2300. return -EIO;
  2301. }
  2302. /* Enable future boot loads whenever power management unit triggers it
  2303. * (e.g. when powering back up after power-save shutdown) */
  2304. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2305. BSM_WR_CTRL_REG_BIT_START_EN);
  2306. iwl_release_nic_access(priv);
  2307. return 0;
  2308. }
  2309. static struct iwl_lib_ops iwl3945_lib = {
  2310. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2311. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2312. .txq_init = iwl3945_hw_tx_queue_init,
  2313. .load_ucode = iwl3945_load_bsm,
  2314. .apm_ops = {
  2315. .init = iwl3945_apm_init,
  2316. .reset = iwl3945_apm_reset,
  2317. .stop = iwl3945_apm_stop,
  2318. .config = iwl3945_nic_config,
  2319. .set_pwr_src = iwl3945_set_pwr_src,
  2320. },
  2321. .send_tx_power = iwl3945_send_tx_power,
  2322. };
  2323. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2324. .get_hcmd_size = iwl3945_get_hcmd_size,
  2325. };
  2326. static struct iwl_ops iwl3945_ops = {
  2327. .lib = &iwl3945_lib,
  2328. .utils = &iwl3945_hcmd_utils,
  2329. };
  2330. static struct iwl_cfg iwl3945_bg_cfg = {
  2331. .name = "3945BG",
  2332. .fw_name_pre = IWL3945_FW_PRE,
  2333. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2334. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2335. .sku = IWL_SKU_G,
  2336. .ops = &iwl3945_ops,
  2337. .mod_params = &iwl3945_mod_params
  2338. };
  2339. static struct iwl_cfg iwl3945_abg_cfg = {
  2340. .name = "3945ABG",
  2341. .fw_name_pre = IWL3945_FW_PRE,
  2342. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2343. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2344. .sku = IWL_SKU_A|IWL_SKU_G,
  2345. .ops = &iwl3945_ops,
  2346. .mod_params = &iwl3945_mod_params
  2347. };
  2348. struct pci_device_id iwl3945_hw_card_ids[] = {
  2349. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2350. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2351. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2352. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2353. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2354. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2355. {0}
  2356. };
  2357. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);