omapdss.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. * Copyright (C) 2008 Nokia Corporation
  3. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __OMAP_OMAPDSS_H
  18. #define __OMAP_OMAPDSS_H
  19. #include <linux/list.h>
  20. #include <linux/kobject.h>
  21. #include <linux/device.h>
  22. #define DISPC_IRQ_FRAMEDONE (1 << 0)
  23. #define DISPC_IRQ_VSYNC (1 << 1)
  24. #define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
  25. #define DISPC_IRQ_EVSYNC_ODD (1 << 3)
  26. #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
  27. #define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
  28. #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
  29. #define DISPC_IRQ_GFX_END_WIN (1 << 7)
  30. #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
  31. #define DISPC_IRQ_OCP_ERR (1 << 9)
  32. #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
  33. #define DISPC_IRQ_VID1_END_WIN (1 << 11)
  34. #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
  35. #define DISPC_IRQ_VID2_END_WIN (1 << 13)
  36. #define DISPC_IRQ_SYNC_LOST (1 << 14)
  37. #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
  38. #define DISPC_IRQ_WAKEUP (1 << 16)
  39. #define DISPC_IRQ_SYNC_LOST2 (1 << 17)
  40. #define DISPC_IRQ_VSYNC2 (1 << 18)
  41. #define DISPC_IRQ_VID3_END_WIN (1 << 19)
  42. #define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
  43. #define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
  44. #define DISPC_IRQ_FRAMEDONE2 (1 << 22)
  45. #define DISPC_IRQ_FRAMEDONEWB (1 << 23)
  46. #define DISPC_IRQ_FRAMEDONETV (1 << 24)
  47. #define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
  48. #define DISPC_IRQ_FRAMEDONE3 (1 << 26)
  49. #define DISPC_IRQ_VSYNC3 (1 << 27)
  50. #define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 28)
  51. #define DISPC_IRQ_SYNC_LOST3 (1 << 29)
  52. struct omap_dss_device;
  53. struct omap_overlay_manager;
  54. struct snd_aes_iec958;
  55. struct snd_cea_861_aud_if;
  56. enum omap_display_type {
  57. OMAP_DISPLAY_TYPE_NONE = 0,
  58. OMAP_DISPLAY_TYPE_DPI = 1 << 0,
  59. OMAP_DISPLAY_TYPE_DBI = 1 << 1,
  60. OMAP_DISPLAY_TYPE_SDI = 1 << 2,
  61. OMAP_DISPLAY_TYPE_DSI = 1 << 3,
  62. OMAP_DISPLAY_TYPE_VENC = 1 << 4,
  63. OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
  64. };
  65. enum omap_plane {
  66. OMAP_DSS_GFX = 0,
  67. OMAP_DSS_VIDEO1 = 1,
  68. OMAP_DSS_VIDEO2 = 2,
  69. OMAP_DSS_VIDEO3 = 3,
  70. };
  71. enum omap_channel {
  72. OMAP_DSS_CHANNEL_LCD = 0,
  73. OMAP_DSS_CHANNEL_DIGIT = 1,
  74. OMAP_DSS_CHANNEL_LCD2 = 2,
  75. OMAP_DSS_CHANNEL_LCD3 = 3,
  76. };
  77. enum omap_color_mode {
  78. OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
  79. OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
  80. OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
  81. OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
  82. OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
  83. OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
  84. OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
  85. OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
  86. OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
  87. OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
  88. OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
  89. OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
  90. OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
  91. OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
  92. OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
  93. OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
  94. OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
  95. OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
  96. OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
  97. };
  98. enum omap_dss_load_mode {
  99. OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
  100. OMAP_DSS_LOAD_CLUT_ONLY = 1,
  101. OMAP_DSS_LOAD_FRAME_ONLY = 2,
  102. OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
  103. };
  104. enum omap_dss_trans_key_type {
  105. OMAP_DSS_COLOR_KEY_GFX_DST = 0,
  106. OMAP_DSS_COLOR_KEY_VID_SRC = 1,
  107. };
  108. enum omap_rfbi_te_mode {
  109. OMAP_DSS_RFBI_TE_MODE_1 = 1,
  110. OMAP_DSS_RFBI_TE_MODE_2 = 2,
  111. };
  112. enum omap_panel_config {
  113. OMAP_DSS_LCD_IVS = 1<<0,
  114. OMAP_DSS_LCD_IHS = 1<<1,
  115. OMAP_DSS_LCD_IPC = 1<<2,
  116. OMAP_DSS_LCD_IEO = 1<<3,
  117. OMAP_DSS_LCD_RF = 1<<4,
  118. OMAP_DSS_LCD_ONOFF = 1<<5,
  119. };
  120. enum omap_dss_signal_level {
  121. OMAPDSS_SIG_ACTIVE_HIGH = 0,
  122. OMAPDSS_SIG_ACTIVE_LOW = 1,
  123. };
  124. enum omap_dss_signal_edge {
  125. OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
  126. OMAPDSS_DRIVE_SIG_RISING_EDGE,
  127. OMAPDSS_DRIVE_SIG_FALLING_EDGE,
  128. };
  129. enum omap_dss_venc_type {
  130. OMAP_DSS_VENC_TYPE_COMPOSITE,
  131. OMAP_DSS_VENC_TYPE_SVIDEO,
  132. };
  133. enum omap_dss_dsi_pixel_format {
  134. OMAP_DSS_DSI_FMT_RGB888,
  135. OMAP_DSS_DSI_FMT_RGB666,
  136. OMAP_DSS_DSI_FMT_RGB666_PACKED,
  137. OMAP_DSS_DSI_FMT_RGB565,
  138. };
  139. enum omap_dss_dsi_mode {
  140. OMAP_DSS_DSI_CMD_MODE = 0,
  141. OMAP_DSS_DSI_VIDEO_MODE,
  142. };
  143. enum omap_display_caps {
  144. OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
  145. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
  146. };
  147. enum omap_dss_display_state {
  148. OMAP_DSS_DISPLAY_DISABLED = 0,
  149. OMAP_DSS_DISPLAY_ACTIVE,
  150. OMAP_DSS_DISPLAY_SUSPENDED,
  151. };
  152. enum omap_dss_audio_state {
  153. OMAP_DSS_AUDIO_DISABLED = 0,
  154. OMAP_DSS_AUDIO_ENABLED,
  155. OMAP_DSS_AUDIO_CONFIGURED,
  156. OMAP_DSS_AUDIO_PLAYING,
  157. };
  158. enum omap_dss_rotation_type {
  159. OMAP_DSS_ROT_DMA = 1 << 0,
  160. OMAP_DSS_ROT_VRFB = 1 << 1,
  161. OMAP_DSS_ROT_TILER = 1 << 2,
  162. };
  163. /* clockwise rotation angle */
  164. enum omap_dss_rotation_angle {
  165. OMAP_DSS_ROT_0 = 0,
  166. OMAP_DSS_ROT_90 = 1,
  167. OMAP_DSS_ROT_180 = 2,
  168. OMAP_DSS_ROT_270 = 3,
  169. };
  170. enum omap_overlay_caps {
  171. OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
  172. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
  173. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
  174. OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
  175. };
  176. enum omap_overlay_manager_caps {
  177. OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
  178. };
  179. enum omap_dss_clk_source {
  180. OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
  181. * OMAP4: DSS_FCLK */
  182. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
  183. * OMAP4: PLL1_CLK1 */
  184. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
  185. * OMAP4: PLL1_CLK2 */
  186. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
  187. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
  188. };
  189. enum omap_hdmi_flags {
  190. OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
  191. };
  192. /* RFBI */
  193. struct rfbi_timings {
  194. int cs_on_time;
  195. int cs_off_time;
  196. int we_on_time;
  197. int we_off_time;
  198. int re_on_time;
  199. int re_off_time;
  200. int we_cycle_time;
  201. int re_cycle_time;
  202. int cs_pulse_width;
  203. int access_time;
  204. int clk_div;
  205. u32 tim[5]; /* set by rfbi_convert_timings() */
  206. int converted;
  207. };
  208. void omap_rfbi_write_command(const void *buf, u32 len);
  209. void omap_rfbi_read_data(void *buf, u32 len);
  210. void omap_rfbi_write_data(const void *buf, u32 len);
  211. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  212. u16 x, u16 y,
  213. u16 w, u16 h);
  214. int omap_rfbi_enable_te(bool enable, unsigned line);
  215. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  216. unsigned hs_pulse_time, unsigned vs_pulse_time,
  217. int hs_pol_inv, int vs_pol_inv, int extif_div);
  218. void rfbi_bus_lock(void);
  219. void rfbi_bus_unlock(void);
  220. /* DSI */
  221. struct omap_dss_dsi_videomode_data {
  222. /* DSI video mode blanking data */
  223. /* Unit: byte clock cycles */
  224. u16 hsa;
  225. u16 hfp;
  226. u16 hbp;
  227. /* Unit: line clocks */
  228. u16 vsa;
  229. u16 vfp;
  230. u16 vbp;
  231. /* DSI blanking modes */
  232. int blanking_mode;
  233. int hsa_blanking_mode;
  234. int hbp_blanking_mode;
  235. int hfp_blanking_mode;
  236. /* Video port sync events */
  237. int vp_de_pol;
  238. int vp_hsync_pol;
  239. int vp_vsync_pol;
  240. bool vp_vsync_end;
  241. bool vp_hsync_end;
  242. bool ddr_clk_always_on;
  243. int window_sync;
  244. };
  245. void dsi_bus_lock(struct omap_dss_device *dssdev);
  246. void dsi_bus_unlock(struct omap_dss_device *dssdev);
  247. int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  248. int len);
  249. int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  250. int len);
  251. int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
  252. int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
  253. int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  254. u8 param);
  255. int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
  256. u8 param);
  257. int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
  258. u8 param1, u8 param2);
  259. int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
  260. u8 *data, int len);
  261. int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
  262. u8 *data, int len);
  263. int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  264. u8 *buf, int buflen);
  265. int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
  266. int buflen);
  267. int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
  268. u8 *buf, int buflen);
  269. int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
  270. u8 param1, u8 param2, u8 *buf, int buflen);
  271. int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
  272. u16 len);
  273. int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
  274. int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
  275. int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
  276. void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
  277. /* Board specific data */
  278. struct omap_dss_board_info {
  279. int (*get_context_loss_count)(struct device *dev);
  280. int num_devices;
  281. struct omap_dss_device **devices;
  282. struct omap_dss_device *default_device;
  283. int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
  284. void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
  285. int (*set_min_bus_tput)(struct device *dev, unsigned long r);
  286. };
  287. /* Init with the board info */
  288. extern int omap_display_init(struct omap_dss_board_info *board_data);
  289. /* HDMI mux init*/
  290. extern int omap_hdmi_init(enum omap_hdmi_flags flags);
  291. struct omap_video_timings {
  292. /* Unit: pixels */
  293. u16 x_res;
  294. /* Unit: pixels */
  295. u16 y_res;
  296. /* Unit: KHz */
  297. u32 pixel_clock;
  298. /* Unit: pixel clocks */
  299. u16 hsw; /* Horizontal synchronization pulse width */
  300. /* Unit: pixel clocks */
  301. u16 hfp; /* Horizontal front porch */
  302. /* Unit: pixel clocks */
  303. u16 hbp; /* Horizontal back porch */
  304. /* Unit: line clocks */
  305. u16 vsw; /* Vertical synchronization pulse width */
  306. /* Unit: line clocks */
  307. u16 vfp; /* Vertical front porch */
  308. /* Unit: line clocks */
  309. u16 vbp; /* Vertical back porch */
  310. /* Vsync logic level */
  311. enum omap_dss_signal_level vsync_level;
  312. /* Hsync logic level */
  313. enum omap_dss_signal_level hsync_level;
  314. /* Pixel clock edge to drive LCD data */
  315. enum omap_dss_signal_edge data_pclk_edge;
  316. /* Data enable logic level */
  317. enum omap_dss_signal_level de_level;
  318. /* Pixel clock edges to drive HSYNC and VSYNC signals */
  319. enum omap_dss_signal_edge sync_pclk_edge;
  320. };
  321. #ifdef CONFIG_OMAP2_DSS_VENC
  322. /* Hardcoded timings for tv modes. Venc only uses these to
  323. * identify the mode, and does not actually use the configs
  324. * itself. However, the configs should be something that
  325. * a normal monitor can also show */
  326. extern const struct omap_video_timings omap_dss_pal_timings;
  327. extern const struct omap_video_timings omap_dss_ntsc_timings;
  328. #endif
  329. struct omap_dss_cpr_coefs {
  330. s16 rr, rg, rb;
  331. s16 gr, gg, gb;
  332. s16 br, bg, bb;
  333. };
  334. struct omap_overlay_info {
  335. u32 paddr;
  336. u32 p_uv_addr; /* for NV12 format */
  337. u16 screen_width;
  338. u16 width;
  339. u16 height;
  340. enum omap_color_mode color_mode;
  341. u8 rotation;
  342. enum omap_dss_rotation_type rotation_type;
  343. bool mirror;
  344. u16 pos_x;
  345. u16 pos_y;
  346. u16 out_width; /* if 0, out_width == width */
  347. u16 out_height; /* if 0, out_height == height */
  348. u8 global_alpha;
  349. u8 pre_mult_alpha;
  350. u8 zorder;
  351. };
  352. struct omap_overlay {
  353. struct kobject kobj;
  354. struct list_head list;
  355. /* static fields */
  356. const char *name;
  357. enum omap_plane id;
  358. enum omap_color_mode supported_modes;
  359. enum omap_overlay_caps caps;
  360. /* dynamic fields */
  361. struct omap_overlay_manager *manager;
  362. /*
  363. * The following functions do not block:
  364. *
  365. * is_enabled
  366. * set_overlay_info
  367. * get_overlay_info
  368. *
  369. * The rest of the functions may block and cannot be called from
  370. * interrupt context
  371. */
  372. int (*enable)(struct omap_overlay *ovl);
  373. int (*disable)(struct omap_overlay *ovl);
  374. bool (*is_enabled)(struct omap_overlay *ovl);
  375. int (*set_manager)(struct omap_overlay *ovl,
  376. struct omap_overlay_manager *mgr);
  377. int (*unset_manager)(struct omap_overlay *ovl);
  378. int (*set_overlay_info)(struct omap_overlay *ovl,
  379. struct omap_overlay_info *info);
  380. void (*get_overlay_info)(struct omap_overlay *ovl,
  381. struct omap_overlay_info *info);
  382. int (*wait_for_go)(struct omap_overlay *ovl);
  383. };
  384. struct omap_overlay_manager_info {
  385. u32 default_color;
  386. enum omap_dss_trans_key_type trans_key_type;
  387. u32 trans_key;
  388. bool trans_enabled;
  389. bool partial_alpha_enabled;
  390. bool cpr_enable;
  391. struct omap_dss_cpr_coefs cpr_coefs;
  392. };
  393. struct omap_overlay_manager {
  394. struct kobject kobj;
  395. /* static fields */
  396. const char *name;
  397. enum omap_channel id;
  398. enum omap_overlay_manager_caps caps;
  399. struct list_head overlays;
  400. enum omap_display_type supported_displays;
  401. /* dynamic fields */
  402. struct omap_dss_device *device;
  403. /*
  404. * The following functions do not block:
  405. *
  406. * set_manager_info
  407. * get_manager_info
  408. * apply
  409. *
  410. * The rest of the functions may block and cannot be called from
  411. * interrupt context
  412. */
  413. int (*set_device)(struct omap_overlay_manager *mgr,
  414. struct omap_dss_device *dssdev);
  415. int (*unset_device)(struct omap_overlay_manager *mgr);
  416. int (*set_manager_info)(struct omap_overlay_manager *mgr,
  417. struct omap_overlay_manager_info *info);
  418. void (*get_manager_info)(struct omap_overlay_manager *mgr,
  419. struct omap_overlay_manager_info *info);
  420. int (*apply)(struct omap_overlay_manager *mgr);
  421. int (*wait_for_go)(struct omap_overlay_manager *mgr);
  422. int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
  423. };
  424. /* 22 pins means 1 clk lane and 10 data lanes */
  425. #define OMAP_DSS_MAX_DSI_PINS 22
  426. struct omap_dsi_pin_config {
  427. int num_pins;
  428. /*
  429. * pin numbers in the following order:
  430. * clk+, clk-
  431. * data1+, data1-
  432. * data2+, data2-
  433. * ...
  434. */
  435. int pins[OMAP_DSS_MAX_DSI_PINS];
  436. };
  437. struct omap_dss_device {
  438. struct device dev;
  439. enum omap_display_type type;
  440. enum omap_channel channel;
  441. union {
  442. struct {
  443. u8 data_lines;
  444. } dpi;
  445. struct {
  446. u8 channel;
  447. u8 data_lines;
  448. } rfbi;
  449. struct {
  450. u8 datapairs;
  451. } sdi;
  452. struct {
  453. int module;
  454. bool ext_te;
  455. u8 ext_te_gpio;
  456. } dsi;
  457. struct {
  458. enum omap_dss_venc_type type;
  459. bool invert_polarity;
  460. } venc;
  461. } phy;
  462. struct {
  463. struct {
  464. struct {
  465. u16 lck_div;
  466. u16 pck_div;
  467. enum omap_dss_clk_source lcd_clk_src;
  468. } channel;
  469. enum omap_dss_clk_source dispc_fclk_src;
  470. } dispc;
  471. struct {
  472. /* regn is one greater than TRM's REGN value */
  473. u16 regn;
  474. u16 regm;
  475. u16 regm_dispc;
  476. u16 regm_dsi;
  477. u16 lp_clk_div;
  478. enum omap_dss_clk_source dsi_fclk_src;
  479. } dsi;
  480. struct {
  481. /* regn is one greater than TRM's REGN value */
  482. u16 regn;
  483. u16 regm2;
  484. } hdmi;
  485. } clocks;
  486. struct {
  487. struct omap_video_timings timings;
  488. int acbi; /* ac-bias pin transitions per interrupt */
  489. /* Unit: line clocks */
  490. int acb; /* ac-bias pin frequency */
  491. enum omap_panel_config config;
  492. enum omap_dss_dsi_pixel_format dsi_pix_fmt;
  493. enum omap_dss_dsi_mode dsi_mode;
  494. struct omap_dss_dsi_videomode_data dsi_vm_data;
  495. } panel;
  496. struct {
  497. u8 pixel_size;
  498. struct rfbi_timings rfbi_timings;
  499. } ctrl;
  500. int reset_gpio;
  501. int max_backlight_level;
  502. const char *name;
  503. /* used to match device to driver */
  504. const char *driver_name;
  505. void *data;
  506. struct omap_dss_driver *driver;
  507. /* helper variable for driver suspend/resume */
  508. bool activate_after_resume;
  509. enum omap_display_caps caps;
  510. struct omap_overlay_manager *manager;
  511. enum omap_dss_display_state state;
  512. enum omap_dss_audio_state audio_state;
  513. /* platform specific */
  514. int (*platform_enable)(struct omap_dss_device *dssdev);
  515. void (*platform_disable)(struct omap_dss_device *dssdev);
  516. int (*set_backlight)(struct omap_dss_device *dssdev, int level);
  517. int (*get_backlight)(struct omap_dss_device *dssdev);
  518. };
  519. struct omap_dss_hdmi_data
  520. {
  521. int hpd_gpio;
  522. };
  523. struct omap_dss_audio {
  524. struct snd_aes_iec958 *iec;
  525. struct snd_cea_861_aud_if *cea;
  526. };
  527. struct omap_dss_driver {
  528. struct device_driver driver;
  529. int (*probe)(struct omap_dss_device *);
  530. void (*remove)(struct omap_dss_device *);
  531. int (*enable)(struct omap_dss_device *display);
  532. void (*disable)(struct omap_dss_device *display);
  533. int (*suspend)(struct omap_dss_device *display);
  534. int (*resume)(struct omap_dss_device *display);
  535. int (*run_test)(struct omap_dss_device *display, int test);
  536. int (*update)(struct omap_dss_device *dssdev,
  537. u16 x, u16 y, u16 w, u16 h);
  538. int (*sync)(struct omap_dss_device *dssdev);
  539. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  540. int (*get_te)(struct omap_dss_device *dssdev);
  541. u8 (*get_rotate)(struct omap_dss_device *dssdev);
  542. int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
  543. bool (*get_mirror)(struct omap_dss_device *dssdev);
  544. int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
  545. int (*memory_read)(struct omap_dss_device *dssdev,
  546. void *buf, size_t size,
  547. u16 x, u16 y, u16 w, u16 h);
  548. void (*get_resolution)(struct omap_dss_device *dssdev,
  549. u16 *xres, u16 *yres);
  550. void (*get_dimensions)(struct omap_dss_device *dssdev,
  551. u32 *width, u32 *height);
  552. int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
  553. int (*check_timings)(struct omap_dss_device *dssdev,
  554. struct omap_video_timings *timings);
  555. void (*set_timings)(struct omap_dss_device *dssdev,
  556. struct omap_video_timings *timings);
  557. void (*get_timings)(struct omap_dss_device *dssdev,
  558. struct omap_video_timings *timings);
  559. int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
  560. u32 (*get_wss)(struct omap_dss_device *dssdev);
  561. int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
  562. bool (*detect)(struct omap_dss_device *dssdev);
  563. /*
  564. * For display drivers that support audio. This encompasses
  565. * HDMI and DisplayPort at the moment.
  566. */
  567. /*
  568. * Note: These functions might sleep. Do not call while
  569. * holding a spinlock/readlock.
  570. */
  571. int (*audio_enable)(struct omap_dss_device *dssdev);
  572. void (*audio_disable)(struct omap_dss_device *dssdev);
  573. bool (*audio_supported)(struct omap_dss_device *dssdev);
  574. int (*audio_config)(struct omap_dss_device *dssdev,
  575. struct omap_dss_audio *audio);
  576. /* Note: These functions may not sleep */
  577. int (*audio_start)(struct omap_dss_device *dssdev);
  578. void (*audio_stop)(struct omap_dss_device *dssdev);
  579. };
  580. int omap_dss_register_driver(struct omap_dss_driver *);
  581. void omap_dss_unregister_driver(struct omap_dss_driver *);
  582. void omap_dss_get_device(struct omap_dss_device *dssdev);
  583. void omap_dss_put_device(struct omap_dss_device *dssdev);
  584. #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
  585. struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
  586. struct omap_dss_device *omap_dss_find_device(void *data,
  587. int (*match)(struct omap_dss_device *dssdev, void *data));
  588. int omap_dss_start_device(struct omap_dss_device *dssdev);
  589. void omap_dss_stop_device(struct omap_dss_device *dssdev);
  590. int omap_dss_get_num_overlay_managers(void);
  591. struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
  592. int omap_dss_get_num_overlays(void);
  593. struct omap_overlay *omap_dss_get_overlay(int num);
  594. void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
  595. u16 *xres, u16 *yres);
  596. int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
  597. void omapdss_default_get_timings(struct omap_dss_device *dssdev,
  598. struct omap_video_timings *timings);
  599. typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
  600. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  601. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  602. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
  603. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  604. unsigned long timeout);
  605. #define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
  606. #define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
  607. void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
  608. bool enable);
  609. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
  610. int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
  611. void (*callback)(int, void *), void *data);
  612. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
  613. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
  614. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
  615. int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
  616. const struct omap_dsi_pin_config *pin_cfg);
  617. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
  618. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
  619. bool disconnect_lanes, bool enter_ulps);
  620. int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
  621. void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
  622. void dpi_set_timings(struct omap_dss_device *dssdev,
  623. struct omap_video_timings *timings);
  624. int dpi_check_timings(struct omap_dss_device *dssdev,
  625. struct omap_video_timings *timings);
  626. int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
  627. void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
  628. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
  629. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
  630. int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
  631. u16 *x, u16 *y, u16 *w, u16 *h);
  632. int omap_rfbi_update(struct omap_dss_device *dssdev,
  633. u16 x, u16 y, u16 w, u16 h,
  634. void (*callback)(void *), void *data);
  635. int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
  636. int data_lines);
  637. #endif