s3c2410.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809
  1. /*
  2. * linux/drivers/serial/s3c2410.c
  3. *
  4. * Driver for onboard UARTs on the Samsung S3C24XX
  5. *
  6. * Based on drivers/char/serial.c and drivers/char/21285.c
  7. *
  8. * Ben Dooks, (c) 2003-2005 Simtec Electronics
  9. * http://www.simtec.co.uk/products/SWLINUX/
  10. *
  11. * Changelog:
  12. *
  13. * 22-Jul-2004 BJD Finished off device rewrite
  14. *
  15. * 21-Jul-2004 BJD Thanks to <herbet@13thfloor.at> for pointing out
  16. * problems with baud rate and loss of IR settings. Update
  17. * to add configuration via platform_device structure
  18. *
  19. * 28-Sep-2004 BJD Re-write for the following items
  20. * - S3C2410 and S3C2440 serial support
  21. * - Power Management support
  22. * - Fix console via IrDA devices
  23. * - SysReq (Herbert Pötzl)
  24. * - Break character handling (Herbert Pötzl)
  25. * - spin-lock initialisation (Dimitry Andric)
  26. * - added clock control
  27. * - updated init code to use platform_device info
  28. *
  29. * 06-Mar-2005 BJD Add s3c2440 fclk clock source
  30. *
  31. * 09-Mar-2005 BJD Add s3c2400 support
  32. *
  33. * 10-Mar-2005 LCVR Changed S3C2410_VA_UART to S3C24XX_VA_UART
  34. */
  35. /* Note on 2440 fclk clock source handling
  36. *
  37. * Whilst it is possible to use the fclk as clock source, the method
  38. * of properly switching too/from this is currently un-implemented, so
  39. * whichever way is configured at startup is the one that will be used.
  40. */
  41. /* Hote on 2410 error handling
  42. *
  43. * The s3c2410 manual has a love/hate affair with the contents of the
  44. * UERSTAT register in the UART blocks, and keeps marking some of the
  45. * error bits as reserved. Having checked with the s3c2410x01,
  46. * it copes with BREAKs properly, so I am happy to ignore the RESERVED
  47. * feature from the latter versions of the manual.
  48. *
  49. * If it becomes aparrent that latter versions of the 2410 remove these
  50. * bits, then action will have to be taken to differentiate the versions
  51. * and change the policy on BREAK
  52. *
  53. * BJD, 04-Nov-2004
  54. */
  55. #include <linux/config.h>
  56. #if defined(CONFIG_SERIAL_S3C2410_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  57. #define SUPPORT_SYSRQ
  58. #endif
  59. #include <linux/module.h>
  60. #include <linux/ioport.h>
  61. #include <linux/platform_device.h>
  62. #include <linux/init.h>
  63. #include <linux/sysrq.h>
  64. #include <linux/console.h>
  65. #include <linux/tty.h>
  66. #include <linux/tty_flip.h>
  67. #include <linux/serial_core.h>
  68. #include <linux/serial.h>
  69. #include <linux/delay.h>
  70. #include <asm/io.h>
  71. #include <asm/irq.h>
  72. #include <asm/hardware.h>
  73. #include <asm/hardware/clock.h>
  74. #include <asm/arch/regs-serial.h>
  75. #include <asm/arch/regs-gpio.h>
  76. /* structures */
  77. struct s3c24xx_uart_info {
  78. char *name;
  79. unsigned int type;
  80. unsigned int fifosize;
  81. unsigned long rx_fifomask;
  82. unsigned long rx_fifoshift;
  83. unsigned long rx_fifofull;
  84. unsigned long tx_fifomask;
  85. unsigned long tx_fifoshift;
  86. unsigned long tx_fifofull;
  87. /* clock source control */
  88. int (*get_clksrc)(struct uart_port *, struct s3c24xx_uart_clksrc *clk);
  89. int (*set_clksrc)(struct uart_port *, struct s3c24xx_uart_clksrc *clk);
  90. /* uart controls */
  91. int (*reset_port)(struct uart_port *, struct s3c2410_uartcfg *);
  92. };
  93. struct s3c24xx_uart_port {
  94. unsigned char rx_claimed;
  95. unsigned char tx_claimed;
  96. struct s3c24xx_uart_info *info;
  97. struct s3c24xx_uart_clksrc *clksrc;
  98. struct clk *clk;
  99. struct clk *baudclk;
  100. struct uart_port port;
  101. };
  102. /* configuration defines */
  103. #if 0
  104. #if 1
  105. /* send debug to the low-level output routines */
  106. extern void printascii(const char *);
  107. static void
  108. s3c24xx_serial_dbg(const char *fmt, ...)
  109. {
  110. va_list va;
  111. char buff[256];
  112. va_start(va, fmt);
  113. vsprintf(buff, fmt, va);
  114. va_end(va);
  115. printascii(buff);
  116. }
  117. #define dbg(x...) s3c24xx_serial_dbg(x)
  118. #else
  119. #define dbg(x...) printk(KERN_DEBUG "s3c24xx: ");
  120. #endif
  121. #else /* no debug */
  122. #define dbg(x...) do {} while(0)
  123. #endif
  124. /* UART name and device definitions */
  125. #define S3C24XX_SERIAL_NAME "ttySAC"
  126. #define S3C24XX_SERIAL_DEVFS "tts/"
  127. #define S3C24XX_SERIAL_MAJOR 204
  128. #define S3C24XX_SERIAL_MINOR 64
  129. /* conversion functions */
  130. #define s3c24xx_dev_to_port(__dev) (struct uart_port *)dev_get_drvdata(__dev)
  131. #define s3c24xx_dev_to_cfg(__dev) (struct s3c2410_uartcfg *)((__dev)->platform_data)
  132. /* we can support 3 uarts, but not always use them */
  133. #define NR_PORTS (3)
  134. /* port irq numbers */
  135. #define TX_IRQ(port) ((port)->irq + 1)
  136. #define RX_IRQ(port) ((port)->irq)
  137. /* register access controls */
  138. #define portaddr(port, reg) ((port)->membase + (reg))
  139. #define rd_regb(port, reg) (__raw_readb(portaddr(port, reg)))
  140. #define rd_regl(port, reg) (__raw_readl(portaddr(port, reg)))
  141. #define wr_regb(port, reg, val) \
  142. do { __raw_writeb(val, portaddr(port, reg)); } while(0)
  143. #define wr_regl(port, reg, val) \
  144. do { __raw_writel(val, portaddr(port, reg)); } while(0)
  145. /* macros to change one thing to another */
  146. #define tx_enabled(port) ((port)->unused[0])
  147. #define rx_enabled(port) ((port)->unused[1])
  148. /* flag to ignore all characters comming in */
  149. #define RXSTAT_DUMMY_READ (0x10000000)
  150. static inline struct s3c24xx_uart_port *to_ourport(struct uart_port *port)
  151. {
  152. return container_of(port, struct s3c24xx_uart_port, port);
  153. }
  154. /* translate a port to the device name */
  155. static inline const char *s3c24xx_serial_portname(struct uart_port *port)
  156. {
  157. return to_platform_device(port->dev)->name;
  158. }
  159. static int s3c24xx_serial_txempty_nofifo(struct uart_port *port)
  160. {
  161. return (rd_regl(port, S3C2410_UTRSTAT) & S3C2410_UTRSTAT_TXE);
  162. }
  163. static void s3c24xx_serial_rx_enable(struct uart_port *port)
  164. {
  165. unsigned long flags;
  166. unsigned int ucon, ufcon;
  167. int count = 10000;
  168. spin_lock_irqsave(&port->lock, flags);
  169. while (--count && !s3c24xx_serial_txempty_nofifo(port))
  170. udelay(100);
  171. ufcon = rd_regl(port, S3C2410_UFCON);
  172. ufcon |= S3C2410_UFCON_RESETRX;
  173. wr_regl(port, S3C2410_UFCON, ufcon);
  174. ucon = rd_regl(port, S3C2410_UCON);
  175. ucon |= S3C2410_UCON_RXIRQMODE;
  176. wr_regl(port, S3C2410_UCON, ucon);
  177. rx_enabled(port) = 1;
  178. spin_unlock_irqrestore(&port->lock, flags);
  179. }
  180. static void s3c24xx_serial_rx_disable(struct uart_port *port)
  181. {
  182. unsigned long flags;
  183. unsigned int ucon;
  184. spin_lock_irqsave(&port->lock, flags);
  185. ucon = rd_regl(port, S3C2410_UCON);
  186. ucon &= ~S3C2410_UCON_RXIRQMODE;
  187. wr_regl(port, S3C2410_UCON, ucon);
  188. rx_enabled(port) = 0;
  189. spin_unlock_irqrestore(&port->lock, flags);
  190. }
  191. static void s3c24xx_serial_stop_tx(struct uart_port *port)
  192. {
  193. if (tx_enabled(port)) {
  194. disable_irq(TX_IRQ(port));
  195. tx_enabled(port) = 0;
  196. if (port->flags & UPF_CONS_FLOW)
  197. s3c24xx_serial_rx_enable(port);
  198. }
  199. }
  200. static void s3c24xx_serial_start_tx(struct uart_port *port)
  201. {
  202. if (!tx_enabled(port)) {
  203. if (port->flags & UPF_CONS_FLOW)
  204. s3c24xx_serial_rx_disable(port);
  205. enable_irq(TX_IRQ(port));
  206. tx_enabled(port) = 1;
  207. }
  208. }
  209. static void s3c24xx_serial_stop_rx(struct uart_port *port)
  210. {
  211. if (rx_enabled(port)) {
  212. dbg("s3c24xx_serial_stop_rx: port=%p\n", port);
  213. disable_irq(RX_IRQ(port));
  214. rx_enabled(port) = 0;
  215. }
  216. }
  217. static void s3c24xx_serial_enable_ms(struct uart_port *port)
  218. {
  219. }
  220. static inline struct s3c24xx_uart_info *s3c24xx_port_to_info(struct uart_port *port)
  221. {
  222. return to_ourport(port)->info;
  223. }
  224. static inline struct s3c2410_uartcfg *s3c24xx_port_to_cfg(struct uart_port *port)
  225. {
  226. if (port->dev == NULL)
  227. return NULL;
  228. return (struct s3c2410_uartcfg *)port->dev->platform_data;
  229. }
  230. static int s3c24xx_serial_rx_fifocnt(struct s3c24xx_uart_port *ourport,
  231. unsigned long ufstat)
  232. {
  233. struct s3c24xx_uart_info *info = ourport->info;
  234. if (ufstat & info->rx_fifofull)
  235. return info->fifosize;
  236. return (ufstat & info->rx_fifomask) >> info->rx_fifoshift;
  237. }
  238. /* ? - where has parity gone?? */
  239. #define S3C2410_UERSTAT_PARITY (0x1000)
  240. static irqreturn_t
  241. s3c24xx_serial_rx_chars(int irq, void *dev_id, struct pt_regs *regs)
  242. {
  243. struct s3c24xx_uart_port *ourport = dev_id;
  244. struct uart_port *port = &ourport->port;
  245. struct tty_struct *tty = port->info->tty;
  246. unsigned int ufcon, ch, flag, ufstat, uerstat;
  247. int max_count = 64;
  248. while (max_count-- > 0) {
  249. ufcon = rd_regl(port, S3C2410_UFCON);
  250. ufstat = rd_regl(port, S3C2410_UFSTAT);
  251. if (s3c24xx_serial_rx_fifocnt(ourport, ufstat) == 0)
  252. break;
  253. if (tty->flip.count >= TTY_FLIPBUF_SIZE) {
  254. if (tty->low_latency)
  255. tty_flip_buffer_push(tty);
  256. /*
  257. * If this failed then we will throw away the
  258. * bytes but must do so to clear interrupts
  259. */
  260. }
  261. uerstat = rd_regl(port, S3C2410_UERSTAT);
  262. ch = rd_regb(port, S3C2410_URXH);
  263. if (port->flags & UPF_CONS_FLOW) {
  264. int txe = s3c24xx_serial_txempty_nofifo(port);
  265. if (rx_enabled(port)) {
  266. if (!txe) {
  267. rx_enabled(port) = 0;
  268. continue;
  269. }
  270. } else {
  271. if (txe) {
  272. ufcon |= S3C2410_UFCON_RESETRX;
  273. wr_regl(port, S3C2410_UFCON, ufcon);
  274. rx_enabled(port) = 1;
  275. goto out;
  276. }
  277. continue;
  278. }
  279. }
  280. /* insert the character into the buffer */
  281. flag = TTY_NORMAL;
  282. port->icount.rx++;
  283. if (unlikely(uerstat & S3C2410_UERSTAT_ANY)) {
  284. dbg("rxerr: port ch=0x%02x, rxs=0x%08x\n",
  285. ch, uerstat);
  286. /* check for break */
  287. if (uerstat & S3C2410_UERSTAT_BREAK) {
  288. dbg("break!\n");
  289. port->icount.brk++;
  290. if (uart_handle_break(port))
  291. goto ignore_char;
  292. }
  293. if (uerstat & S3C2410_UERSTAT_FRAME)
  294. port->icount.frame++;
  295. if (uerstat & S3C2410_UERSTAT_OVERRUN)
  296. port->icount.overrun++;
  297. uerstat &= port->read_status_mask;
  298. if (uerstat & S3C2410_UERSTAT_BREAK)
  299. flag = TTY_BREAK;
  300. else if (uerstat & S3C2410_UERSTAT_PARITY)
  301. flag = TTY_PARITY;
  302. else if (uerstat & ( S3C2410_UERSTAT_FRAME | S3C2410_UERSTAT_OVERRUN))
  303. flag = TTY_FRAME;
  304. }
  305. if (uart_handle_sysrq_char(port, ch, regs))
  306. goto ignore_char;
  307. uart_insert_char(port, uerstat, S3C2410_UERSTAT_OVERRUN, ch, flag);
  308. ignore_char:
  309. continue;
  310. }
  311. tty_flip_buffer_push(tty);
  312. out:
  313. return IRQ_HANDLED;
  314. }
  315. static irqreturn_t s3c24xx_serial_tx_chars(int irq, void *id, struct pt_regs *regs)
  316. {
  317. struct s3c24xx_uart_port *ourport = id;
  318. struct uart_port *port = &ourport->port;
  319. struct circ_buf *xmit = &port->info->xmit;
  320. int count = 256;
  321. if (port->x_char) {
  322. wr_regb(port, S3C2410_UTXH, port->x_char);
  323. port->icount.tx++;
  324. port->x_char = 0;
  325. goto out;
  326. }
  327. /* if there isnt anything more to transmit, or the uart is now
  328. * stopped, disable the uart and exit
  329. */
  330. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  331. s3c24xx_serial_stop_tx(port);
  332. goto out;
  333. }
  334. /* try and drain the buffer... */
  335. while (!uart_circ_empty(xmit) && count-- > 0) {
  336. if (rd_regl(port, S3C2410_UFSTAT) & ourport->info->tx_fifofull)
  337. break;
  338. wr_regb(port, S3C2410_UTXH, xmit->buf[xmit->tail]);
  339. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  340. port->icount.tx++;
  341. }
  342. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  343. uart_write_wakeup(port);
  344. if (uart_circ_empty(xmit))
  345. s3c24xx_serial_stop_tx(port);
  346. out:
  347. return IRQ_HANDLED;
  348. }
  349. static unsigned int s3c24xx_serial_tx_empty(struct uart_port *port)
  350. {
  351. struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
  352. unsigned long ufstat = rd_regl(port, S3C2410_UFSTAT);
  353. unsigned long ufcon = rd_regl(port, S3C2410_UFCON);
  354. if (ufcon & S3C2410_UFCON_FIFOMODE) {
  355. if ((ufstat & info->tx_fifomask) != 0 ||
  356. (ufstat & info->tx_fifofull))
  357. return 0;
  358. return 1;
  359. }
  360. return s3c24xx_serial_txempty_nofifo(port);
  361. }
  362. /* no modem control lines */
  363. static unsigned int s3c24xx_serial_get_mctrl(struct uart_port *port)
  364. {
  365. unsigned int umstat = rd_regb(port,S3C2410_UMSTAT);
  366. if (umstat & S3C2410_UMSTAT_CTS)
  367. return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
  368. else
  369. return TIOCM_CAR | TIOCM_DSR;
  370. }
  371. static void s3c24xx_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
  372. {
  373. /* todo - possibly remove AFC and do manual CTS */
  374. }
  375. static void s3c24xx_serial_break_ctl(struct uart_port *port, int break_state)
  376. {
  377. unsigned long flags;
  378. unsigned int ucon;
  379. spin_lock_irqsave(&port->lock, flags);
  380. ucon = rd_regl(port, S3C2410_UCON);
  381. if (break_state)
  382. ucon |= S3C2410_UCON_SBREAK;
  383. else
  384. ucon &= ~S3C2410_UCON_SBREAK;
  385. wr_regl(port, S3C2410_UCON, ucon);
  386. spin_unlock_irqrestore(&port->lock, flags);
  387. }
  388. static void s3c24xx_serial_shutdown(struct uart_port *port)
  389. {
  390. struct s3c24xx_uart_port *ourport = to_ourport(port);
  391. if (ourport->tx_claimed) {
  392. free_irq(TX_IRQ(port), ourport);
  393. tx_enabled(port) = 0;
  394. ourport->tx_claimed = 0;
  395. }
  396. if (ourport->rx_claimed) {
  397. free_irq(RX_IRQ(port), ourport);
  398. ourport->rx_claimed = 0;
  399. rx_enabled(port) = 0;
  400. }
  401. }
  402. static int s3c24xx_serial_startup(struct uart_port *port)
  403. {
  404. struct s3c24xx_uart_port *ourport = to_ourport(port);
  405. int ret;
  406. dbg("s3c24xx_serial_startup: port=%p (%08lx,%p)\n",
  407. port->mapbase, port->membase);
  408. rx_enabled(port) = 1;
  409. ret = request_irq(RX_IRQ(port),
  410. s3c24xx_serial_rx_chars, 0,
  411. s3c24xx_serial_portname(port), ourport);
  412. if (ret != 0) {
  413. printk(KERN_ERR "cannot get irq %d\n", RX_IRQ(port));
  414. return ret;
  415. }
  416. ourport->rx_claimed = 1;
  417. dbg("requesting tx irq...\n");
  418. tx_enabled(port) = 1;
  419. ret = request_irq(TX_IRQ(port),
  420. s3c24xx_serial_tx_chars, 0,
  421. s3c24xx_serial_portname(port), ourport);
  422. if (ret) {
  423. printk(KERN_ERR "cannot get irq %d\n", TX_IRQ(port));
  424. goto err;
  425. }
  426. ourport->tx_claimed = 1;
  427. dbg("s3c24xx_serial_startup ok\n");
  428. /* the port reset code should have done the correct
  429. * register setup for the port controls */
  430. return ret;
  431. err:
  432. s3c24xx_serial_shutdown(port);
  433. return ret;
  434. }
  435. /* power power management control */
  436. static void s3c24xx_serial_pm(struct uart_port *port, unsigned int level,
  437. unsigned int old)
  438. {
  439. struct s3c24xx_uart_port *ourport = to_ourport(port);
  440. switch (level) {
  441. case 3:
  442. if (!IS_ERR(ourport->baudclk) && ourport->baudclk != NULL)
  443. clk_disable(ourport->baudclk);
  444. clk_disable(ourport->clk);
  445. break;
  446. case 0:
  447. clk_enable(ourport->clk);
  448. if (!IS_ERR(ourport->baudclk) && ourport->baudclk != NULL)
  449. clk_enable(ourport->baudclk);
  450. break;
  451. default:
  452. printk(KERN_ERR "s3c24xx_serial: unknown pm %d\n", level);
  453. }
  454. }
  455. /* baud rate calculation
  456. *
  457. * The UARTs on the S3C2410/S3C2440 can take their clocks from a number
  458. * of different sources, including the peripheral clock ("pclk") and an
  459. * external clock ("uclk"). The S3C2440 also adds the core clock ("fclk")
  460. * with a programmable extra divisor.
  461. *
  462. * The following code goes through the clock sources, and calculates the
  463. * baud clocks (and the resultant actual baud rates) and then tries to
  464. * pick the closest one and select that.
  465. *
  466. */
  467. #define MAX_CLKS (8)
  468. static struct s3c24xx_uart_clksrc tmp_clksrc = {
  469. .name = "pclk",
  470. .min_baud = 0,
  471. .max_baud = 0,
  472. .divisor = 1,
  473. };
  474. static inline int
  475. s3c24xx_serial_getsource(struct uart_port *port, struct s3c24xx_uart_clksrc *c)
  476. {
  477. struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
  478. return (info->get_clksrc)(port, c);
  479. }
  480. static inline int
  481. s3c24xx_serial_setsource(struct uart_port *port, struct s3c24xx_uart_clksrc *c)
  482. {
  483. struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
  484. return (info->set_clksrc)(port, c);
  485. }
  486. struct baud_calc {
  487. struct s3c24xx_uart_clksrc *clksrc;
  488. unsigned int calc;
  489. unsigned int quot;
  490. struct clk *src;
  491. };
  492. static int s3c24xx_serial_calcbaud(struct baud_calc *calc,
  493. struct uart_port *port,
  494. struct s3c24xx_uart_clksrc *clksrc,
  495. unsigned int baud)
  496. {
  497. unsigned long rate;
  498. calc->src = clk_get(port->dev, clksrc->name);
  499. if (calc->src == NULL || IS_ERR(calc->src))
  500. return 0;
  501. rate = clk_get_rate(calc->src);
  502. rate /= clksrc->divisor;
  503. calc->clksrc = clksrc;
  504. calc->quot = (rate + (8 * baud)) / (16 * baud);
  505. calc->calc = (rate / (calc->quot * 16));
  506. calc->quot--;
  507. return 1;
  508. }
  509. static unsigned int s3c24xx_serial_getclk(struct uart_port *port,
  510. struct s3c24xx_uart_clksrc **clksrc,
  511. struct clk **clk,
  512. unsigned int baud)
  513. {
  514. struct s3c2410_uartcfg *cfg = s3c24xx_port_to_cfg(port);
  515. struct s3c24xx_uart_clksrc *clkp;
  516. struct baud_calc res[MAX_CLKS];
  517. struct baud_calc *resptr, *best, *sptr;
  518. int i;
  519. clkp = cfg->clocks;
  520. best = NULL;
  521. if (cfg->clocks_size < 2) {
  522. if (cfg->clocks_size == 0)
  523. clkp = &tmp_clksrc;
  524. /* check to see if we're sourcing fclk, and if so we're
  525. * going to have to update the clock source
  526. */
  527. if (strcmp(clkp->name, "fclk") == 0) {
  528. struct s3c24xx_uart_clksrc src;
  529. s3c24xx_serial_getsource(port, &src);
  530. /* check that the port already using fclk, and if
  531. * not, then re-select fclk
  532. */
  533. if (strcmp(src.name, clkp->name) == 0) {
  534. s3c24xx_serial_setsource(port, clkp);
  535. s3c24xx_serial_getsource(port, &src);
  536. }
  537. clkp->divisor = src.divisor;
  538. }
  539. s3c24xx_serial_calcbaud(res, port, clkp, baud);
  540. best = res;
  541. resptr = best + 1;
  542. } else {
  543. resptr = res;
  544. for (i = 0; i < cfg->clocks_size; i++, clkp++) {
  545. if (s3c24xx_serial_calcbaud(resptr, port, clkp, baud))
  546. resptr++;
  547. }
  548. }
  549. /* ok, we now need to select the best clock we found */
  550. if (!best) {
  551. unsigned int deviation = (1<<30)|((1<<30)-1);
  552. int calc_deviation;
  553. for (sptr = res; sptr < resptr; sptr++) {
  554. printk(KERN_DEBUG
  555. "found clk %p (%s) quot %d, calc %d\n",
  556. sptr->clksrc, sptr->clksrc->name,
  557. sptr->quot, sptr->calc);
  558. calc_deviation = baud - sptr->calc;
  559. if (calc_deviation < 0)
  560. calc_deviation = -calc_deviation;
  561. if (calc_deviation < deviation) {
  562. best = sptr;
  563. deviation = calc_deviation;
  564. }
  565. }
  566. printk(KERN_DEBUG "best %p (deviation %d)\n", best, deviation);
  567. }
  568. printk(KERN_DEBUG "selected clock %p (%s) quot %d, calc %d\n",
  569. best->clksrc, best->clksrc->name, best->quot, best->calc);
  570. /* store results to pass back */
  571. *clksrc = best->clksrc;
  572. *clk = best->src;
  573. return best->quot;
  574. }
  575. static void s3c24xx_serial_set_termios(struct uart_port *port,
  576. struct termios *termios,
  577. struct termios *old)
  578. {
  579. struct s3c2410_uartcfg *cfg = s3c24xx_port_to_cfg(port);
  580. struct s3c24xx_uart_port *ourport = to_ourport(port);
  581. struct s3c24xx_uart_clksrc *clksrc = NULL;
  582. struct clk *clk = NULL;
  583. unsigned long flags;
  584. unsigned int baud, quot;
  585. unsigned int ulcon;
  586. unsigned int umcon;
  587. /*
  588. * We don't support modem control lines.
  589. */
  590. termios->c_cflag &= ~(HUPCL | CMSPAR);
  591. termios->c_cflag |= CLOCAL;
  592. /*
  593. * Ask the core to calculate the divisor for us.
  594. */
  595. baud = uart_get_baud_rate(port, termios, old, 0, 115200*8);
  596. if (baud == 38400 && (port->flags & UPF_SPD_MASK) == UPF_SPD_CUST)
  597. quot = port->custom_divisor;
  598. else
  599. quot = s3c24xx_serial_getclk(port, &clksrc, &clk, baud);
  600. /* check to see if we need to change clock source */
  601. if (ourport->clksrc != clksrc || ourport->baudclk != clk) {
  602. s3c24xx_serial_setsource(port, clksrc);
  603. if (ourport->baudclk != NULL && !IS_ERR(ourport->baudclk)) {
  604. clk_disable(ourport->baudclk);
  605. ourport->baudclk = NULL;
  606. }
  607. clk_enable(clk);
  608. ourport->clksrc = clksrc;
  609. ourport->baudclk = clk;
  610. }
  611. switch (termios->c_cflag & CSIZE) {
  612. case CS5:
  613. dbg("config: 5bits/char\n");
  614. ulcon = S3C2410_LCON_CS5;
  615. break;
  616. case CS6:
  617. dbg("config: 6bits/char\n");
  618. ulcon = S3C2410_LCON_CS6;
  619. break;
  620. case CS7:
  621. dbg("config: 7bits/char\n");
  622. ulcon = S3C2410_LCON_CS7;
  623. break;
  624. case CS8:
  625. default:
  626. dbg("config: 8bits/char\n");
  627. ulcon = S3C2410_LCON_CS8;
  628. break;
  629. }
  630. /* preserve original lcon IR settings */
  631. ulcon |= (cfg->ulcon & S3C2410_LCON_IRM);
  632. if (termios->c_cflag & CSTOPB)
  633. ulcon |= S3C2410_LCON_STOPB;
  634. umcon = (termios->c_cflag & CRTSCTS) ? S3C2410_UMCOM_AFC : 0;
  635. if (termios->c_cflag & PARENB) {
  636. if (termios->c_cflag & PARODD)
  637. ulcon |= S3C2410_LCON_PODD;
  638. else
  639. ulcon |= S3C2410_LCON_PEVEN;
  640. } else {
  641. ulcon |= S3C2410_LCON_PNONE;
  642. }
  643. spin_lock_irqsave(&port->lock, flags);
  644. dbg("setting ulcon to %08x, brddiv to %d\n", ulcon, quot);
  645. wr_regl(port, S3C2410_ULCON, ulcon);
  646. wr_regl(port, S3C2410_UBRDIV, quot);
  647. wr_regl(port, S3C2410_UMCON, umcon);
  648. dbg("uart: ulcon = 0x%08x, ucon = 0x%08x, ufcon = 0x%08x\n",
  649. rd_regl(port, S3C2410_ULCON),
  650. rd_regl(port, S3C2410_UCON),
  651. rd_regl(port, S3C2410_UFCON));
  652. /*
  653. * Update the per-port timeout.
  654. */
  655. uart_update_timeout(port, termios->c_cflag, baud);
  656. /*
  657. * Which character status flags are we interested in?
  658. */
  659. port->read_status_mask = S3C2410_UERSTAT_OVERRUN;
  660. if (termios->c_iflag & INPCK)
  661. port->read_status_mask |= S3C2410_UERSTAT_FRAME | S3C2410_UERSTAT_PARITY;
  662. /*
  663. * Which character status flags should we ignore?
  664. */
  665. port->ignore_status_mask = 0;
  666. if (termios->c_iflag & IGNPAR)
  667. port->ignore_status_mask |= S3C2410_UERSTAT_OVERRUN;
  668. if (termios->c_iflag & IGNBRK && termios->c_iflag & IGNPAR)
  669. port->ignore_status_mask |= S3C2410_UERSTAT_FRAME;
  670. /*
  671. * Ignore all characters if CREAD is not set.
  672. */
  673. if ((termios->c_cflag & CREAD) == 0)
  674. port->ignore_status_mask |= RXSTAT_DUMMY_READ;
  675. spin_unlock_irqrestore(&port->lock, flags);
  676. }
  677. static const char *s3c24xx_serial_type(struct uart_port *port)
  678. {
  679. switch (port->type) {
  680. case PORT_S3C2410:
  681. return "S3C2410";
  682. case PORT_S3C2440:
  683. return "S3C2440";
  684. default:
  685. return NULL;
  686. }
  687. }
  688. #define MAP_SIZE (0x100)
  689. static void s3c24xx_serial_release_port(struct uart_port *port)
  690. {
  691. release_mem_region(port->mapbase, MAP_SIZE);
  692. }
  693. static int s3c24xx_serial_request_port(struct uart_port *port)
  694. {
  695. const char *name = s3c24xx_serial_portname(port);
  696. return request_mem_region(port->mapbase, MAP_SIZE, name) ? 0 : -EBUSY;
  697. }
  698. static void s3c24xx_serial_config_port(struct uart_port *port, int flags)
  699. {
  700. struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
  701. if (flags & UART_CONFIG_TYPE &&
  702. s3c24xx_serial_request_port(port) == 0)
  703. port->type = info->type;
  704. }
  705. /*
  706. * verify the new serial_struct (for TIOCSSERIAL).
  707. */
  708. static int
  709. s3c24xx_serial_verify_port(struct uart_port *port, struct serial_struct *ser)
  710. {
  711. struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
  712. if (ser->type != PORT_UNKNOWN && ser->type != info->type)
  713. return -EINVAL;
  714. return 0;
  715. }
  716. #ifdef CONFIG_SERIAL_S3C2410_CONSOLE
  717. static struct console s3c24xx_serial_console;
  718. #define S3C24XX_SERIAL_CONSOLE &s3c24xx_serial_console
  719. #else
  720. #define S3C24XX_SERIAL_CONSOLE NULL
  721. #endif
  722. static struct uart_ops s3c24xx_serial_ops = {
  723. .pm = s3c24xx_serial_pm,
  724. .tx_empty = s3c24xx_serial_tx_empty,
  725. .get_mctrl = s3c24xx_serial_get_mctrl,
  726. .set_mctrl = s3c24xx_serial_set_mctrl,
  727. .stop_tx = s3c24xx_serial_stop_tx,
  728. .start_tx = s3c24xx_serial_start_tx,
  729. .stop_rx = s3c24xx_serial_stop_rx,
  730. .enable_ms = s3c24xx_serial_enable_ms,
  731. .break_ctl = s3c24xx_serial_break_ctl,
  732. .startup = s3c24xx_serial_startup,
  733. .shutdown = s3c24xx_serial_shutdown,
  734. .set_termios = s3c24xx_serial_set_termios,
  735. .type = s3c24xx_serial_type,
  736. .release_port = s3c24xx_serial_release_port,
  737. .request_port = s3c24xx_serial_request_port,
  738. .config_port = s3c24xx_serial_config_port,
  739. .verify_port = s3c24xx_serial_verify_port,
  740. };
  741. static struct uart_driver s3c24xx_uart_drv = {
  742. .owner = THIS_MODULE,
  743. .dev_name = "s3c2410_serial",
  744. .nr = 3,
  745. .cons = S3C24XX_SERIAL_CONSOLE,
  746. .driver_name = S3C24XX_SERIAL_NAME,
  747. .devfs_name = S3C24XX_SERIAL_DEVFS,
  748. .major = S3C24XX_SERIAL_MAJOR,
  749. .minor = S3C24XX_SERIAL_MINOR,
  750. };
  751. static struct s3c24xx_uart_port s3c24xx_serial_ports[NR_PORTS] = {
  752. [0] = {
  753. .port = {
  754. .lock = SPIN_LOCK_UNLOCKED,
  755. .iotype = UPIO_MEM,
  756. .irq = IRQ_S3CUART_RX0,
  757. .uartclk = 0,
  758. .fifosize = 16,
  759. .ops = &s3c24xx_serial_ops,
  760. .flags = UPF_BOOT_AUTOCONF,
  761. .line = 0,
  762. }
  763. },
  764. [1] = {
  765. .port = {
  766. .lock = SPIN_LOCK_UNLOCKED,
  767. .iotype = UPIO_MEM,
  768. .irq = IRQ_S3CUART_RX1,
  769. .uartclk = 0,
  770. .fifosize = 16,
  771. .ops = &s3c24xx_serial_ops,
  772. .flags = UPF_BOOT_AUTOCONF,
  773. .line = 1,
  774. }
  775. },
  776. #if NR_PORTS > 2
  777. [2] = {
  778. .port = {
  779. .lock = SPIN_LOCK_UNLOCKED,
  780. .iotype = UPIO_MEM,
  781. .irq = IRQ_S3CUART_RX2,
  782. .uartclk = 0,
  783. .fifosize = 16,
  784. .ops = &s3c24xx_serial_ops,
  785. .flags = UPF_BOOT_AUTOCONF,
  786. .line = 2,
  787. }
  788. }
  789. #endif
  790. };
  791. /* s3c24xx_serial_resetport
  792. *
  793. * wrapper to call the specific reset for this port (reset the fifos
  794. * and the settings)
  795. */
  796. static inline int s3c24xx_serial_resetport(struct uart_port * port,
  797. struct s3c2410_uartcfg *cfg)
  798. {
  799. struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
  800. return (info->reset_port)(port, cfg);
  801. }
  802. /* s3c24xx_serial_init_port
  803. *
  804. * initialise a single serial port from the platform device given
  805. */
  806. static int s3c24xx_serial_init_port(struct s3c24xx_uart_port *ourport,
  807. struct s3c24xx_uart_info *info,
  808. struct platform_device *platdev)
  809. {
  810. struct uart_port *port = &ourport->port;
  811. struct s3c2410_uartcfg *cfg;
  812. struct resource *res;
  813. dbg("s3c24xx_serial_init_port: port=%p, platdev=%p\n", port, platdev);
  814. if (platdev == NULL)
  815. return -ENODEV;
  816. cfg = s3c24xx_dev_to_cfg(&platdev->dev);
  817. if (port->mapbase != 0)
  818. return 0;
  819. if (cfg->hwport > 3)
  820. return -EINVAL;
  821. /* setup info for port */
  822. port->dev = &platdev->dev;
  823. ourport->info = info;
  824. /* copy the info in from provided structure */
  825. ourport->port.fifosize = info->fifosize;
  826. dbg("s3c24xx_serial_init_port: %p (hw %d)...\n", port, cfg->hwport);
  827. port->uartclk = 1;
  828. if (cfg->uart_flags & UPF_CONS_FLOW) {
  829. dbg("s3c24xx_serial_init_port: enabling flow control\n");
  830. port->flags |= UPF_CONS_FLOW;
  831. }
  832. /* sort our the physical and virtual addresses for each UART */
  833. res = platform_get_resource(platdev, IORESOURCE_MEM, 0);
  834. if (res == NULL) {
  835. printk(KERN_ERR "failed to find memory resource for uart\n");
  836. return -EINVAL;
  837. }
  838. dbg("resource %p (%lx..%lx)\n", res, res->start, res->end);
  839. port->mapbase = res->start;
  840. port->membase = S3C24XX_VA_UART + (res->start - S3C2410_PA_UART);
  841. port->irq = platform_get_irq(platdev, 0);
  842. ourport->clk = clk_get(&platdev->dev, "uart");
  843. dbg("port: map=%08x, mem=%08x, irq=%d, clock=%ld\n",
  844. port->mapbase, port->membase, port->irq, port->uartclk);
  845. /* reset the fifos (and setup the uart) */
  846. s3c24xx_serial_resetport(port, cfg);
  847. return 0;
  848. }
  849. /* Device driver serial port probe */
  850. static int probe_index = 0;
  851. static int s3c24xx_serial_probe(struct platform_device *dev,
  852. struct s3c24xx_uart_info *info)
  853. {
  854. struct s3c24xx_uart_port *ourport;
  855. int ret;
  856. dbg("s3c24xx_serial_probe(%p, %p) %d\n", dev, info, probe_index);
  857. ourport = &s3c24xx_serial_ports[probe_index];
  858. probe_index++;
  859. dbg("%s: initialising port %p...\n", __FUNCTION__, ourport);
  860. ret = s3c24xx_serial_init_port(ourport, info, dev);
  861. if (ret < 0)
  862. goto probe_err;
  863. dbg("%s: adding port\n", __FUNCTION__);
  864. uart_add_one_port(&s3c24xx_uart_drv, &ourport->port);
  865. platform_set_drvdata(dev, &ourport->port);
  866. return 0;
  867. probe_err:
  868. return ret;
  869. }
  870. static int s3c24xx_serial_remove(struct platform_device *dev)
  871. {
  872. struct uart_port *port = s3c24xx_dev_to_port(&dev->dev);
  873. if (port)
  874. uart_remove_one_port(&s3c24xx_uart_drv, port);
  875. return 0;
  876. }
  877. /* UART power management code */
  878. #ifdef CONFIG_PM
  879. static int s3c24xx_serial_suspend(struct platform_device *dev, pm_message_t state)
  880. {
  881. struct uart_port *port = s3c24xx_dev_to_port(&dev->dev);
  882. if (port)
  883. uart_suspend_port(&s3c24xx_uart_drv, port);
  884. return 0;
  885. }
  886. static int s3c24xx_serial_resume(struct platform_device *dev)
  887. {
  888. struct uart_port *port = s3c24xx_dev_to_port(&dev->dev);
  889. struct s3c24xx_uart_port *ourport = to_ourport(port);
  890. if (port) {
  891. clk_enable(ourport->clk);
  892. s3c24xx_serial_resetport(port, s3c24xx_port_to_cfg(port));
  893. clk_disable(ourport->clk);
  894. uart_resume_port(&s3c24xx_uart_drv, port);
  895. }
  896. return 0;
  897. }
  898. #else
  899. #define s3c24xx_serial_suspend NULL
  900. #define s3c24xx_serial_resume NULL
  901. #endif
  902. static int s3c24xx_serial_init(struct platform_driver *drv,
  903. struct s3c24xx_uart_info *info)
  904. {
  905. dbg("s3c24xx_serial_init(%p,%p)\n", drv, info);
  906. return platform_driver_register(drv);
  907. }
  908. /* now comes the code to initialise either the s3c2410 or s3c2440 serial
  909. * port information
  910. */
  911. /* cpu specific variations on the serial port support */
  912. #ifdef CONFIG_CPU_S3C2400
  913. static int s3c2400_serial_getsource(struct uart_port *port,
  914. struct s3c24xx_uart_clksrc *clk)
  915. {
  916. clk->divisor = 1;
  917. clk->name = "pclk";
  918. return 0;
  919. }
  920. static int s3c2400_serial_setsource(struct uart_port *port,
  921. struct s3c24xx_uart_clksrc *clk)
  922. {
  923. return 0;
  924. }
  925. static int s3c2400_serial_resetport(struct uart_port *port,
  926. struct s3c2410_uartcfg *cfg)
  927. {
  928. dbg("s3c2400_serial_resetport: port=%p (%08lx), cfg=%p\n",
  929. port, port->mapbase, cfg);
  930. wr_regl(port, S3C2410_UCON, cfg->ucon);
  931. wr_regl(port, S3C2410_ULCON, cfg->ulcon);
  932. /* reset both fifos */
  933. wr_regl(port, S3C2410_UFCON, cfg->ufcon | S3C2410_UFCON_RESETBOTH);
  934. wr_regl(port, S3C2410_UFCON, cfg->ufcon);
  935. return 0;
  936. }
  937. static struct s3c24xx_uart_info s3c2400_uart_inf = {
  938. .name = "Samsung S3C2400 UART",
  939. .type = PORT_S3C2400,
  940. .fifosize = 16,
  941. .rx_fifomask = S3C2410_UFSTAT_RXMASK,
  942. .rx_fifoshift = S3C2410_UFSTAT_RXSHIFT,
  943. .rx_fifofull = S3C2410_UFSTAT_RXFULL,
  944. .tx_fifofull = S3C2410_UFSTAT_TXFULL,
  945. .tx_fifomask = S3C2410_UFSTAT_TXMASK,
  946. .tx_fifoshift = S3C2410_UFSTAT_TXSHIFT,
  947. .get_clksrc = s3c2400_serial_getsource,
  948. .set_clksrc = s3c2400_serial_setsource,
  949. .reset_port = s3c2400_serial_resetport,
  950. };
  951. static int s3c2400_serial_probe(struct platform_device *dev)
  952. {
  953. return s3c24xx_serial_probe(dev, &s3c2400_uart_inf);
  954. }
  955. static struct platform_driver s3c2400_serial_drv = {
  956. .probe = s3c2400_serial_probe,
  957. .remove = s3c24xx_serial_remove,
  958. .suspend = s3c24xx_serial_suspend,
  959. .resume = s3c24xx_serial_resume,
  960. .driver = {
  961. .name = "s3c2400-uart",
  962. .owner = THIS_MODULE,
  963. },
  964. };
  965. static inline int s3c2400_serial_init(void)
  966. {
  967. return s3c24xx_serial_init(&s3c2400_serial_drv, &s3c2400_uart_inf);
  968. }
  969. static inline void s3c2400_serial_exit(void)
  970. {
  971. platform_driver_unregister(&s3c2400_serial_drv);
  972. }
  973. #define s3c2400_uart_inf_at &s3c2400_uart_inf
  974. #else
  975. static inline int s3c2400_serial_init(void)
  976. {
  977. return 0;
  978. }
  979. static inline void s3c2400_serial_exit(void)
  980. {
  981. }
  982. #define s3c2400_uart_inf_at NULL
  983. #endif /* CONFIG_CPU_S3C2400 */
  984. /* S3C2410 support */
  985. #ifdef CONFIG_CPU_S3C2410
  986. static int s3c2410_serial_setsource(struct uart_port *port,
  987. struct s3c24xx_uart_clksrc *clk)
  988. {
  989. unsigned long ucon = rd_regl(port, S3C2410_UCON);
  990. if (strcmp(clk->name, "uclk") == 0)
  991. ucon |= S3C2410_UCON_UCLK;
  992. else
  993. ucon &= ~S3C2410_UCON_UCLK;
  994. wr_regl(port, S3C2410_UCON, ucon);
  995. return 0;
  996. }
  997. static int s3c2410_serial_getsource(struct uart_port *port,
  998. struct s3c24xx_uart_clksrc *clk)
  999. {
  1000. unsigned long ucon = rd_regl(port, S3C2410_UCON);
  1001. clk->divisor = 1;
  1002. clk->name = (ucon & S3C2410_UCON_UCLK) ? "uclk" : "pclk";
  1003. return 0;
  1004. }
  1005. static int s3c2410_serial_resetport(struct uart_port *port,
  1006. struct s3c2410_uartcfg *cfg)
  1007. {
  1008. dbg("s3c2410_serial_resetport: port=%p (%08lx), cfg=%p\n",
  1009. port, port->mapbase, cfg);
  1010. wr_regl(port, S3C2410_UCON, cfg->ucon);
  1011. wr_regl(port, S3C2410_ULCON, cfg->ulcon);
  1012. /* reset both fifos */
  1013. wr_regl(port, S3C2410_UFCON, cfg->ufcon | S3C2410_UFCON_RESETBOTH);
  1014. wr_regl(port, S3C2410_UFCON, cfg->ufcon);
  1015. return 0;
  1016. }
  1017. static struct s3c24xx_uart_info s3c2410_uart_inf = {
  1018. .name = "Samsung S3C2410 UART",
  1019. .type = PORT_S3C2410,
  1020. .fifosize = 16,
  1021. .rx_fifomask = S3C2410_UFSTAT_RXMASK,
  1022. .rx_fifoshift = S3C2410_UFSTAT_RXSHIFT,
  1023. .rx_fifofull = S3C2410_UFSTAT_RXFULL,
  1024. .tx_fifofull = S3C2410_UFSTAT_TXFULL,
  1025. .tx_fifomask = S3C2410_UFSTAT_TXMASK,
  1026. .tx_fifoshift = S3C2410_UFSTAT_TXSHIFT,
  1027. .get_clksrc = s3c2410_serial_getsource,
  1028. .set_clksrc = s3c2410_serial_setsource,
  1029. .reset_port = s3c2410_serial_resetport,
  1030. };
  1031. /* device management */
  1032. static int s3c2410_serial_probe(struct platform_device *dev)
  1033. {
  1034. return s3c24xx_serial_probe(dev, &s3c2410_uart_inf);
  1035. }
  1036. static struct platform_driver s3c2410_serial_drv = {
  1037. .probe = s3c2410_serial_probe,
  1038. .remove = s3c24xx_serial_remove,
  1039. .suspend = s3c24xx_serial_suspend,
  1040. .resume = s3c24xx_serial_resume,
  1041. .driver = {
  1042. .name = "s3c2410-uart",
  1043. .owner = THIS_MODULE,
  1044. },
  1045. };
  1046. static inline int s3c2410_serial_init(void)
  1047. {
  1048. return s3c24xx_serial_init(&s3c2410_serial_drv, &s3c2410_uart_inf);
  1049. }
  1050. static inline void s3c2410_serial_exit(void)
  1051. {
  1052. platform_driver_unregister(&s3c2410_serial_drv);
  1053. }
  1054. #define s3c2410_uart_inf_at &s3c2410_uart_inf
  1055. #else
  1056. static inline int s3c2410_serial_init(void)
  1057. {
  1058. return 0;
  1059. }
  1060. static inline void s3c2410_serial_exit(void)
  1061. {
  1062. }
  1063. #define s3c2410_uart_inf_at NULL
  1064. #endif /* CONFIG_CPU_S3C2410 */
  1065. #ifdef CONFIG_CPU_S3C2440
  1066. static int s3c2440_serial_setsource(struct uart_port *port,
  1067. struct s3c24xx_uart_clksrc *clk)
  1068. {
  1069. unsigned long ucon = rd_regl(port, S3C2410_UCON);
  1070. // todo - proper fclk<>nonfclk switch //
  1071. ucon &= ~S3C2440_UCON_CLKMASK;
  1072. if (strcmp(clk->name, "uclk") == 0)
  1073. ucon |= S3C2440_UCON_UCLK;
  1074. else if (strcmp(clk->name, "pclk") == 0)
  1075. ucon |= S3C2440_UCON_PCLK;
  1076. else if (strcmp(clk->name, "fclk") == 0)
  1077. ucon |= S3C2440_UCON_FCLK;
  1078. else {
  1079. printk(KERN_ERR "unknown clock source %s\n", clk->name);
  1080. return -EINVAL;
  1081. }
  1082. wr_regl(port, S3C2410_UCON, ucon);
  1083. return 0;
  1084. }
  1085. static int s3c2440_serial_getsource(struct uart_port *port,
  1086. struct s3c24xx_uart_clksrc *clk)
  1087. {
  1088. unsigned long ucon = rd_regl(port, S3C2410_UCON);
  1089. unsigned long ucon0, ucon1, ucon2;
  1090. switch (ucon & S3C2440_UCON_CLKMASK) {
  1091. case S3C2440_UCON_UCLK:
  1092. clk->divisor = 1;
  1093. clk->name = "uclk";
  1094. break;
  1095. case S3C2440_UCON_PCLK:
  1096. case S3C2440_UCON_PCLK2:
  1097. clk->divisor = 1;
  1098. clk->name = "pclk";
  1099. break;
  1100. case S3C2440_UCON_FCLK:
  1101. /* the fun of calculating the uart divisors on
  1102. * the s3c2440 */
  1103. ucon0 = __raw_readl(S3C24XX_VA_UART0 + S3C2410_UCON);
  1104. ucon1 = __raw_readl(S3C24XX_VA_UART1 + S3C2410_UCON);
  1105. ucon2 = __raw_readl(S3C24XX_VA_UART2 + S3C2410_UCON);
  1106. printk("ucons: %08lx, %08lx, %08lx\n", ucon0, ucon1, ucon2);
  1107. ucon0 &= S3C2440_UCON0_DIVMASK;
  1108. ucon1 &= S3C2440_UCON1_DIVMASK;
  1109. ucon2 &= S3C2440_UCON2_DIVMASK;
  1110. if (ucon0 != 0) {
  1111. clk->divisor = ucon0 >> S3C2440_UCON_DIVSHIFT;
  1112. clk->divisor += 6;
  1113. } else if (ucon1 != 0) {
  1114. clk->divisor = ucon1 >> S3C2440_UCON_DIVSHIFT;
  1115. clk->divisor += 21;
  1116. } else if (ucon2 != 0) {
  1117. clk->divisor = ucon2 >> S3C2440_UCON_DIVSHIFT;
  1118. clk->divisor += 36;
  1119. } else {
  1120. /* manual calims 44, seems to be 9 */
  1121. clk->divisor = 9;
  1122. }
  1123. clk->name = "fclk";
  1124. break;
  1125. }
  1126. return 0;
  1127. }
  1128. static int s3c2440_serial_resetport(struct uart_port *port,
  1129. struct s3c2410_uartcfg *cfg)
  1130. {
  1131. unsigned long ucon = rd_regl(port, S3C2410_UCON);
  1132. dbg("s3c2440_serial_resetport: port=%p (%08lx), cfg=%p\n",
  1133. port, port->mapbase, cfg);
  1134. /* ensure we don't change the clock settings... */
  1135. ucon &= (S3C2440_UCON0_DIVMASK | (3<<10));
  1136. wr_regl(port, S3C2410_UCON, ucon | cfg->ucon);
  1137. wr_regl(port, S3C2410_ULCON, cfg->ulcon);
  1138. /* reset both fifos */
  1139. wr_regl(port, S3C2410_UFCON, cfg->ufcon | S3C2410_UFCON_RESETBOTH);
  1140. wr_regl(port, S3C2410_UFCON, cfg->ufcon);
  1141. return 0;
  1142. }
  1143. static struct s3c24xx_uart_info s3c2440_uart_inf = {
  1144. .name = "Samsung S3C2440 UART",
  1145. .type = PORT_S3C2440,
  1146. .fifosize = 64,
  1147. .rx_fifomask = S3C2440_UFSTAT_RXMASK,
  1148. .rx_fifoshift = S3C2440_UFSTAT_RXSHIFT,
  1149. .rx_fifofull = S3C2440_UFSTAT_RXFULL,
  1150. .tx_fifofull = S3C2440_UFSTAT_TXFULL,
  1151. .tx_fifomask = S3C2440_UFSTAT_TXMASK,
  1152. .tx_fifoshift = S3C2440_UFSTAT_TXSHIFT,
  1153. .get_clksrc = s3c2440_serial_getsource,
  1154. .set_clksrc = s3c2440_serial_setsource,
  1155. .reset_port = s3c2440_serial_resetport,
  1156. };
  1157. /* device management */
  1158. static int s3c2440_serial_probe(struct platform_device *dev)
  1159. {
  1160. dbg("s3c2440_serial_probe: dev=%p\n", dev);
  1161. return s3c24xx_serial_probe(dev, &s3c2440_uart_inf);
  1162. }
  1163. static struct platform_driver s3c2440_serial_drv = {
  1164. .probe = s3c2440_serial_probe,
  1165. .remove = s3c24xx_serial_remove,
  1166. .suspend = s3c24xx_serial_suspend,
  1167. .resume = s3c24xx_serial_resume,
  1168. .driver = {
  1169. .name = "s3c2440-uart",
  1170. .owner = THIS_MODULE,
  1171. },
  1172. };
  1173. static inline int s3c2440_serial_init(void)
  1174. {
  1175. return s3c24xx_serial_init(&s3c2440_serial_drv, &s3c2440_uart_inf);
  1176. }
  1177. static inline void s3c2440_serial_exit(void)
  1178. {
  1179. platform_driver_unregister(&s3c2440_serial_drv);
  1180. }
  1181. #define s3c2440_uart_inf_at &s3c2440_uart_inf
  1182. #else
  1183. static inline int s3c2440_serial_init(void)
  1184. {
  1185. return 0;
  1186. }
  1187. static inline void s3c2440_serial_exit(void)
  1188. {
  1189. }
  1190. #define s3c2440_uart_inf_at NULL
  1191. #endif /* CONFIG_CPU_S3C2440 */
  1192. /* module initialisation code */
  1193. static int __init s3c24xx_serial_modinit(void)
  1194. {
  1195. int ret;
  1196. ret = uart_register_driver(&s3c24xx_uart_drv);
  1197. if (ret < 0) {
  1198. printk(KERN_ERR "failed to register UART driver\n");
  1199. return -1;
  1200. }
  1201. s3c2400_serial_init();
  1202. s3c2410_serial_init();
  1203. s3c2440_serial_init();
  1204. return 0;
  1205. }
  1206. static void __exit s3c24xx_serial_modexit(void)
  1207. {
  1208. s3c2400_serial_exit();
  1209. s3c2410_serial_exit();
  1210. s3c2440_serial_exit();
  1211. uart_unregister_driver(&s3c24xx_uart_drv);
  1212. }
  1213. module_init(s3c24xx_serial_modinit);
  1214. module_exit(s3c24xx_serial_modexit);
  1215. /* Console code */
  1216. #ifdef CONFIG_SERIAL_S3C2410_CONSOLE
  1217. static struct uart_port *cons_uart;
  1218. static int
  1219. s3c24xx_serial_console_txrdy(struct uart_port *port, unsigned int ufcon)
  1220. {
  1221. struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
  1222. unsigned long ufstat, utrstat;
  1223. if (ufcon & S3C2410_UFCON_FIFOMODE) {
  1224. /* fifo mode - check ammount of data in fifo registers... */
  1225. ufstat = rd_regl(port, S3C2410_UFSTAT);
  1226. return (ufstat & info->tx_fifofull) ? 0 : 1;
  1227. }
  1228. /* in non-fifo mode, we go and use the tx buffer empty */
  1229. utrstat = rd_regl(port, S3C2410_UTRSTAT);
  1230. return (utrstat & S3C2410_UTRSTAT_TXE) ? 1 : 0;
  1231. }
  1232. static void
  1233. s3c24xx_serial_console_write(struct console *co, const char *s,
  1234. unsigned int count)
  1235. {
  1236. int i;
  1237. unsigned int ufcon = rd_regl(cons_uart, S3C2410_UFCON);
  1238. for (i = 0; i < count; i++) {
  1239. while (!s3c24xx_serial_console_txrdy(cons_uart, ufcon))
  1240. barrier();
  1241. wr_regb(cons_uart, S3C2410_UTXH, s[i]);
  1242. if (s[i] == '\n') {
  1243. while (!s3c24xx_serial_console_txrdy(cons_uart, ufcon))
  1244. barrier();
  1245. wr_regb(cons_uart, S3C2410_UTXH, '\r');
  1246. }
  1247. }
  1248. }
  1249. static void __init
  1250. s3c24xx_serial_get_options(struct uart_port *port, int *baud,
  1251. int *parity, int *bits)
  1252. {
  1253. struct s3c24xx_uart_clksrc clksrc;
  1254. struct clk *clk;
  1255. unsigned int ulcon;
  1256. unsigned int ucon;
  1257. unsigned int ubrdiv;
  1258. unsigned long rate;
  1259. ulcon = rd_regl(port, S3C2410_ULCON);
  1260. ucon = rd_regl(port, S3C2410_UCON);
  1261. ubrdiv = rd_regl(port, S3C2410_UBRDIV);
  1262. dbg("s3c24xx_serial_get_options: port=%p\n"
  1263. "registers: ulcon=%08x, ucon=%08x, ubdriv=%08x\n",
  1264. port, ulcon, ucon, ubrdiv);
  1265. if ((ucon & 0xf) != 0) {
  1266. /* consider the serial port configured if the tx/rx mode set */
  1267. switch (ulcon & S3C2410_LCON_CSMASK) {
  1268. case S3C2410_LCON_CS5:
  1269. *bits = 5;
  1270. break;
  1271. case S3C2410_LCON_CS6:
  1272. *bits = 6;
  1273. break;
  1274. case S3C2410_LCON_CS7:
  1275. *bits = 7;
  1276. break;
  1277. default:
  1278. case S3C2410_LCON_CS8:
  1279. *bits = 8;
  1280. break;
  1281. }
  1282. switch (ulcon & S3C2410_LCON_PMASK) {
  1283. case S3C2410_LCON_PEVEN:
  1284. *parity = 'e';
  1285. break;
  1286. case S3C2410_LCON_PODD:
  1287. *parity = 'o';
  1288. break;
  1289. case S3C2410_LCON_PNONE:
  1290. default:
  1291. *parity = 'n';
  1292. }
  1293. /* now calculate the baud rate */
  1294. s3c24xx_serial_getsource(port, &clksrc);
  1295. clk = clk_get(port->dev, clksrc.name);
  1296. if (!IS_ERR(clk) && clk != NULL)
  1297. rate = clk_get_rate(clk) / clksrc.divisor;
  1298. else
  1299. rate = 1;
  1300. *baud = rate / ( 16 * (ubrdiv + 1));
  1301. dbg("calculated baud %d\n", *baud);
  1302. }
  1303. }
  1304. /* s3c24xx_serial_init_ports
  1305. *
  1306. * initialise the serial ports from the machine provided initialisation
  1307. * data.
  1308. */
  1309. static int s3c24xx_serial_init_ports(struct s3c24xx_uart_info *info)
  1310. {
  1311. struct s3c24xx_uart_port *ptr = s3c24xx_serial_ports;
  1312. struct platform_device **platdev_ptr;
  1313. int i;
  1314. dbg("s3c24xx_serial_init_ports: initialising ports...\n");
  1315. platdev_ptr = s3c24xx_uart_devs;
  1316. for (i = 0; i < NR_PORTS; i++, ptr++, platdev_ptr++) {
  1317. s3c24xx_serial_init_port(ptr, info, *platdev_ptr);
  1318. }
  1319. return 0;
  1320. }
  1321. static int __init
  1322. s3c24xx_serial_console_setup(struct console *co, char *options)
  1323. {
  1324. struct uart_port *port;
  1325. int baud = 9600;
  1326. int bits = 8;
  1327. int parity = 'n';
  1328. int flow = 'n';
  1329. dbg("s3c24xx_serial_console_setup: co=%p (%d), %s\n",
  1330. co, co->index, options);
  1331. /* is this a valid port */
  1332. if (co->index == -1 || co->index >= NR_PORTS)
  1333. co->index = 0;
  1334. port = &s3c24xx_serial_ports[co->index].port;
  1335. /* is the port configured? */
  1336. if (port->mapbase == 0x0) {
  1337. co->index = 0;
  1338. port = &s3c24xx_serial_ports[co->index].port;
  1339. }
  1340. cons_uart = port;
  1341. dbg("s3c24xx_serial_console_setup: port=%p (%d)\n", port, co->index);
  1342. /*
  1343. * Check whether an invalid uart number has been specified, and
  1344. * if so, search for the first available port that does have
  1345. * console support.
  1346. */
  1347. if (options)
  1348. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1349. else
  1350. s3c24xx_serial_get_options(port, &baud, &parity, &bits);
  1351. dbg("s3c24xx_serial_console_setup: baud %d\n", baud);
  1352. return uart_set_options(port, co, baud, parity, bits, flow);
  1353. }
  1354. /* s3c24xx_serial_initconsole
  1355. *
  1356. * initialise the console from one of the uart drivers
  1357. */
  1358. static struct console s3c24xx_serial_console =
  1359. {
  1360. .name = S3C24XX_SERIAL_NAME,
  1361. .device = uart_console_device,
  1362. .flags = CON_PRINTBUFFER,
  1363. .index = -1,
  1364. .write = s3c24xx_serial_console_write,
  1365. .setup = s3c24xx_serial_console_setup
  1366. };
  1367. static int s3c24xx_serial_initconsole(void)
  1368. {
  1369. struct s3c24xx_uart_info *info;
  1370. struct platform_device *dev = s3c24xx_uart_devs[0];
  1371. dbg("s3c24xx_serial_initconsole\n");
  1372. /* select driver based on the cpu */
  1373. if (dev == NULL) {
  1374. printk(KERN_ERR "s3c24xx: no devices for console init\n");
  1375. return 0;
  1376. }
  1377. if (strcmp(dev->name, "s3c2400-uart") == 0) {
  1378. info = s3c2400_uart_inf_at;
  1379. } else if (strcmp(dev->name, "s3c2410-uart") == 0) {
  1380. info = s3c2410_uart_inf_at;
  1381. } else if (strcmp(dev->name, "s3c2440-uart") == 0) {
  1382. info = s3c2440_uart_inf_at;
  1383. } else {
  1384. printk(KERN_ERR "s3c24xx: no driver for %s\n", dev->name);
  1385. return 0;
  1386. }
  1387. if (info == NULL) {
  1388. printk(KERN_ERR "s3c24xx: no driver for console\n");
  1389. return 0;
  1390. }
  1391. s3c24xx_serial_console.data = &s3c24xx_uart_drv;
  1392. s3c24xx_serial_init_ports(info);
  1393. register_console(&s3c24xx_serial_console);
  1394. return 0;
  1395. }
  1396. console_initcall(s3c24xx_serial_initconsole);
  1397. #endif /* CONFIG_SERIAL_S3C2410_CONSOLE */
  1398. MODULE_LICENSE("GPL");
  1399. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
  1400. MODULE_DESCRIPTION("Samsung S3C2410/S3C2440 Serial port driver");