intel-agp.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  12. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  13. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  14. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  15. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  16. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  17. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  18. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  19. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  20. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  21. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  22. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  23. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  24. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  25. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  26. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  27. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  28. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  29. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  30. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  31. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  32. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  33. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  34. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  35. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  36. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  37. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  38. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  39. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  40. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  41. /* cover 915 and 945 variants */
  42. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  43. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  44. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  45. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  46. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  47. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  48. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  49. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  50. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  51. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  52. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  53. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB || \
  54. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB)
  55. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  56. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  57. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  58. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  59. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  60. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB)
  61. extern int agp_memory_reserved;
  62. /* Intel 815 register */
  63. #define INTEL_815_APCONT 0x51
  64. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  65. /* Intel i820 registers */
  66. #define INTEL_I820_RDCR 0x51
  67. #define INTEL_I820_ERRSTS 0xc8
  68. /* Intel i840 registers */
  69. #define INTEL_I840_MCHCFG 0x50
  70. #define INTEL_I840_ERRSTS 0xc8
  71. /* Intel i850 registers */
  72. #define INTEL_I850_MCHCFG 0x50
  73. #define INTEL_I850_ERRSTS 0xc8
  74. /* intel 915G registers */
  75. #define I915_GMADDR 0x18
  76. #define I915_MMADDR 0x10
  77. #define I915_PTEADDR 0x1C
  78. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  79. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  80. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  81. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  82. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  83. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  84. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  85. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  86. #define I915_IFPADDR 0x60
  87. /* Intel 965G registers */
  88. #define I965_MSAC 0x62
  89. #define I965_IFPADDR 0x70
  90. /* Intel 7505 registers */
  91. #define INTEL_I7505_APSIZE 0x74
  92. #define INTEL_I7505_NCAPID 0x60
  93. #define INTEL_I7505_NISTAT 0x6c
  94. #define INTEL_I7505_ATTBASE 0x78
  95. #define INTEL_I7505_ERRSTS 0x42
  96. #define INTEL_I7505_AGPCTRL 0x70
  97. #define INTEL_I7505_MCHCFG 0x50
  98. static const struct aper_size_info_fixed intel_i810_sizes[] =
  99. {
  100. {64, 16384, 4},
  101. /* The 32M mode still requires a 64k gatt */
  102. {32, 8192, 4}
  103. };
  104. #define AGP_DCACHE_MEMORY 1
  105. #define AGP_PHYS_MEMORY 2
  106. #define INTEL_AGP_CACHED_MEMORY 3
  107. static struct gatt_mask intel_i810_masks[] =
  108. {
  109. {.mask = I810_PTE_VALID, .type = 0},
  110. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  111. {.mask = I810_PTE_VALID, .type = 0},
  112. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  113. .type = INTEL_AGP_CACHED_MEMORY}
  114. };
  115. static struct _intel_private {
  116. struct pci_dev *pcidev; /* device one */
  117. u8 __iomem *registers;
  118. u32 __iomem *gtt; /* I915G */
  119. int num_dcache_entries;
  120. /* gtt_entries is the number of gtt entries that are already mapped
  121. * to stolen memory. Stolen memory is larger than the memory mapped
  122. * through gtt_entries, as it includes some reserved space for the BIOS
  123. * popup and for the GTT.
  124. */
  125. int gtt_entries; /* i830+ */
  126. union {
  127. void __iomem *i9xx_flush_page;
  128. void *i8xx_flush_page;
  129. };
  130. struct page *i8xx_page;
  131. struct resource ifp_resource;
  132. int resource_valid;
  133. } intel_private;
  134. static int intel_i810_fetch_size(void)
  135. {
  136. u32 smram_miscc;
  137. struct aper_size_info_fixed *values;
  138. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  139. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  140. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  141. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  142. return 0;
  143. }
  144. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  145. agp_bridge->previous_size =
  146. agp_bridge->current_size = (void *) (values + 1);
  147. agp_bridge->aperture_size_idx = 1;
  148. return values[1].size;
  149. } else {
  150. agp_bridge->previous_size =
  151. agp_bridge->current_size = (void *) (values);
  152. agp_bridge->aperture_size_idx = 0;
  153. return values[0].size;
  154. }
  155. return 0;
  156. }
  157. static int intel_i810_configure(void)
  158. {
  159. struct aper_size_info_fixed *current_size;
  160. u32 temp;
  161. int i;
  162. current_size = A_SIZE_FIX(agp_bridge->current_size);
  163. if (!intel_private.registers) {
  164. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  165. temp &= 0xfff80000;
  166. intel_private.registers = ioremap(temp, 128 * 4096);
  167. if (!intel_private.registers) {
  168. dev_err(&intel_private.pcidev->dev,
  169. "can't remap memory\n");
  170. return -ENOMEM;
  171. }
  172. }
  173. if ((readl(intel_private.registers+I810_DRAM_CTL)
  174. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  175. /* This will need to be dynamically assigned */
  176. dev_info(&intel_private.pcidev->dev,
  177. "detected 4MB dedicated video ram\n");
  178. intel_private.num_dcache_entries = 1024;
  179. }
  180. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  181. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  182. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  183. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  184. if (agp_bridge->driver->needs_scratch_page) {
  185. for (i = 0; i < current_size->num_entries; i++) {
  186. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  187. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  188. }
  189. }
  190. global_cache_flush();
  191. return 0;
  192. }
  193. static void intel_i810_cleanup(void)
  194. {
  195. writel(0, intel_private.registers+I810_PGETBL_CTL);
  196. readl(intel_private.registers); /* PCI Posting. */
  197. iounmap(intel_private.registers);
  198. }
  199. static void intel_i810_tlbflush(struct agp_memory *mem)
  200. {
  201. return;
  202. }
  203. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  204. {
  205. return;
  206. }
  207. /* Exists to support ARGB cursors */
  208. static void *i8xx_alloc_pages(void)
  209. {
  210. struct page *page;
  211. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  212. if (page == NULL)
  213. return NULL;
  214. if (set_pages_uc(page, 4) < 0) {
  215. set_pages_wb(page, 4);
  216. __free_pages(page, 2);
  217. return NULL;
  218. }
  219. get_page(page);
  220. atomic_inc(&agp_bridge->current_memory_agp);
  221. return page_address(page);
  222. }
  223. static void i8xx_destroy_pages(void *addr)
  224. {
  225. struct page *page;
  226. if (addr == NULL)
  227. return;
  228. page = virt_to_page(addr);
  229. set_pages_wb(page, 4);
  230. put_page(page);
  231. __free_pages(page, 2);
  232. atomic_dec(&agp_bridge->current_memory_agp);
  233. }
  234. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  235. int type)
  236. {
  237. if (type < AGP_USER_TYPES)
  238. return type;
  239. else if (type == AGP_USER_CACHED_MEMORY)
  240. return INTEL_AGP_CACHED_MEMORY;
  241. else
  242. return 0;
  243. }
  244. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  245. int type)
  246. {
  247. int i, j, num_entries;
  248. void *temp;
  249. int ret = -EINVAL;
  250. int mask_type;
  251. if (mem->page_count == 0)
  252. goto out;
  253. temp = agp_bridge->current_size;
  254. num_entries = A_SIZE_FIX(temp)->num_entries;
  255. if ((pg_start + mem->page_count) > num_entries)
  256. goto out_err;
  257. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  258. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  259. ret = -EBUSY;
  260. goto out_err;
  261. }
  262. }
  263. if (type != mem->type)
  264. goto out_err;
  265. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  266. switch (mask_type) {
  267. case AGP_DCACHE_MEMORY:
  268. if (!mem->is_flushed)
  269. global_cache_flush();
  270. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  271. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  272. intel_private.registers+I810_PTE_BASE+(i*4));
  273. }
  274. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  275. break;
  276. case AGP_PHYS_MEMORY:
  277. case AGP_NORMAL_MEMORY:
  278. if (!mem->is_flushed)
  279. global_cache_flush();
  280. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  281. writel(agp_bridge->driver->mask_memory(agp_bridge,
  282. mem->memory[i],
  283. mask_type),
  284. intel_private.registers+I810_PTE_BASE+(j*4));
  285. }
  286. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  287. break;
  288. default:
  289. goto out_err;
  290. }
  291. agp_bridge->driver->tlb_flush(mem);
  292. out:
  293. ret = 0;
  294. out_err:
  295. mem->is_flushed = true;
  296. return ret;
  297. }
  298. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  299. int type)
  300. {
  301. int i;
  302. if (mem->page_count == 0)
  303. return 0;
  304. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  305. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  306. }
  307. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  308. agp_bridge->driver->tlb_flush(mem);
  309. return 0;
  310. }
  311. /*
  312. * The i810/i830 requires a physical address to program its mouse
  313. * pointer into hardware.
  314. * However the Xserver still writes to it through the agp aperture.
  315. */
  316. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  317. {
  318. struct agp_memory *new;
  319. void *addr;
  320. switch (pg_count) {
  321. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  322. break;
  323. case 4:
  324. /* kludge to get 4 physical pages for ARGB cursor */
  325. addr = i8xx_alloc_pages();
  326. break;
  327. default:
  328. return NULL;
  329. }
  330. if (addr == NULL)
  331. return NULL;
  332. new = agp_create_memory(pg_count);
  333. if (new == NULL)
  334. return NULL;
  335. new->memory[0] = virt_to_gart(addr);
  336. if (pg_count == 4) {
  337. /* kludge to get 4 physical pages for ARGB cursor */
  338. new->memory[1] = new->memory[0] + PAGE_SIZE;
  339. new->memory[2] = new->memory[1] + PAGE_SIZE;
  340. new->memory[3] = new->memory[2] + PAGE_SIZE;
  341. }
  342. new->page_count = pg_count;
  343. new->num_scratch_pages = pg_count;
  344. new->type = AGP_PHYS_MEMORY;
  345. new->physical = new->memory[0];
  346. return new;
  347. }
  348. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  349. {
  350. struct agp_memory *new;
  351. if (type == AGP_DCACHE_MEMORY) {
  352. if (pg_count != intel_private.num_dcache_entries)
  353. return NULL;
  354. new = agp_create_memory(1);
  355. if (new == NULL)
  356. return NULL;
  357. new->type = AGP_DCACHE_MEMORY;
  358. new->page_count = pg_count;
  359. new->num_scratch_pages = 0;
  360. agp_free_page_array(new);
  361. return new;
  362. }
  363. if (type == AGP_PHYS_MEMORY)
  364. return alloc_agpphysmem_i8xx(pg_count, type);
  365. return NULL;
  366. }
  367. static void intel_i810_free_by_type(struct agp_memory *curr)
  368. {
  369. agp_free_key(curr->key);
  370. if (curr->type == AGP_PHYS_MEMORY) {
  371. if (curr->page_count == 4)
  372. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  373. else {
  374. void *va = gart_to_virt(curr->memory[0]);
  375. agp_bridge->driver->agp_destroy_page(va,
  376. AGP_PAGE_DESTROY_UNMAP);
  377. agp_bridge->driver->agp_destroy_page(va,
  378. AGP_PAGE_DESTROY_FREE);
  379. }
  380. agp_free_page_array(curr);
  381. }
  382. kfree(curr);
  383. }
  384. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  385. unsigned long addr, int type)
  386. {
  387. /* Type checking must be done elsewhere */
  388. return addr | bridge->driver->masks[type].mask;
  389. }
  390. static struct aper_size_info_fixed intel_i830_sizes[] =
  391. {
  392. {128, 32768, 5},
  393. /* The 64M mode still requires a 128k gatt */
  394. {64, 16384, 5},
  395. {256, 65536, 6},
  396. {512, 131072, 7},
  397. };
  398. static void intel_i830_init_gtt_entries(void)
  399. {
  400. u16 gmch_ctrl;
  401. int gtt_entries;
  402. u8 rdct;
  403. int local = 0;
  404. static const int ddt[4] = { 0, 16, 32, 64 };
  405. int size; /* reserved space (in kb) at the top of stolen memory */
  406. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  407. if (IS_I965) {
  408. u32 pgetbl_ctl;
  409. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  410. /* The 965 has a field telling us the size of the GTT,
  411. * which may be larger than what is necessary to map the
  412. * aperture.
  413. */
  414. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  415. case I965_PGETBL_SIZE_128KB:
  416. size = 128;
  417. break;
  418. case I965_PGETBL_SIZE_256KB:
  419. size = 256;
  420. break;
  421. case I965_PGETBL_SIZE_512KB:
  422. size = 512;
  423. break;
  424. case I965_PGETBL_SIZE_1MB:
  425. size = 1024;
  426. break;
  427. case I965_PGETBL_SIZE_2MB:
  428. size = 2048;
  429. break;
  430. case I965_PGETBL_SIZE_1_5MB:
  431. size = 1024 + 512;
  432. break;
  433. default:
  434. dev_info(&intel_private.pcidev->dev,
  435. "unknown page table size, assuming 512KB\n");
  436. size = 512;
  437. }
  438. size += 4; /* add in BIOS popup space */
  439. } else if (IS_G33) {
  440. /* G33's GTT size defined in gmch_ctrl */
  441. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  442. case G33_PGETBL_SIZE_1M:
  443. size = 1024;
  444. break;
  445. case G33_PGETBL_SIZE_2M:
  446. size = 2048;
  447. break;
  448. default:
  449. dev_info(&agp_bridge->dev->dev,
  450. "unknown page table size 0x%x, assuming 512KB\n",
  451. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  452. size = 512;
  453. }
  454. size += 4;
  455. } else if (IS_G4X) {
  456. /* On 4 series hardware, GTT stolen is separate from graphics
  457. * stolen, ignore it in stolen gtt entries counting */
  458. size = 0;
  459. } else {
  460. /* On previous hardware, the GTT size was just what was
  461. * required to map the aperture.
  462. */
  463. size = agp_bridge->driver->fetch_size() + 4;
  464. }
  465. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  466. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  467. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  468. case I830_GMCH_GMS_STOLEN_512:
  469. gtt_entries = KB(512) - KB(size);
  470. break;
  471. case I830_GMCH_GMS_STOLEN_1024:
  472. gtt_entries = MB(1) - KB(size);
  473. break;
  474. case I830_GMCH_GMS_STOLEN_8192:
  475. gtt_entries = MB(8) - KB(size);
  476. break;
  477. case I830_GMCH_GMS_LOCAL:
  478. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  479. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  480. MB(ddt[I830_RDRAM_DDT(rdct)]);
  481. local = 1;
  482. break;
  483. default:
  484. gtt_entries = 0;
  485. break;
  486. }
  487. } else {
  488. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  489. case I855_GMCH_GMS_STOLEN_1M:
  490. gtt_entries = MB(1) - KB(size);
  491. break;
  492. case I855_GMCH_GMS_STOLEN_4M:
  493. gtt_entries = MB(4) - KB(size);
  494. break;
  495. case I855_GMCH_GMS_STOLEN_8M:
  496. gtt_entries = MB(8) - KB(size);
  497. break;
  498. case I855_GMCH_GMS_STOLEN_16M:
  499. gtt_entries = MB(16) - KB(size);
  500. break;
  501. case I855_GMCH_GMS_STOLEN_32M:
  502. gtt_entries = MB(32) - KB(size);
  503. break;
  504. case I915_GMCH_GMS_STOLEN_48M:
  505. /* Check it's really I915G */
  506. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  507. gtt_entries = MB(48) - KB(size);
  508. else
  509. gtt_entries = 0;
  510. break;
  511. case I915_GMCH_GMS_STOLEN_64M:
  512. /* Check it's really I915G */
  513. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  514. gtt_entries = MB(64) - KB(size);
  515. else
  516. gtt_entries = 0;
  517. break;
  518. case G33_GMCH_GMS_STOLEN_128M:
  519. if (IS_G33 || IS_I965 || IS_G4X)
  520. gtt_entries = MB(128) - KB(size);
  521. else
  522. gtt_entries = 0;
  523. break;
  524. case G33_GMCH_GMS_STOLEN_256M:
  525. if (IS_G33 || IS_I965 || IS_G4X)
  526. gtt_entries = MB(256) - KB(size);
  527. else
  528. gtt_entries = 0;
  529. break;
  530. case INTEL_GMCH_GMS_STOLEN_96M:
  531. if (IS_I965 || IS_G4X)
  532. gtt_entries = MB(96) - KB(size);
  533. else
  534. gtt_entries = 0;
  535. break;
  536. case INTEL_GMCH_GMS_STOLEN_160M:
  537. if (IS_I965 || IS_G4X)
  538. gtt_entries = MB(160) - KB(size);
  539. else
  540. gtt_entries = 0;
  541. break;
  542. case INTEL_GMCH_GMS_STOLEN_224M:
  543. if (IS_I965 || IS_G4X)
  544. gtt_entries = MB(224) - KB(size);
  545. else
  546. gtt_entries = 0;
  547. break;
  548. case INTEL_GMCH_GMS_STOLEN_352M:
  549. if (IS_I965 || IS_G4X)
  550. gtt_entries = MB(352) - KB(size);
  551. else
  552. gtt_entries = 0;
  553. break;
  554. default:
  555. gtt_entries = 0;
  556. break;
  557. }
  558. }
  559. if (gtt_entries > 0)
  560. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  561. gtt_entries / KB(1), local ? "local" : "stolen");
  562. else
  563. dev_info(&agp_bridge->dev->dev,
  564. "no pre-allocated video memory detected\n");
  565. gtt_entries /= KB(4);
  566. intel_private.gtt_entries = gtt_entries;
  567. }
  568. static void intel_i830_fini_flush(void)
  569. {
  570. kunmap(intel_private.i8xx_page);
  571. intel_private.i8xx_flush_page = NULL;
  572. unmap_page_from_agp(intel_private.i8xx_page);
  573. __free_page(intel_private.i8xx_page);
  574. intel_private.i8xx_page = NULL;
  575. }
  576. static void intel_i830_setup_flush(void)
  577. {
  578. /* return if we've already set the flush mechanism up */
  579. if (intel_private.i8xx_page)
  580. return;
  581. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  582. if (!intel_private.i8xx_page)
  583. return;
  584. /* make page uncached */
  585. map_page_into_agp(intel_private.i8xx_page);
  586. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  587. if (!intel_private.i8xx_flush_page)
  588. intel_i830_fini_flush();
  589. }
  590. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  591. {
  592. unsigned int *pg = intel_private.i8xx_flush_page;
  593. int i;
  594. for (i = 0; i < 256; i += 2)
  595. *(pg + i) = i;
  596. wmb();
  597. }
  598. /* The intel i830 automatically initializes the agp aperture during POST.
  599. * Use the memory already set aside for in the GTT.
  600. */
  601. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  602. {
  603. int page_order;
  604. struct aper_size_info_fixed *size;
  605. int num_entries;
  606. u32 temp;
  607. size = agp_bridge->current_size;
  608. page_order = size->page_order;
  609. num_entries = size->num_entries;
  610. agp_bridge->gatt_table_real = NULL;
  611. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  612. temp &= 0xfff80000;
  613. intel_private.registers = ioremap(temp, 128 * 4096);
  614. if (!intel_private.registers)
  615. return -ENOMEM;
  616. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  617. global_cache_flush(); /* FIXME: ?? */
  618. /* we have to call this as early as possible after the MMIO base address is known */
  619. intel_i830_init_gtt_entries();
  620. agp_bridge->gatt_table = NULL;
  621. agp_bridge->gatt_bus_addr = temp;
  622. return 0;
  623. }
  624. /* Return the gatt table to a sane state. Use the top of stolen
  625. * memory for the GTT.
  626. */
  627. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  628. {
  629. return 0;
  630. }
  631. static int intel_i830_fetch_size(void)
  632. {
  633. u16 gmch_ctrl;
  634. struct aper_size_info_fixed *values;
  635. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  636. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  637. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  638. /* 855GM/852GM/865G has 128MB aperture size */
  639. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  640. agp_bridge->aperture_size_idx = 0;
  641. return values[0].size;
  642. }
  643. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  644. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  645. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  646. agp_bridge->aperture_size_idx = 0;
  647. return values[0].size;
  648. } else {
  649. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  650. agp_bridge->aperture_size_idx = 1;
  651. return values[1].size;
  652. }
  653. return 0;
  654. }
  655. static int intel_i830_configure(void)
  656. {
  657. struct aper_size_info_fixed *current_size;
  658. u32 temp;
  659. u16 gmch_ctrl;
  660. int i;
  661. current_size = A_SIZE_FIX(agp_bridge->current_size);
  662. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  663. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  664. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  665. gmch_ctrl |= I830_GMCH_ENABLED;
  666. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  667. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  668. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  669. if (agp_bridge->driver->needs_scratch_page) {
  670. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  671. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  672. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  673. }
  674. }
  675. global_cache_flush();
  676. intel_i830_setup_flush();
  677. return 0;
  678. }
  679. static void intel_i830_cleanup(void)
  680. {
  681. iounmap(intel_private.registers);
  682. }
  683. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  684. int type)
  685. {
  686. int i, j, num_entries;
  687. void *temp;
  688. int ret = -EINVAL;
  689. int mask_type;
  690. if (mem->page_count == 0)
  691. goto out;
  692. temp = agp_bridge->current_size;
  693. num_entries = A_SIZE_FIX(temp)->num_entries;
  694. if (pg_start < intel_private.gtt_entries) {
  695. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  696. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  697. pg_start, intel_private.gtt_entries);
  698. dev_info(&intel_private.pcidev->dev,
  699. "trying to insert into local/stolen memory\n");
  700. goto out_err;
  701. }
  702. if ((pg_start + mem->page_count) > num_entries)
  703. goto out_err;
  704. /* The i830 can't check the GTT for entries since its read only,
  705. * depend on the caller to make the correct offset decisions.
  706. */
  707. if (type != mem->type)
  708. goto out_err;
  709. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  710. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  711. mask_type != INTEL_AGP_CACHED_MEMORY)
  712. goto out_err;
  713. if (!mem->is_flushed)
  714. global_cache_flush();
  715. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  716. writel(agp_bridge->driver->mask_memory(agp_bridge,
  717. mem->memory[i], mask_type),
  718. intel_private.registers+I810_PTE_BASE+(j*4));
  719. }
  720. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  721. agp_bridge->driver->tlb_flush(mem);
  722. out:
  723. ret = 0;
  724. out_err:
  725. mem->is_flushed = true;
  726. return ret;
  727. }
  728. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  729. int type)
  730. {
  731. int i;
  732. if (mem->page_count == 0)
  733. return 0;
  734. if (pg_start < intel_private.gtt_entries) {
  735. dev_info(&intel_private.pcidev->dev,
  736. "trying to disable local/stolen memory\n");
  737. return -EINVAL;
  738. }
  739. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  740. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  741. }
  742. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  743. agp_bridge->driver->tlb_flush(mem);
  744. return 0;
  745. }
  746. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  747. {
  748. if (type == AGP_PHYS_MEMORY)
  749. return alloc_agpphysmem_i8xx(pg_count, type);
  750. /* always return NULL for other allocation types for now */
  751. return NULL;
  752. }
  753. static int intel_alloc_chipset_flush_resource(void)
  754. {
  755. int ret;
  756. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  757. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  758. pcibios_align_resource, agp_bridge->dev);
  759. return ret;
  760. }
  761. static void intel_i915_setup_chipset_flush(void)
  762. {
  763. int ret;
  764. u32 temp;
  765. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  766. if (!(temp & 0x1)) {
  767. intel_alloc_chipset_flush_resource();
  768. intel_private.resource_valid = 1;
  769. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  770. } else {
  771. temp &= ~1;
  772. intel_private.resource_valid = 1;
  773. intel_private.ifp_resource.start = temp;
  774. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  775. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  776. /* some BIOSes reserve this area in a pnp some don't */
  777. if (ret)
  778. intel_private.resource_valid = 0;
  779. }
  780. }
  781. static void intel_i965_g33_setup_chipset_flush(void)
  782. {
  783. u32 temp_hi, temp_lo;
  784. int ret;
  785. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  786. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  787. if (!(temp_lo & 0x1)) {
  788. intel_alloc_chipset_flush_resource();
  789. intel_private.resource_valid = 1;
  790. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  791. upper_32_bits(intel_private.ifp_resource.start));
  792. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  793. } else {
  794. u64 l64;
  795. temp_lo &= ~0x1;
  796. l64 = ((u64)temp_hi << 32) | temp_lo;
  797. intel_private.resource_valid = 1;
  798. intel_private.ifp_resource.start = l64;
  799. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  800. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  801. /* some BIOSes reserve this area in a pnp some don't */
  802. if (ret)
  803. intel_private.resource_valid = 0;
  804. }
  805. }
  806. static void intel_i9xx_setup_flush(void)
  807. {
  808. /* return if already configured */
  809. if (intel_private.ifp_resource.start)
  810. return;
  811. /* setup a resource for this object */
  812. intel_private.ifp_resource.name = "Intel Flush Page";
  813. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  814. /* Setup chipset flush for 915 */
  815. if (IS_I965 || IS_G33 || IS_G4X) {
  816. intel_i965_g33_setup_chipset_flush();
  817. } else {
  818. intel_i915_setup_chipset_flush();
  819. }
  820. if (intel_private.ifp_resource.start) {
  821. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  822. if (!intel_private.i9xx_flush_page)
  823. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  824. }
  825. }
  826. static int intel_i915_configure(void)
  827. {
  828. struct aper_size_info_fixed *current_size;
  829. u32 temp;
  830. u16 gmch_ctrl;
  831. int i;
  832. current_size = A_SIZE_FIX(agp_bridge->current_size);
  833. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  834. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  835. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  836. gmch_ctrl |= I830_GMCH_ENABLED;
  837. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  838. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  839. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  840. if (agp_bridge->driver->needs_scratch_page) {
  841. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  842. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  843. readl(intel_private.gtt+i); /* PCI Posting. */
  844. }
  845. }
  846. global_cache_flush();
  847. intel_i9xx_setup_flush();
  848. return 0;
  849. }
  850. static void intel_i915_cleanup(void)
  851. {
  852. if (intel_private.i9xx_flush_page)
  853. iounmap(intel_private.i9xx_flush_page);
  854. if (intel_private.resource_valid)
  855. release_resource(&intel_private.ifp_resource);
  856. intel_private.ifp_resource.start = 0;
  857. intel_private.resource_valid = 0;
  858. iounmap(intel_private.gtt);
  859. iounmap(intel_private.registers);
  860. }
  861. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  862. {
  863. if (intel_private.i9xx_flush_page)
  864. writel(1, intel_private.i9xx_flush_page);
  865. }
  866. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  867. int type)
  868. {
  869. int i, j, num_entries;
  870. void *temp;
  871. int ret = -EINVAL;
  872. int mask_type;
  873. if (mem->page_count == 0)
  874. goto out;
  875. temp = agp_bridge->current_size;
  876. num_entries = A_SIZE_FIX(temp)->num_entries;
  877. if (pg_start < intel_private.gtt_entries) {
  878. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  879. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  880. pg_start, intel_private.gtt_entries);
  881. dev_info(&intel_private.pcidev->dev,
  882. "trying to insert into local/stolen memory\n");
  883. goto out_err;
  884. }
  885. if ((pg_start + mem->page_count) > num_entries)
  886. goto out_err;
  887. /* The i915 can't check the GTT for entries since its read only,
  888. * depend on the caller to make the correct offset decisions.
  889. */
  890. if (type != mem->type)
  891. goto out_err;
  892. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  893. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  894. mask_type != INTEL_AGP_CACHED_MEMORY)
  895. goto out_err;
  896. if (!mem->is_flushed)
  897. global_cache_flush();
  898. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  899. writel(agp_bridge->driver->mask_memory(agp_bridge,
  900. mem->memory[i], mask_type), intel_private.gtt+j);
  901. }
  902. readl(intel_private.gtt+j-1);
  903. agp_bridge->driver->tlb_flush(mem);
  904. out:
  905. ret = 0;
  906. out_err:
  907. mem->is_flushed = true;
  908. return ret;
  909. }
  910. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  911. int type)
  912. {
  913. int i;
  914. if (mem->page_count == 0)
  915. return 0;
  916. if (pg_start < intel_private.gtt_entries) {
  917. dev_info(&intel_private.pcidev->dev,
  918. "trying to disable local/stolen memory\n");
  919. return -EINVAL;
  920. }
  921. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  922. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  923. readl(intel_private.gtt+i-1);
  924. agp_bridge->driver->tlb_flush(mem);
  925. return 0;
  926. }
  927. /* Return the aperture size by just checking the resource length. The effect
  928. * described in the spec of the MSAC registers is just changing of the
  929. * resource size.
  930. */
  931. static int intel_i9xx_fetch_size(void)
  932. {
  933. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  934. int aper_size; /* size in megabytes */
  935. int i;
  936. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  937. for (i = 0; i < num_sizes; i++) {
  938. if (aper_size == intel_i830_sizes[i].size) {
  939. agp_bridge->current_size = intel_i830_sizes + i;
  940. agp_bridge->previous_size = agp_bridge->current_size;
  941. return aper_size;
  942. }
  943. }
  944. return 0;
  945. }
  946. /* The intel i915 automatically initializes the agp aperture during POST.
  947. * Use the memory already set aside for in the GTT.
  948. */
  949. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  950. {
  951. int page_order;
  952. struct aper_size_info_fixed *size;
  953. int num_entries;
  954. u32 temp, temp2;
  955. int gtt_map_size = 256 * 1024;
  956. size = agp_bridge->current_size;
  957. page_order = size->page_order;
  958. num_entries = size->num_entries;
  959. agp_bridge->gatt_table_real = NULL;
  960. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  961. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  962. if (IS_G33)
  963. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  964. intel_private.gtt = ioremap(temp2, gtt_map_size);
  965. if (!intel_private.gtt)
  966. return -ENOMEM;
  967. temp &= 0xfff80000;
  968. intel_private.registers = ioremap(temp, 128 * 4096);
  969. if (!intel_private.registers) {
  970. iounmap(intel_private.gtt);
  971. return -ENOMEM;
  972. }
  973. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  974. global_cache_flush(); /* FIXME: ? */
  975. /* we have to call this as early as possible after the MMIO base address is known */
  976. intel_i830_init_gtt_entries();
  977. agp_bridge->gatt_table = NULL;
  978. agp_bridge->gatt_bus_addr = temp;
  979. return 0;
  980. }
  981. /*
  982. * The i965 supports 36-bit physical addresses, but to keep
  983. * the format of the GTT the same, the bits that don't fit
  984. * in a 32-bit word are shifted down to bits 4..7.
  985. *
  986. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  987. * is always zero on 32-bit architectures, so no need to make
  988. * this conditional.
  989. */
  990. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  991. unsigned long addr, int type)
  992. {
  993. /* Shift high bits down */
  994. addr |= (addr >> 28) & 0xf0;
  995. /* Type checking must be done elsewhere */
  996. return addr | bridge->driver->masks[type].mask;
  997. }
  998. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  999. {
  1000. switch (agp_bridge->dev->device) {
  1001. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1002. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1003. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1004. case PCI_DEVICE_ID_INTEL_G45_HB:
  1005. *gtt_offset = *gtt_size = MB(2);
  1006. break;
  1007. default:
  1008. *gtt_offset = *gtt_size = KB(512);
  1009. }
  1010. }
  1011. /* The intel i965 automatically initializes the agp aperture during POST.
  1012. * Use the memory already set aside for in the GTT.
  1013. */
  1014. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1015. {
  1016. int page_order;
  1017. struct aper_size_info_fixed *size;
  1018. int num_entries;
  1019. u32 temp;
  1020. int gtt_offset, gtt_size;
  1021. size = agp_bridge->current_size;
  1022. page_order = size->page_order;
  1023. num_entries = size->num_entries;
  1024. agp_bridge->gatt_table_real = NULL;
  1025. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1026. temp &= 0xfff00000;
  1027. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1028. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1029. if (!intel_private.gtt)
  1030. return -ENOMEM;
  1031. intel_private.registers = ioremap(temp, 128 * 4096);
  1032. if (!intel_private.registers) {
  1033. iounmap(intel_private.gtt);
  1034. return -ENOMEM;
  1035. }
  1036. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1037. global_cache_flush(); /* FIXME: ? */
  1038. /* we have to call this as early as possible after the MMIO base address is known */
  1039. intel_i830_init_gtt_entries();
  1040. agp_bridge->gatt_table = NULL;
  1041. agp_bridge->gatt_bus_addr = temp;
  1042. return 0;
  1043. }
  1044. static int intel_fetch_size(void)
  1045. {
  1046. int i;
  1047. u16 temp;
  1048. struct aper_size_info_16 *values;
  1049. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1050. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1051. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1052. if (temp == values[i].size_value) {
  1053. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1054. agp_bridge->aperture_size_idx = i;
  1055. return values[i].size;
  1056. }
  1057. }
  1058. return 0;
  1059. }
  1060. static int __intel_8xx_fetch_size(u8 temp)
  1061. {
  1062. int i;
  1063. struct aper_size_info_8 *values;
  1064. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1065. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1066. if (temp == values[i].size_value) {
  1067. agp_bridge->previous_size =
  1068. agp_bridge->current_size = (void *) (values + i);
  1069. agp_bridge->aperture_size_idx = i;
  1070. return values[i].size;
  1071. }
  1072. }
  1073. return 0;
  1074. }
  1075. static int intel_8xx_fetch_size(void)
  1076. {
  1077. u8 temp;
  1078. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1079. return __intel_8xx_fetch_size(temp);
  1080. }
  1081. static int intel_815_fetch_size(void)
  1082. {
  1083. u8 temp;
  1084. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1085. * one non-reserved bit, so mask the others out ... */
  1086. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1087. temp &= (1 << 3);
  1088. return __intel_8xx_fetch_size(temp);
  1089. }
  1090. static void intel_tlbflush(struct agp_memory *mem)
  1091. {
  1092. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1093. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1094. }
  1095. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1096. {
  1097. u32 temp;
  1098. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1099. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1100. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1101. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1102. }
  1103. static void intel_cleanup(void)
  1104. {
  1105. u16 temp;
  1106. struct aper_size_info_16 *previous_size;
  1107. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1108. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1109. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1110. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1111. }
  1112. static void intel_8xx_cleanup(void)
  1113. {
  1114. u16 temp;
  1115. struct aper_size_info_8 *previous_size;
  1116. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1117. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1118. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1119. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1120. }
  1121. static int intel_configure(void)
  1122. {
  1123. u32 temp;
  1124. u16 temp2;
  1125. struct aper_size_info_16 *current_size;
  1126. current_size = A_SIZE_16(agp_bridge->current_size);
  1127. /* aperture size */
  1128. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1129. /* address to map to */
  1130. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1131. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1132. /* attbase - aperture base */
  1133. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1134. /* agpctrl */
  1135. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1136. /* paccfg/nbxcfg */
  1137. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1138. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1139. (temp2 & ~(1 << 10)) | (1 << 9));
  1140. /* clear any possible error conditions */
  1141. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1142. return 0;
  1143. }
  1144. static int intel_815_configure(void)
  1145. {
  1146. u32 temp, addr;
  1147. u8 temp2;
  1148. struct aper_size_info_8 *current_size;
  1149. /* attbase - aperture base */
  1150. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1151. * ATTBASE register are reserved -> try not to write them */
  1152. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1153. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1154. return -EINVAL;
  1155. }
  1156. current_size = A_SIZE_8(agp_bridge->current_size);
  1157. /* aperture size */
  1158. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1159. current_size->size_value);
  1160. /* address to map to */
  1161. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1162. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1163. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1164. addr &= INTEL_815_ATTBASE_MASK;
  1165. addr |= agp_bridge->gatt_bus_addr;
  1166. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1167. /* agpctrl */
  1168. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1169. /* apcont */
  1170. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1171. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1172. /* clear any possible error conditions */
  1173. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1174. return 0;
  1175. }
  1176. static void intel_820_tlbflush(struct agp_memory *mem)
  1177. {
  1178. return;
  1179. }
  1180. static void intel_820_cleanup(void)
  1181. {
  1182. u8 temp;
  1183. struct aper_size_info_8 *previous_size;
  1184. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1185. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1186. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1187. temp & ~(1 << 1));
  1188. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1189. previous_size->size_value);
  1190. }
  1191. static int intel_820_configure(void)
  1192. {
  1193. u32 temp;
  1194. u8 temp2;
  1195. struct aper_size_info_8 *current_size;
  1196. current_size = A_SIZE_8(agp_bridge->current_size);
  1197. /* aperture size */
  1198. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1199. /* address to map to */
  1200. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1201. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1202. /* attbase - aperture base */
  1203. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1204. /* agpctrl */
  1205. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1206. /* global enable aperture access */
  1207. /* This flag is not accessed through MCHCFG register as in */
  1208. /* i850 chipset. */
  1209. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1210. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1211. /* clear any possible AGP-related error conditions */
  1212. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1213. return 0;
  1214. }
  1215. static int intel_840_configure(void)
  1216. {
  1217. u32 temp;
  1218. u16 temp2;
  1219. struct aper_size_info_8 *current_size;
  1220. current_size = A_SIZE_8(agp_bridge->current_size);
  1221. /* aperture size */
  1222. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1223. /* address to map to */
  1224. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1225. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1226. /* attbase - aperture base */
  1227. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1228. /* agpctrl */
  1229. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1230. /* mcgcfg */
  1231. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1232. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1233. /* clear any possible error conditions */
  1234. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1235. return 0;
  1236. }
  1237. static int intel_845_configure(void)
  1238. {
  1239. u32 temp;
  1240. u8 temp2;
  1241. struct aper_size_info_8 *current_size;
  1242. current_size = A_SIZE_8(agp_bridge->current_size);
  1243. /* aperture size */
  1244. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1245. if (agp_bridge->apbase_config != 0) {
  1246. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1247. agp_bridge->apbase_config);
  1248. } else {
  1249. /* address to map to */
  1250. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1251. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1252. agp_bridge->apbase_config = temp;
  1253. }
  1254. /* attbase - aperture base */
  1255. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1256. /* agpctrl */
  1257. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1258. /* agpm */
  1259. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1260. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1261. /* clear any possible error conditions */
  1262. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1263. intel_i830_setup_flush();
  1264. return 0;
  1265. }
  1266. static int intel_850_configure(void)
  1267. {
  1268. u32 temp;
  1269. u16 temp2;
  1270. struct aper_size_info_8 *current_size;
  1271. current_size = A_SIZE_8(agp_bridge->current_size);
  1272. /* aperture size */
  1273. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1274. /* address to map to */
  1275. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1276. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1277. /* attbase - aperture base */
  1278. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1279. /* agpctrl */
  1280. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1281. /* mcgcfg */
  1282. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1283. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1284. /* clear any possible AGP-related error conditions */
  1285. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1286. return 0;
  1287. }
  1288. static int intel_860_configure(void)
  1289. {
  1290. u32 temp;
  1291. u16 temp2;
  1292. struct aper_size_info_8 *current_size;
  1293. current_size = A_SIZE_8(agp_bridge->current_size);
  1294. /* aperture size */
  1295. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1296. /* address to map to */
  1297. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1298. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1299. /* attbase - aperture base */
  1300. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1301. /* agpctrl */
  1302. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1303. /* mcgcfg */
  1304. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1305. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1306. /* clear any possible AGP-related error conditions */
  1307. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1308. return 0;
  1309. }
  1310. static int intel_830mp_configure(void)
  1311. {
  1312. u32 temp;
  1313. u16 temp2;
  1314. struct aper_size_info_8 *current_size;
  1315. current_size = A_SIZE_8(agp_bridge->current_size);
  1316. /* aperture size */
  1317. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1318. /* address to map to */
  1319. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1320. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1321. /* attbase - aperture base */
  1322. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1323. /* agpctrl */
  1324. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1325. /* gmch */
  1326. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1327. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1328. /* clear any possible AGP-related error conditions */
  1329. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1330. return 0;
  1331. }
  1332. static int intel_7505_configure(void)
  1333. {
  1334. u32 temp;
  1335. u16 temp2;
  1336. struct aper_size_info_8 *current_size;
  1337. current_size = A_SIZE_8(agp_bridge->current_size);
  1338. /* aperture size */
  1339. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1340. /* address to map to */
  1341. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1342. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1343. /* attbase - aperture base */
  1344. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1345. /* agpctrl */
  1346. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1347. /* mchcfg */
  1348. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1349. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1350. return 0;
  1351. }
  1352. /* Setup function */
  1353. static const struct gatt_mask intel_generic_masks[] =
  1354. {
  1355. {.mask = 0x00000017, .type = 0}
  1356. };
  1357. static const struct aper_size_info_8 intel_815_sizes[2] =
  1358. {
  1359. {64, 16384, 4, 0},
  1360. {32, 8192, 3, 8},
  1361. };
  1362. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1363. {
  1364. {256, 65536, 6, 0},
  1365. {128, 32768, 5, 32},
  1366. {64, 16384, 4, 48},
  1367. {32, 8192, 3, 56},
  1368. {16, 4096, 2, 60},
  1369. {8, 2048, 1, 62},
  1370. {4, 1024, 0, 63}
  1371. };
  1372. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1373. {
  1374. {256, 65536, 6, 0},
  1375. {128, 32768, 5, 32},
  1376. {64, 16384, 4, 48},
  1377. {32, 8192, 3, 56},
  1378. {16, 4096, 2, 60},
  1379. {8, 2048, 1, 62},
  1380. {4, 1024, 0, 63}
  1381. };
  1382. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1383. {
  1384. {256, 65536, 6, 0},
  1385. {128, 32768, 5, 32},
  1386. {64, 16384, 4, 48},
  1387. {32, 8192, 3, 56}
  1388. };
  1389. static const struct agp_bridge_driver intel_generic_driver = {
  1390. .owner = THIS_MODULE,
  1391. .aperture_sizes = intel_generic_sizes,
  1392. .size_type = U16_APER_SIZE,
  1393. .num_aperture_sizes = 7,
  1394. .configure = intel_configure,
  1395. .fetch_size = intel_fetch_size,
  1396. .cleanup = intel_cleanup,
  1397. .tlb_flush = intel_tlbflush,
  1398. .mask_memory = agp_generic_mask_memory,
  1399. .masks = intel_generic_masks,
  1400. .agp_enable = agp_generic_enable,
  1401. .cache_flush = global_cache_flush,
  1402. .create_gatt_table = agp_generic_create_gatt_table,
  1403. .free_gatt_table = agp_generic_free_gatt_table,
  1404. .insert_memory = agp_generic_insert_memory,
  1405. .remove_memory = agp_generic_remove_memory,
  1406. .alloc_by_type = agp_generic_alloc_by_type,
  1407. .free_by_type = agp_generic_free_by_type,
  1408. .agp_alloc_page = agp_generic_alloc_page,
  1409. .agp_destroy_page = agp_generic_destroy_page,
  1410. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1411. };
  1412. static const struct agp_bridge_driver intel_810_driver = {
  1413. .owner = THIS_MODULE,
  1414. .aperture_sizes = intel_i810_sizes,
  1415. .size_type = FIXED_APER_SIZE,
  1416. .num_aperture_sizes = 2,
  1417. .needs_scratch_page = true,
  1418. .configure = intel_i810_configure,
  1419. .fetch_size = intel_i810_fetch_size,
  1420. .cleanup = intel_i810_cleanup,
  1421. .tlb_flush = intel_i810_tlbflush,
  1422. .mask_memory = intel_i810_mask_memory,
  1423. .masks = intel_i810_masks,
  1424. .agp_enable = intel_i810_agp_enable,
  1425. .cache_flush = global_cache_flush,
  1426. .create_gatt_table = agp_generic_create_gatt_table,
  1427. .free_gatt_table = agp_generic_free_gatt_table,
  1428. .insert_memory = intel_i810_insert_entries,
  1429. .remove_memory = intel_i810_remove_entries,
  1430. .alloc_by_type = intel_i810_alloc_by_type,
  1431. .free_by_type = intel_i810_free_by_type,
  1432. .agp_alloc_page = agp_generic_alloc_page,
  1433. .agp_destroy_page = agp_generic_destroy_page,
  1434. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1435. };
  1436. static const struct agp_bridge_driver intel_815_driver = {
  1437. .owner = THIS_MODULE,
  1438. .aperture_sizes = intel_815_sizes,
  1439. .size_type = U8_APER_SIZE,
  1440. .num_aperture_sizes = 2,
  1441. .configure = intel_815_configure,
  1442. .fetch_size = intel_815_fetch_size,
  1443. .cleanup = intel_8xx_cleanup,
  1444. .tlb_flush = intel_8xx_tlbflush,
  1445. .mask_memory = agp_generic_mask_memory,
  1446. .masks = intel_generic_masks,
  1447. .agp_enable = agp_generic_enable,
  1448. .cache_flush = global_cache_flush,
  1449. .create_gatt_table = agp_generic_create_gatt_table,
  1450. .free_gatt_table = agp_generic_free_gatt_table,
  1451. .insert_memory = agp_generic_insert_memory,
  1452. .remove_memory = agp_generic_remove_memory,
  1453. .alloc_by_type = agp_generic_alloc_by_type,
  1454. .free_by_type = agp_generic_free_by_type,
  1455. .agp_alloc_page = agp_generic_alloc_page,
  1456. .agp_destroy_page = agp_generic_destroy_page,
  1457. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1458. };
  1459. static const struct agp_bridge_driver intel_830_driver = {
  1460. .owner = THIS_MODULE,
  1461. .aperture_sizes = intel_i830_sizes,
  1462. .size_type = FIXED_APER_SIZE,
  1463. .num_aperture_sizes = 4,
  1464. .needs_scratch_page = true,
  1465. .configure = intel_i830_configure,
  1466. .fetch_size = intel_i830_fetch_size,
  1467. .cleanup = intel_i830_cleanup,
  1468. .tlb_flush = intel_i810_tlbflush,
  1469. .mask_memory = intel_i810_mask_memory,
  1470. .masks = intel_i810_masks,
  1471. .agp_enable = intel_i810_agp_enable,
  1472. .cache_flush = global_cache_flush,
  1473. .create_gatt_table = intel_i830_create_gatt_table,
  1474. .free_gatt_table = intel_i830_free_gatt_table,
  1475. .insert_memory = intel_i830_insert_entries,
  1476. .remove_memory = intel_i830_remove_entries,
  1477. .alloc_by_type = intel_i830_alloc_by_type,
  1478. .free_by_type = intel_i810_free_by_type,
  1479. .agp_alloc_page = agp_generic_alloc_page,
  1480. .agp_destroy_page = agp_generic_destroy_page,
  1481. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1482. .chipset_flush = intel_i830_chipset_flush,
  1483. };
  1484. static const struct agp_bridge_driver intel_820_driver = {
  1485. .owner = THIS_MODULE,
  1486. .aperture_sizes = intel_8xx_sizes,
  1487. .size_type = U8_APER_SIZE,
  1488. .num_aperture_sizes = 7,
  1489. .configure = intel_820_configure,
  1490. .fetch_size = intel_8xx_fetch_size,
  1491. .cleanup = intel_820_cleanup,
  1492. .tlb_flush = intel_820_tlbflush,
  1493. .mask_memory = agp_generic_mask_memory,
  1494. .masks = intel_generic_masks,
  1495. .agp_enable = agp_generic_enable,
  1496. .cache_flush = global_cache_flush,
  1497. .create_gatt_table = agp_generic_create_gatt_table,
  1498. .free_gatt_table = agp_generic_free_gatt_table,
  1499. .insert_memory = agp_generic_insert_memory,
  1500. .remove_memory = agp_generic_remove_memory,
  1501. .alloc_by_type = agp_generic_alloc_by_type,
  1502. .free_by_type = agp_generic_free_by_type,
  1503. .agp_alloc_page = agp_generic_alloc_page,
  1504. .agp_destroy_page = agp_generic_destroy_page,
  1505. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1506. };
  1507. static const struct agp_bridge_driver intel_830mp_driver = {
  1508. .owner = THIS_MODULE,
  1509. .aperture_sizes = intel_830mp_sizes,
  1510. .size_type = U8_APER_SIZE,
  1511. .num_aperture_sizes = 4,
  1512. .configure = intel_830mp_configure,
  1513. .fetch_size = intel_8xx_fetch_size,
  1514. .cleanup = intel_8xx_cleanup,
  1515. .tlb_flush = intel_8xx_tlbflush,
  1516. .mask_memory = agp_generic_mask_memory,
  1517. .masks = intel_generic_masks,
  1518. .agp_enable = agp_generic_enable,
  1519. .cache_flush = global_cache_flush,
  1520. .create_gatt_table = agp_generic_create_gatt_table,
  1521. .free_gatt_table = agp_generic_free_gatt_table,
  1522. .insert_memory = agp_generic_insert_memory,
  1523. .remove_memory = agp_generic_remove_memory,
  1524. .alloc_by_type = agp_generic_alloc_by_type,
  1525. .free_by_type = agp_generic_free_by_type,
  1526. .agp_alloc_page = agp_generic_alloc_page,
  1527. .agp_destroy_page = agp_generic_destroy_page,
  1528. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1529. };
  1530. static const struct agp_bridge_driver intel_840_driver = {
  1531. .owner = THIS_MODULE,
  1532. .aperture_sizes = intel_8xx_sizes,
  1533. .size_type = U8_APER_SIZE,
  1534. .num_aperture_sizes = 7,
  1535. .configure = intel_840_configure,
  1536. .fetch_size = intel_8xx_fetch_size,
  1537. .cleanup = intel_8xx_cleanup,
  1538. .tlb_flush = intel_8xx_tlbflush,
  1539. .mask_memory = agp_generic_mask_memory,
  1540. .masks = intel_generic_masks,
  1541. .agp_enable = agp_generic_enable,
  1542. .cache_flush = global_cache_flush,
  1543. .create_gatt_table = agp_generic_create_gatt_table,
  1544. .free_gatt_table = agp_generic_free_gatt_table,
  1545. .insert_memory = agp_generic_insert_memory,
  1546. .remove_memory = agp_generic_remove_memory,
  1547. .alloc_by_type = agp_generic_alloc_by_type,
  1548. .free_by_type = agp_generic_free_by_type,
  1549. .agp_alloc_page = agp_generic_alloc_page,
  1550. .agp_destroy_page = agp_generic_destroy_page,
  1551. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1552. };
  1553. static const struct agp_bridge_driver intel_845_driver = {
  1554. .owner = THIS_MODULE,
  1555. .aperture_sizes = intel_8xx_sizes,
  1556. .size_type = U8_APER_SIZE,
  1557. .num_aperture_sizes = 7,
  1558. .configure = intel_845_configure,
  1559. .fetch_size = intel_8xx_fetch_size,
  1560. .cleanup = intel_8xx_cleanup,
  1561. .tlb_flush = intel_8xx_tlbflush,
  1562. .mask_memory = agp_generic_mask_memory,
  1563. .masks = intel_generic_masks,
  1564. .agp_enable = agp_generic_enable,
  1565. .cache_flush = global_cache_flush,
  1566. .create_gatt_table = agp_generic_create_gatt_table,
  1567. .free_gatt_table = agp_generic_free_gatt_table,
  1568. .insert_memory = agp_generic_insert_memory,
  1569. .remove_memory = agp_generic_remove_memory,
  1570. .alloc_by_type = agp_generic_alloc_by_type,
  1571. .free_by_type = agp_generic_free_by_type,
  1572. .agp_alloc_page = agp_generic_alloc_page,
  1573. .agp_destroy_page = agp_generic_destroy_page,
  1574. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1575. .chipset_flush = intel_i830_chipset_flush,
  1576. };
  1577. static const struct agp_bridge_driver intel_850_driver = {
  1578. .owner = THIS_MODULE,
  1579. .aperture_sizes = intel_8xx_sizes,
  1580. .size_type = U8_APER_SIZE,
  1581. .num_aperture_sizes = 7,
  1582. .configure = intel_850_configure,
  1583. .fetch_size = intel_8xx_fetch_size,
  1584. .cleanup = intel_8xx_cleanup,
  1585. .tlb_flush = intel_8xx_tlbflush,
  1586. .mask_memory = agp_generic_mask_memory,
  1587. .masks = intel_generic_masks,
  1588. .agp_enable = agp_generic_enable,
  1589. .cache_flush = global_cache_flush,
  1590. .create_gatt_table = agp_generic_create_gatt_table,
  1591. .free_gatt_table = agp_generic_free_gatt_table,
  1592. .insert_memory = agp_generic_insert_memory,
  1593. .remove_memory = agp_generic_remove_memory,
  1594. .alloc_by_type = agp_generic_alloc_by_type,
  1595. .free_by_type = agp_generic_free_by_type,
  1596. .agp_alloc_page = agp_generic_alloc_page,
  1597. .agp_destroy_page = agp_generic_destroy_page,
  1598. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1599. };
  1600. static const struct agp_bridge_driver intel_860_driver = {
  1601. .owner = THIS_MODULE,
  1602. .aperture_sizes = intel_8xx_sizes,
  1603. .size_type = U8_APER_SIZE,
  1604. .num_aperture_sizes = 7,
  1605. .configure = intel_860_configure,
  1606. .fetch_size = intel_8xx_fetch_size,
  1607. .cleanup = intel_8xx_cleanup,
  1608. .tlb_flush = intel_8xx_tlbflush,
  1609. .mask_memory = agp_generic_mask_memory,
  1610. .masks = intel_generic_masks,
  1611. .agp_enable = agp_generic_enable,
  1612. .cache_flush = global_cache_flush,
  1613. .create_gatt_table = agp_generic_create_gatt_table,
  1614. .free_gatt_table = agp_generic_free_gatt_table,
  1615. .insert_memory = agp_generic_insert_memory,
  1616. .remove_memory = agp_generic_remove_memory,
  1617. .alloc_by_type = agp_generic_alloc_by_type,
  1618. .free_by_type = agp_generic_free_by_type,
  1619. .agp_alloc_page = agp_generic_alloc_page,
  1620. .agp_destroy_page = agp_generic_destroy_page,
  1621. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1622. };
  1623. static const struct agp_bridge_driver intel_915_driver = {
  1624. .owner = THIS_MODULE,
  1625. .aperture_sizes = intel_i830_sizes,
  1626. .size_type = FIXED_APER_SIZE,
  1627. .num_aperture_sizes = 4,
  1628. .needs_scratch_page = true,
  1629. .configure = intel_i915_configure,
  1630. .fetch_size = intel_i9xx_fetch_size,
  1631. .cleanup = intel_i915_cleanup,
  1632. .tlb_flush = intel_i810_tlbflush,
  1633. .mask_memory = intel_i810_mask_memory,
  1634. .masks = intel_i810_masks,
  1635. .agp_enable = intel_i810_agp_enable,
  1636. .cache_flush = global_cache_flush,
  1637. .create_gatt_table = intel_i915_create_gatt_table,
  1638. .free_gatt_table = intel_i830_free_gatt_table,
  1639. .insert_memory = intel_i915_insert_entries,
  1640. .remove_memory = intel_i915_remove_entries,
  1641. .alloc_by_type = intel_i830_alloc_by_type,
  1642. .free_by_type = intel_i810_free_by_type,
  1643. .agp_alloc_page = agp_generic_alloc_page,
  1644. .agp_destroy_page = agp_generic_destroy_page,
  1645. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1646. .chipset_flush = intel_i915_chipset_flush,
  1647. };
  1648. static const struct agp_bridge_driver intel_i965_driver = {
  1649. .owner = THIS_MODULE,
  1650. .aperture_sizes = intel_i830_sizes,
  1651. .size_type = FIXED_APER_SIZE,
  1652. .num_aperture_sizes = 4,
  1653. .needs_scratch_page = true,
  1654. .configure = intel_i915_configure,
  1655. .fetch_size = intel_i9xx_fetch_size,
  1656. .cleanup = intel_i915_cleanup,
  1657. .tlb_flush = intel_i810_tlbflush,
  1658. .mask_memory = intel_i965_mask_memory,
  1659. .masks = intel_i810_masks,
  1660. .agp_enable = intel_i810_agp_enable,
  1661. .cache_flush = global_cache_flush,
  1662. .create_gatt_table = intel_i965_create_gatt_table,
  1663. .free_gatt_table = intel_i830_free_gatt_table,
  1664. .insert_memory = intel_i915_insert_entries,
  1665. .remove_memory = intel_i915_remove_entries,
  1666. .alloc_by_type = intel_i830_alloc_by_type,
  1667. .free_by_type = intel_i810_free_by_type,
  1668. .agp_alloc_page = agp_generic_alloc_page,
  1669. .agp_destroy_page = agp_generic_destroy_page,
  1670. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1671. .chipset_flush = intel_i915_chipset_flush,
  1672. };
  1673. static const struct agp_bridge_driver intel_7505_driver = {
  1674. .owner = THIS_MODULE,
  1675. .aperture_sizes = intel_8xx_sizes,
  1676. .size_type = U8_APER_SIZE,
  1677. .num_aperture_sizes = 7,
  1678. .configure = intel_7505_configure,
  1679. .fetch_size = intel_8xx_fetch_size,
  1680. .cleanup = intel_8xx_cleanup,
  1681. .tlb_flush = intel_8xx_tlbflush,
  1682. .mask_memory = agp_generic_mask_memory,
  1683. .masks = intel_generic_masks,
  1684. .agp_enable = agp_generic_enable,
  1685. .cache_flush = global_cache_flush,
  1686. .create_gatt_table = agp_generic_create_gatt_table,
  1687. .free_gatt_table = agp_generic_free_gatt_table,
  1688. .insert_memory = agp_generic_insert_memory,
  1689. .remove_memory = agp_generic_remove_memory,
  1690. .alloc_by_type = agp_generic_alloc_by_type,
  1691. .free_by_type = agp_generic_free_by_type,
  1692. .agp_alloc_page = agp_generic_alloc_page,
  1693. .agp_destroy_page = agp_generic_destroy_page,
  1694. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1695. };
  1696. static const struct agp_bridge_driver intel_g33_driver = {
  1697. .owner = THIS_MODULE,
  1698. .aperture_sizes = intel_i830_sizes,
  1699. .size_type = FIXED_APER_SIZE,
  1700. .num_aperture_sizes = 4,
  1701. .needs_scratch_page = true,
  1702. .configure = intel_i915_configure,
  1703. .fetch_size = intel_i9xx_fetch_size,
  1704. .cleanup = intel_i915_cleanup,
  1705. .tlb_flush = intel_i810_tlbflush,
  1706. .mask_memory = intel_i965_mask_memory,
  1707. .masks = intel_i810_masks,
  1708. .agp_enable = intel_i810_agp_enable,
  1709. .cache_flush = global_cache_flush,
  1710. .create_gatt_table = intel_i915_create_gatt_table,
  1711. .free_gatt_table = intel_i830_free_gatt_table,
  1712. .insert_memory = intel_i915_insert_entries,
  1713. .remove_memory = intel_i915_remove_entries,
  1714. .alloc_by_type = intel_i830_alloc_by_type,
  1715. .free_by_type = intel_i810_free_by_type,
  1716. .agp_alloc_page = agp_generic_alloc_page,
  1717. .agp_destroy_page = agp_generic_destroy_page,
  1718. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1719. .chipset_flush = intel_i915_chipset_flush,
  1720. };
  1721. static int find_gmch(u16 device)
  1722. {
  1723. struct pci_dev *gmch_device;
  1724. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1725. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1726. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1727. device, gmch_device);
  1728. }
  1729. if (!gmch_device)
  1730. return 0;
  1731. intel_private.pcidev = gmch_device;
  1732. return 1;
  1733. }
  1734. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1735. * driver and gmch_driver must be non-null, and find_gmch will determine
  1736. * which one should be used if a gmch_chip_id is present.
  1737. */
  1738. static const struct intel_driver_description {
  1739. unsigned int chip_id;
  1740. unsigned int gmch_chip_id;
  1741. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1742. char *name;
  1743. const struct agp_bridge_driver *driver;
  1744. const struct agp_bridge_driver *gmch_driver;
  1745. } intel_agp_chipsets[] = {
  1746. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1747. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1748. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1749. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1750. NULL, &intel_810_driver },
  1751. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1752. NULL, &intel_810_driver },
  1753. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1754. NULL, &intel_810_driver },
  1755. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1756. &intel_815_driver, &intel_810_driver },
  1757. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1758. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1759. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1760. &intel_830mp_driver, &intel_830_driver },
  1761. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1762. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1763. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1764. &intel_845_driver, &intel_830_driver },
  1765. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1766. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1767. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1768. &intel_845_driver, &intel_830_driver },
  1769. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1770. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1771. &intel_845_driver, &intel_830_driver },
  1772. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1773. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1774. NULL, &intel_915_driver },
  1775. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1776. NULL, &intel_915_driver },
  1777. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1778. NULL, &intel_915_driver },
  1779. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1780. NULL, &intel_915_driver },
  1781. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1782. NULL, &intel_915_driver },
  1783. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1784. NULL, &intel_915_driver },
  1785. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1786. NULL, &intel_i965_driver },
  1787. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1788. NULL, &intel_i965_driver },
  1789. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1790. NULL, &intel_i965_driver },
  1791. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1792. NULL, &intel_i965_driver },
  1793. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1794. NULL, &intel_i965_driver },
  1795. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1796. NULL, &intel_i965_driver },
  1797. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1798. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1799. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1800. NULL, &intel_g33_driver },
  1801. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1802. NULL, &intel_g33_driver },
  1803. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1804. NULL, &intel_g33_driver },
  1805. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1806. "Mobile Intel? GM45 Express", NULL, &intel_i965_driver },
  1807. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  1808. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1809. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  1810. "Q45/Q43", NULL, &intel_i965_driver },
  1811. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  1812. "G45/G43", NULL, &intel_i965_driver },
  1813. { 0, 0, 0, NULL, NULL, NULL }
  1814. };
  1815. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1816. const struct pci_device_id *ent)
  1817. {
  1818. struct agp_bridge_data *bridge;
  1819. u8 cap_ptr = 0;
  1820. struct resource *r;
  1821. int i;
  1822. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1823. bridge = agp_alloc_bridge();
  1824. if (!bridge)
  1825. return -ENOMEM;
  1826. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1827. /* In case that multiple models of gfx chip may
  1828. stand on same host bridge type, this can be
  1829. sure we detect the right IGD. */
  1830. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1831. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1832. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1833. bridge->driver =
  1834. intel_agp_chipsets[i].gmch_driver;
  1835. break;
  1836. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1837. continue;
  1838. } else {
  1839. bridge->driver = intel_agp_chipsets[i].driver;
  1840. break;
  1841. }
  1842. }
  1843. }
  1844. if (intel_agp_chipsets[i].name == NULL) {
  1845. if (cap_ptr)
  1846. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  1847. pdev->vendor, pdev->device);
  1848. agp_put_bridge(bridge);
  1849. return -ENODEV;
  1850. }
  1851. if (bridge->driver == NULL) {
  1852. /* bridge has no AGP and no IGD detected */
  1853. if (cap_ptr)
  1854. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  1855. intel_agp_chipsets[i].gmch_chip_id);
  1856. agp_put_bridge(bridge);
  1857. return -ENODEV;
  1858. }
  1859. bridge->dev = pdev;
  1860. bridge->capndx = cap_ptr;
  1861. bridge->dev_private_data = &intel_private;
  1862. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  1863. /*
  1864. * The following fixes the case where the BIOS has "forgotten" to
  1865. * provide an address range for the GART.
  1866. * 20030610 - hamish@zot.org
  1867. */
  1868. r = &pdev->resource[0];
  1869. if (!r->start && r->end) {
  1870. if (pci_assign_resource(pdev, 0)) {
  1871. dev_err(&pdev->dev, "can't assign resource 0\n");
  1872. agp_put_bridge(bridge);
  1873. return -ENODEV;
  1874. }
  1875. }
  1876. /*
  1877. * If the device has not been properly setup, the following will catch
  1878. * the problem and should stop the system from crashing.
  1879. * 20030610 - hamish@zot.org
  1880. */
  1881. if (pci_enable_device(pdev)) {
  1882. dev_err(&pdev->dev, "can't enable PCI device\n");
  1883. agp_put_bridge(bridge);
  1884. return -ENODEV;
  1885. }
  1886. /* Fill in the mode register */
  1887. if (cap_ptr) {
  1888. pci_read_config_dword(pdev,
  1889. bridge->capndx+PCI_AGP_STATUS,
  1890. &bridge->mode);
  1891. }
  1892. pci_set_drvdata(pdev, bridge);
  1893. return agp_add_bridge(bridge);
  1894. }
  1895. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1896. {
  1897. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1898. agp_remove_bridge(bridge);
  1899. if (intel_private.pcidev)
  1900. pci_dev_put(intel_private.pcidev);
  1901. agp_put_bridge(bridge);
  1902. }
  1903. #ifdef CONFIG_PM
  1904. static int agp_intel_resume(struct pci_dev *pdev)
  1905. {
  1906. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1907. int ret_val;
  1908. pci_restore_state(pdev);
  1909. /* We should restore our graphics device's config space,
  1910. * as host bridge (00:00) resumes before graphics device (02:00),
  1911. * then our access to its pci space can work right.
  1912. */
  1913. if (intel_private.pcidev)
  1914. pci_restore_state(intel_private.pcidev);
  1915. if (bridge->driver == &intel_generic_driver)
  1916. intel_configure();
  1917. else if (bridge->driver == &intel_850_driver)
  1918. intel_850_configure();
  1919. else if (bridge->driver == &intel_845_driver)
  1920. intel_845_configure();
  1921. else if (bridge->driver == &intel_830mp_driver)
  1922. intel_830mp_configure();
  1923. else if (bridge->driver == &intel_915_driver)
  1924. intel_i915_configure();
  1925. else if (bridge->driver == &intel_830_driver)
  1926. intel_i830_configure();
  1927. else if (bridge->driver == &intel_810_driver)
  1928. intel_i810_configure();
  1929. else if (bridge->driver == &intel_i965_driver)
  1930. intel_i915_configure();
  1931. ret_val = agp_rebind_memory();
  1932. if (ret_val != 0)
  1933. return ret_val;
  1934. return 0;
  1935. }
  1936. #endif
  1937. static struct pci_device_id agp_intel_pci_table[] = {
  1938. #define ID(x) \
  1939. { \
  1940. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1941. .class_mask = ~0, \
  1942. .vendor = PCI_VENDOR_ID_INTEL, \
  1943. .device = x, \
  1944. .subvendor = PCI_ANY_ID, \
  1945. .subdevice = PCI_ANY_ID, \
  1946. }
  1947. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1948. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1949. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1950. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1951. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1952. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1953. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1954. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1955. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1956. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1957. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1958. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1959. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1960. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1961. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1962. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1963. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1964. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1965. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1966. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1967. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1968. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  1969. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1970. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1971. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1972. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1973. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  1974. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1975. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  1976. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1977. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1978. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1979. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  1980. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  1981. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  1982. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  1983. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  1984. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  1985. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  1986. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  1987. { }
  1988. };
  1989. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1990. static struct pci_driver agp_intel_pci_driver = {
  1991. .name = "agpgart-intel",
  1992. .id_table = agp_intel_pci_table,
  1993. .probe = agp_intel_probe,
  1994. .remove = __devexit_p(agp_intel_remove),
  1995. #ifdef CONFIG_PM
  1996. .resume = agp_intel_resume,
  1997. #endif
  1998. };
  1999. static int __init agp_intel_init(void)
  2000. {
  2001. if (agp_off)
  2002. return -EINVAL;
  2003. return pci_register_driver(&agp_intel_pci_driver);
  2004. }
  2005. static void __exit agp_intel_cleanup(void)
  2006. {
  2007. pci_unregister_driver(&agp_intel_pci_driver);
  2008. }
  2009. module_init(agp_intel_init);
  2010. module_exit(agp_intel_cleanup);
  2011. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  2012. MODULE_LICENSE("GPL and additional rights");