radeon.h 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. /*
  93. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  94. * symbol;
  95. */
  96. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  97. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  98. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  99. #define RADEON_IB_POOL_SIZE 16
  100. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  101. #define RADEONFB_CONN_LIMIT 4
  102. #define RADEON_BIOS_NUM_SCRATCH 8
  103. /* max number of rings */
  104. #define RADEON_NUM_RINGS 3
  105. /* fence seq are set to this number when signaled */
  106. #define RADEON_FENCE_SIGNALED_SEQ 0LL
  107. #define RADEON_FENCE_NOTEMITED_SEQ (~0LL)
  108. /* internal ring indices */
  109. /* r1xx+ has gfx CP ring */
  110. #define RADEON_RING_TYPE_GFX_INDEX 0
  111. /* cayman has 2 compute CP rings */
  112. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  113. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  114. /* hardcode those limit for now */
  115. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  116. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  117. /*
  118. * Errata workarounds.
  119. */
  120. enum radeon_pll_errata {
  121. CHIP_ERRATA_R300_CG = 0x00000001,
  122. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  123. CHIP_ERRATA_PLL_DELAY = 0x00000004
  124. };
  125. struct radeon_device;
  126. /*
  127. * BIOS.
  128. */
  129. #define ATRM_BIOS_PAGE 4096
  130. #if defined(CONFIG_VGA_SWITCHEROO)
  131. bool radeon_atrm_supported(struct pci_dev *pdev);
  132. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  133. #else
  134. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  135. {
  136. return false;
  137. }
  138. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  139. return -EINVAL;
  140. }
  141. #endif
  142. bool radeon_get_bios(struct radeon_device *rdev);
  143. /*
  144. * Mutex which allows recursive locking from the same process.
  145. */
  146. struct radeon_mutex {
  147. struct mutex mutex;
  148. struct task_struct *owner;
  149. int level;
  150. };
  151. static inline void radeon_mutex_init(struct radeon_mutex *mutex)
  152. {
  153. mutex_init(&mutex->mutex);
  154. mutex->owner = NULL;
  155. mutex->level = 0;
  156. }
  157. static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
  158. {
  159. if (mutex_trylock(&mutex->mutex)) {
  160. /* The mutex was unlocked before, so it's ours now */
  161. mutex->owner = current;
  162. } else if (mutex->owner != current) {
  163. /* Another process locked the mutex, take it */
  164. mutex_lock(&mutex->mutex);
  165. mutex->owner = current;
  166. }
  167. /* Otherwise the mutex was already locked by this process */
  168. mutex->level++;
  169. }
  170. static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
  171. {
  172. if (--mutex->level > 0)
  173. return;
  174. mutex->owner = NULL;
  175. mutex_unlock(&mutex->mutex);
  176. }
  177. /*
  178. * Dummy page
  179. */
  180. struct radeon_dummy_page {
  181. struct page *page;
  182. dma_addr_t addr;
  183. };
  184. int radeon_dummy_page_init(struct radeon_device *rdev);
  185. void radeon_dummy_page_fini(struct radeon_device *rdev);
  186. /*
  187. * Clocks
  188. */
  189. struct radeon_clock {
  190. struct radeon_pll p1pll;
  191. struct radeon_pll p2pll;
  192. struct radeon_pll dcpll;
  193. struct radeon_pll spll;
  194. struct radeon_pll mpll;
  195. /* 10 Khz units */
  196. uint32_t default_mclk;
  197. uint32_t default_sclk;
  198. uint32_t default_dispclk;
  199. uint32_t dp_extclk;
  200. uint32_t max_pixel_clock;
  201. };
  202. /*
  203. * Power management
  204. */
  205. int radeon_pm_init(struct radeon_device *rdev);
  206. void radeon_pm_fini(struct radeon_device *rdev);
  207. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  208. void radeon_pm_suspend(struct radeon_device *rdev);
  209. void radeon_pm_resume(struct radeon_device *rdev);
  210. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  211. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  212. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  213. void rs690_pm_info(struct radeon_device *rdev);
  214. extern int rv6xx_get_temp(struct radeon_device *rdev);
  215. extern int rv770_get_temp(struct radeon_device *rdev);
  216. extern int evergreen_get_temp(struct radeon_device *rdev);
  217. extern int sumo_get_temp(struct radeon_device *rdev);
  218. extern int si_get_temp(struct radeon_device *rdev);
  219. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  220. unsigned *bankh, unsigned *mtaspect,
  221. unsigned *tile_split);
  222. /*
  223. * Fences.
  224. */
  225. struct radeon_fence_driver {
  226. uint32_t scratch_reg;
  227. uint64_t gpu_addr;
  228. volatile uint32_t *cpu_addr;
  229. /* seq is protected by ring emission lock */
  230. uint64_t seq;
  231. atomic64_t last_seq;
  232. unsigned long last_activity;
  233. bool initialized;
  234. };
  235. struct radeon_fence {
  236. struct radeon_device *rdev;
  237. struct kref kref;
  238. /* protected by radeon_fence.lock */
  239. uint64_t seq;
  240. /* RB, DMA, etc. */
  241. unsigned ring;
  242. struct radeon_semaphore *semaphore;
  243. };
  244. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  245. int radeon_fence_driver_init(struct radeon_device *rdev);
  246. void radeon_fence_driver_fini(struct radeon_device *rdev);
  247. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  248. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  249. void radeon_fence_process(struct radeon_device *rdev, int ring);
  250. bool radeon_fence_signaled(struct radeon_fence *fence);
  251. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  252. int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
  253. int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
  254. int radeon_fence_wait_any(struct radeon_device *rdev,
  255. struct radeon_fence **fences,
  256. bool intr);
  257. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  258. void radeon_fence_unref(struct radeon_fence **fence);
  259. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  260. /*
  261. * Tiling registers
  262. */
  263. struct radeon_surface_reg {
  264. struct radeon_bo *bo;
  265. };
  266. #define RADEON_GEM_MAX_SURFACES 8
  267. /*
  268. * TTM.
  269. */
  270. struct radeon_mman {
  271. struct ttm_bo_global_ref bo_global_ref;
  272. struct drm_global_reference mem_global_ref;
  273. struct ttm_bo_device bdev;
  274. bool mem_global_referenced;
  275. bool initialized;
  276. };
  277. /* bo virtual address in a specific vm */
  278. struct radeon_bo_va {
  279. /* bo list is protected by bo being reserved */
  280. struct list_head bo_list;
  281. /* vm list is protected by vm mutex */
  282. struct list_head vm_list;
  283. /* constant after initialization */
  284. struct radeon_vm *vm;
  285. struct radeon_bo *bo;
  286. uint64_t soffset;
  287. uint64_t eoffset;
  288. uint32_t flags;
  289. bool valid;
  290. };
  291. struct radeon_bo {
  292. /* Protected by gem.mutex */
  293. struct list_head list;
  294. /* Protected by tbo.reserved */
  295. u32 placements[3];
  296. struct ttm_placement placement;
  297. struct ttm_buffer_object tbo;
  298. struct ttm_bo_kmap_obj kmap;
  299. unsigned pin_count;
  300. void *kptr;
  301. u32 tiling_flags;
  302. u32 pitch;
  303. int surface_reg;
  304. /* list of all virtual address to which this bo
  305. * is associated to
  306. */
  307. struct list_head va;
  308. /* Constant after initialization */
  309. struct radeon_device *rdev;
  310. struct drm_gem_object gem_base;
  311. };
  312. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  313. struct radeon_bo_list {
  314. struct ttm_validate_buffer tv;
  315. struct radeon_bo *bo;
  316. uint64_t gpu_offset;
  317. unsigned rdomain;
  318. unsigned wdomain;
  319. u32 tiling_flags;
  320. };
  321. /* sub-allocation manager, it has to be protected by another lock.
  322. * By conception this is an helper for other part of the driver
  323. * like the indirect buffer or semaphore, which both have their
  324. * locking.
  325. *
  326. * Principe is simple, we keep a list of sub allocation in offset
  327. * order (first entry has offset == 0, last entry has the highest
  328. * offset).
  329. *
  330. * When allocating new object we first check if there is room at
  331. * the end total_size - (last_object_offset + last_object_size) >=
  332. * alloc_size. If so we allocate new object there.
  333. *
  334. * When there is not enough room at the end, we start waiting for
  335. * each sub object until we reach object_offset+object_size >=
  336. * alloc_size, this object then become the sub object we return.
  337. *
  338. * Alignment can't be bigger than page size.
  339. *
  340. * Hole are not considered for allocation to keep things simple.
  341. * Assumption is that there won't be hole (all object on same
  342. * alignment).
  343. */
  344. struct radeon_sa_manager {
  345. spinlock_t lock;
  346. struct radeon_bo *bo;
  347. struct list_head *hole;
  348. struct list_head flist[RADEON_NUM_RINGS];
  349. struct list_head olist;
  350. unsigned size;
  351. uint64_t gpu_addr;
  352. void *cpu_ptr;
  353. uint32_t domain;
  354. };
  355. struct radeon_sa_bo;
  356. /* sub-allocation buffer */
  357. struct radeon_sa_bo {
  358. struct list_head olist;
  359. struct list_head flist;
  360. struct radeon_sa_manager *manager;
  361. unsigned soffset;
  362. unsigned eoffset;
  363. struct radeon_fence *fence;
  364. };
  365. /*
  366. * GEM objects.
  367. */
  368. struct radeon_gem {
  369. struct mutex mutex;
  370. struct list_head objects;
  371. };
  372. int radeon_gem_init(struct radeon_device *rdev);
  373. void radeon_gem_fini(struct radeon_device *rdev);
  374. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  375. int alignment, int initial_domain,
  376. bool discardable, bool kernel,
  377. struct drm_gem_object **obj);
  378. int radeon_mode_dumb_create(struct drm_file *file_priv,
  379. struct drm_device *dev,
  380. struct drm_mode_create_dumb *args);
  381. int radeon_mode_dumb_mmap(struct drm_file *filp,
  382. struct drm_device *dev,
  383. uint32_t handle, uint64_t *offset_p);
  384. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  385. struct drm_device *dev,
  386. uint32_t handle);
  387. /*
  388. * Semaphores.
  389. */
  390. /* everything here is constant */
  391. struct radeon_semaphore {
  392. struct radeon_sa_bo *sa_bo;
  393. signed waiters;
  394. uint64_t gpu_addr;
  395. };
  396. int radeon_semaphore_create(struct radeon_device *rdev,
  397. struct radeon_semaphore **semaphore);
  398. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  399. struct radeon_semaphore *semaphore);
  400. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  401. struct radeon_semaphore *semaphore);
  402. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  403. struct radeon_semaphore *semaphore,
  404. bool sync_to[RADEON_NUM_RINGS],
  405. int dst_ring);
  406. void radeon_semaphore_free(struct radeon_device *rdev,
  407. struct radeon_semaphore *semaphore,
  408. struct radeon_fence *fence);
  409. /*
  410. * GART structures, functions & helpers
  411. */
  412. struct radeon_mc;
  413. #define RADEON_GPU_PAGE_SIZE 4096
  414. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  415. #define RADEON_GPU_PAGE_SHIFT 12
  416. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  417. struct radeon_gart {
  418. dma_addr_t table_addr;
  419. struct radeon_bo *robj;
  420. void *ptr;
  421. unsigned num_gpu_pages;
  422. unsigned num_cpu_pages;
  423. unsigned table_size;
  424. struct page **pages;
  425. dma_addr_t *pages_addr;
  426. bool ready;
  427. };
  428. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  429. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  430. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  431. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  432. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  433. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  434. int radeon_gart_init(struct radeon_device *rdev);
  435. void radeon_gart_fini(struct radeon_device *rdev);
  436. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  437. int pages);
  438. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  439. int pages, struct page **pagelist,
  440. dma_addr_t *dma_addr);
  441. void radeon_gart_restore(struct radeon_device *rdev);
  442. /*
  443. * GPU MC structures, functions & helpers
  444. */
  445. struct radeon_mc {
  446. resource_size_t aper_size;
  447. resource_size_t aper_base;
  448. resource_size_t agp_base;
  449. /* for some chips with <= 32MB we need to lie
  450. * about vram size near mc fb location */
  451. u64 mc_vram_size;
  452. u64 visible_vram_size;
  453. u64 gtt_size;
  454. u64 gtt_start;
  455. u64 gtt_end;
  456. u64 vram_start;
  457. u64 vram_end;
  458. unsigned vram_width;
  459. u64 real_vram_size;
  460. int vram_mtrr;
  461. bool vram_is_ddr;
  462. bool igp_sideport_enabled;
  463. u64 gtt_base_align;
  464. };
  465. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  466. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  467. /*
  468. * GPU scratch registers structures, functions & helpers
  469. */
  470. struct radeon_scratch {
  471. unsigned num_reg;
  472. uint32_t reg_base;
  473. bool free[32];
  474. uint32_t reg[32];
  475. };
  476. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  477. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  478. /*
  479. * IRQS.
  480. */
  481. struct radeon_unpin_work {
  482. struct work_struct work;
  483. struct radeon_device *rdev;
  484. int crtc_id;
  485. struct radeon_fence *fence;
  486. struct drm_pending_vblank_event *event;
  487. struct radeon_bo *old_rbo;
  488. u64 new_crtc_base;
  489. };
  490. struct r500_irq_stat_regs {
  491. u32 disp_int;
  492. u32 hdmi0_status;
  493. };
  494. struct r600_irq_stat_regs {
  495. u32 disp_int;
  496. u32 disp_int_cont;
  497. u32 disp_int_cont2;
  498. u32 d1grph_int;
  499. u32 d2grph_int;
  500. u32 hdmi0_status;
  501. u32 hdmi1_status;
  502. };
  503. struct evergreen_irq_stat_regs {
  504. u32 disp_int;
  505. u32 disp_int_cont;
  506. u32 disp_int_cont2;
  507. u32 disp_int_cont3;
  508. u32 disp_int_cont4;
  509. u32 disp_int_cont5;
  510. u32 d1grph_int;
  511. u32 d2grph_int;
  512. u32 d3grph_int;
  513. u32 d4grph_int;
  514. u32 d5grph_int;
  515. u32 d6grph_int;
  516. u32 afmt_status1;
  517. u32 afmt_status2;
  518. u32 afmt_status3;
  519. u32 afmt_status4;
  520. u32 afmt_status5;
  521. u32 afmt_status6;
  522. };
  523. union radeon_irq_stat_regs {
  524. struct r500_irq_stat_regs r500;
  525. struct r600_irq_stat_regs r600;
  526. struct evergreen_irq_stat_regs evergreen;
  527. };
  528. #define RADEON_MAX_HPD_PINS 6
  529. #define RADEON_MAX_CRTCS 6
  530. #define RADEON_MAX_AFMT_BLOCKS 6
  531. struct radeon_irq {
  532. bool installed;
  533. bool sw_int[RADEON_NUM_RINGS];
  534. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  535. bool pflip[RADEON_MAX_CRTCS];
  536. wait_queue_head_t vblank_queue;
  537. bool hpd[RADEON_MAX_HPD_PINS];
  538. bool gui_idle;
  539. bool gui_idle_acked;
  540. wait_queue_head_t idle_queue;
  541. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  542. spinlock_t sw_lock;
  543. int sw_refcount[RADEON_NUM_RINGS];
  544. union radeon_irq_stat_regs stat_regs;
  545. spinlock_t pflip_lock[RADEON_MAX_CRTCS];
  546. int pflip_refcount[RADEON_MAX_CRTCS];
  547. };
  548. int radeon_irq_kms_init(struct radeon_device *rdev);
  549. void radeon_irq_kms_fini(struct radeon_device *rdev);
  550. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  551. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  552. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  553. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  554. /*
  555. * CP & rings.
  556. */
  557. struct radeon_ib {
  558. struct radeon_sa_bo *sa_bo;
  559. unsigned idx;
  560. uint32_t length_dw;
  561. uint64_t gpu_addr;
  562. uint32_t *ptr;
  563. struct radeon_fence *fence;
  564. unsigned vm_id;
  565. bool is_const_ib;
  566. };
  567. /*
  568. * locking -
  569. * mutex protects scheduled_ibs, ready, alloc_bm
  570. */
  571. struct radeon_ib_pool {
  572. struct radeon_mutex mutex;
  573. struct radeon_sa_manager sa_manager;
  574. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  575. bool ready;
  576. unsigned head_id;
  577. };
  578. struct radeon_ring {
  579. struct radeon_bo *ring_obj;
  580. volatile uint32_t *ring;
  581. unsigned rptr;
  582. unsigned rptr_offs;
  583. unsigned rptr_reg;
  584. unsigned wptr;
  585. unsigned wptr_old;
  586. unsigned wptr_reg;
  587. unsigned ring_size;
  588. unsigned ring_free_dw;
  589. int count_dw;
  590. unsigned long last_activity;
  591. unsigned last_rptr;
  592. uint64_t gpu_addr;
  593. uint32_t align_mask;
  594. uint32_t ptr_mask;
  595. bool ready;
  596. u32 ptr_reg_shift;
  597. u32 ptr_reg_mask;
  598. u32 nop;
  599. };
  600. /*
  601. * VM
  602. */
  603. struct radeon_vm {
  604. struct list_head list;
  605. struct list_head va;
  606. int id;
  607. unsigned last_pfn;
  608. u64 pt_gpu_addr;
  609. u64 *pt;
  610. struct radeon_sa_bo *sa_bo;
  611. struct mutex mutex;
  612. /* last fence for cs using this vm */
  613. struct radeon_fence *fence;
  614. };
  615. struct radeon_vm_funcs {
  616. int (*init)(struct radeon_device *rdev);
  617. void (*fini)(struct radeon_device *rdev);
  618. /* cs mutex must be lock for schedule_ib */
  619. int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
  620. void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
  621. void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
  622. uint32_t (*page_flags)(struct radeon_device *rdev,
  623. struct radeon_vm *vm,
  624. uint32_t flags);
  625. void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
  626. unsigned pfn, uint64_t addr, uint32_t flags);
  627. };
  628. struct radeon_vm_manager {
  629. struct list_head lru_vm;
  630. uint32_t use_bitmap;
  631. struct radeon_sa_manager sa_manager;
  632. uint32_t max_pfn;
  633. /* fields constant after init */
  634. const struct radeon_vm_funcs *funcs;
  635. /* number of VMIDs */
  636. unsigned nvm;
  637. /* vram base address for page table entry */
  638. u64 vram_base_offset;
  639. /* is vm enabled? */
  640. bool enabled;
  641. };
  642. /*
  643. * file private structure
  644. */
  645. struct radeon_fpriv {
  646. struct radeon_vm vm;
  647. };
  648. /*
  649. * R6xx+ IH ring
  650. */
  651. struct r600_ih {
  652. struct radeon_bo *ring_obj;
  653. volatile uint32_t *ring;
  654. unsigned rptr;
  655. unsigned rptr_offs;
  656. unsigned wptr;
  657. unsigned wptr_old;
  658. unsigned ring_size;
  659. uint64_t gpu_addr;
  660. uint32_t ptr_mask;
  661. spinlock_t lock;
  662. bool enabled;
  663. };
  664. struct r600_blit_cp_primitives {
  665. void (*set_render_target)(struct radeon_device *rdev, int format,
  666. int w, int h, u64 gpu_addr);
  667. void (*cp_set_surface_sync)(struct radeon_device *rdev,
  668. u32 sync_type, u32 size,
  669. u64 mc_addr);
  670. void (*set_shaders)(struct radeon_device *rdev);
  671. void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
  672. void (*set_tex_resource)(struct radeon_device *rdev,
  673. int format, int w, int h, int pitch,
  674. u64 gpu_addr, u32 size);
  675. void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
  676. int x2, int y2);
  677. void (*draw_auto)(struct radeon_device *rdev);
  678. void (*set_default_state)(struct radeon_device *rdev);
  679. };
  680. struct r600_blit {
  681. struct mutex mutex;
  682. struct radeon_bo *shader_obj;
  683. struct r600_blit_cp_primitives primitives;
  684. int max_dim;
  685. int ring_size_common;
  686. int ring_size_per_loop;
  687. u64 shader_gpu_addr;
  688. u32 vs_offset, ps_offset;
  689. u32 state_offset;
  690. u32 state_len;
  691. u32 vb_used, vb_total;
  692. struct radeon_ib *vb_ib;
  693. };
  694. void r600_blit_suspend(struct radeon_device *rdev);
  695. /*
  696. * SI RLC stuff
  697. */
  698. struct si_rlc {
  699. /* for power gating */
  700. struct radeon_bo *save_restore_obj;
  701. uint64_t save_restore_gpu_addr;
  702. /* for clear state */
  703. struct radeon_bo *clear_state_obj;
  704. uint64_t clear_state_gpu_addr;
  705. };
  706. int radeon_ib_get(struct radeon_device *rdev, int ring,
  707. struct radeon_ib **ib, unsigned size);
  708. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  709. bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib);
  710. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  711. int radeon_ib_pool_init(struct radeon_device *rdev);
  712. void radeon_ib_pool_fini(struct radeon_device *rdev);
  713. int radeon_ib_pool_start(struct radeon_device *rdev);
  714. int radeon_ib_pool_suspend(struct radeon_device *rdev);
  715. int radeon_ib_ring_tests(struct radeon_device *rdev);
  716. /* Ring access between begin & end cannot sleep */
  717. int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
  718. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  719. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  720. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  721. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  722. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  723. void radeon_ring_undo(struct radeon_ring *ring);
  724. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  725. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  726. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
  727. void radeon_ring_lockup_update(struct radeon_ring *ring);
  728. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  729. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  730. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  731. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
  732. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  733. /*
  734. * CS.
  735. */
  736. struct radeon_cs_reloc {
  737. struct drm_gem_object *gobj;
  738. struct radeon_bo *robj;
  739. struct radeon_bo_list lobj;
  740. uint32_t handle;
  741. uint32_t flags;
  742. };
  743. struct radeon_cs_chunk {
  744. uint32_t chunk_id;
  745. uint32_t length_dw;
  746. int kpage_idx[2];
  747. uint32_t *kpage[2];
  748. uint32_t *kdata;
  749. void __user *user_ptr;
  750. int last_copied_page;
  751. int last_page_index;
  752. };
  753. struct radeon_cs_parser {
  754. struct device *dev;
  755. struct radeon_device *rdev;
  756. struct drm_file *filp;
  757. /* chunks */
  758. unsigned nchunks;
  759. struct radeon_cs_chunk *chunks;
  760. uint64_t *chunks_array;
  761. /* IB */
  762. unsigned idx;
  763. /* relocations */
  764. unsigned nrelocs;
  765. struct radeon_cs_reloc *relocs;
  766. struct radeon_cs_reloc **relocs_ptr;
  767. struct list_head validated;
  768. /* indices of various chunks */
  769. int chunk_ib_idx;
  770. int chunk_relocs_idx;
  771. int chunk_flags_idx;
  772. int chunk_const_ib_idx;
  773. struct radeon_ib *ib;
  774. struct radeon_ib *const_ib;
  775. void *track;
  776. unsigned family;
  777. int parser_error;
  778. u32 cs_flags;
  779. u32 ring;
  780. s32 priority;
  781. };
  782. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  783. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  784. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  785. struct radeon_cs_packet {
  786. unsigned idx;
  787. unsigned type;
  788. unsigned reg;
  789. unsigned opcode;
  790. int count;
  791. unsigned one_reg_wr;
  792. };
  793. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  794. struct radeon_cs_packet *pkt,
  795. unsigned idx, unsigned reg);
  796. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  797. struct radeon_cs_packet *pkt);
  798. /*
  799. * AGP
  800. */
  801. int radeon_agp_init(struct radeon_device *rdev);
  802. void radeon_agp_resume(struct radeon_device *rdev);
  803. void radeon_agp_suspend(struct radeon_device *rdev);
  804. void radeon_agp_fini(struct radeon_device *rdev);
  805. /*
  806. * Writeback
  807. */
  808. struct radeon_wb {
  809. struct radeon_bo *wb_obj;
  810. volatile uint32_t *wb;
  811. uint64_t gpu_addr;
  812. bool enabled;
  813. bool use_event;
  814. };
  815. #define RADEON_WB_SCRATCH_OFFSET 0
  816. #define RADEON_WB_CP_RPTR_OFFSET 1024
  817. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  818. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  819. #define R600_WB_IH_WPTR_OFFSET 2048
  820. #define R600_WB_EVENT_OFFSET 3072
  821. /**
  822. * struct radeon_pm - power management datas
  823. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  824. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  825. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  826. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  827. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  828. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  829. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  830. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  831. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  832. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  833. * @needed_bandwidth: current bandwidth needs
  834. *
  835. * It keeps track of various data needed to take powermanagement decision.
  836. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  837. * Equation between gpu/memory clock and available bandwidth is hw dependent
  838. * (type of memory, bus size, efficiency, ...)
  839. */
  840. enum radeon_pm_method {
  841. PM_METHOD_PROFILE,
  842. PM_METHOD_DYNPM,
  843. };
  844. enum radeon_dynpm_state {
  845. DYNPM_STATE_DISABLED,
  846. DYNPM_STATE_MINIMUM,
  847. DYNPM_STATE_PAUSED,
  848. DYNPM_STATE_ACTIVE,
  849. DYNPM_STATE_SUSPENDED,
  850. };
  851. enum radeon_dynpm_action {
  852. DYNPM_ACTION_NONE,
  853. DYNPM_ACTION_MINIMUM,
  854. DYNPM_ACTION_DOWNCLOCK,
  855. DYNPM_ACTION_UPCLOCK,
  856. DYNPM_ACTION_DEFAULT
  857. };
  858. enum radeon_voltage_type {
  859. VOLTAGE_NONE = 0,
  860. VOLTAGE_GPIO,
  861. VOLTAGE_VDDC,
  862. VOLTAGE_SW
  863. };
  864. enum radeon_pm_state_type {
  865. POWER_STATE_TYPE_DEFAULT,
  866. POWER_STATE_TYPE_POWERSAVE,
  867. POWER_STATE_TYPE_BATTERY,
  868. POWER_STATE_TYPE_BALANCED,
  869. POWER_STATE_TYPE_PERFORMANCE,
  870. };
  871. enum radeon_pm_profile_type {
  872. PM_PROFILE_DEFAULT,
  873. PM_PROFILE_AUTO,
  874. PM_PROFILE_LOW,
  875. PM_PROFILE_MID,
  876. PM_PROFILE_HIGH,
  877. };
  878. #define PM_PROFILE_DEFAULT_IDX 0
  879. #define PM_PROFILE_LOW_SH_IDX 1
  880. #define PM_PROFILE_MID_SH_IDX 2
  881. #define PM_PROFILE_HIGH_SH_IDX 3
  882. #define PM_PROFILE_LOW_MH_IDX 4
  883. #define PM_PROFILE_MID_MH_IDX 5
  884. #define PM_PROFILE_HIGH_MH_IDX 6
  885. #define PM_PROFILE_MAX 7
  886. struct radeon_pm_profile {
  887. int dpms_off_ps_idx;
  888. int dpms_on_ps_idx;
  889. int dpms_off_cm_idx;
  890. int dpms_on_cm_idx;
  891. };
  892. enum radeon_int_thermal_type {
  893. THERMAL_TYPE_NONE,
  894. THERMAL_TYPE_RV6XX,
  895. THERMAL_TYPE_RV770,
  896. THERMAL_TYPE_EVERGREEN,
  897. THERMAL_TYPE_SUMO,
  898. THERMAL_TYPE_NI,
  899. THERMAL_TYPE_SI,
  900. };
  901. struct radeon_voltage {
  902. enum radeon_voltage_type type;
  903. /* gpio voltage */
  904. struct radeon_gpio_rec gpio;
  905. u32 delay; /* delay in usec from voltage drop to sclk change */
  906. bool active_high; /* voltage drop is active when bit is high */
  907. /* VDDC voltage */
  908. u8 vddc_id; /* index into vddc voltage table */
  909. u8 vddci_id; /* index into vddci voltage table */
  910. bool vddci_enabled;
  911. /* r6xx+ sw */
  912. u16 voltage;
  913. /* evergreen+ vddci */
  914. u16 vddci;
  915. };
  916. /* clock mode flags */
  917. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  918. struct radeon_pm_clock_info {
  919. /* memory clock */
  920. u32 mclk;
  921. /* engine clock */
  922. u32 sclk;
  923. /* voltage info */
  924. struct radeon_voltage voltage;
  925. /* standardized clock flags */
  926. u32 flags;
  927. };
  928. /* state flags */
  929. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  930. struct radeon_power_state {
  931. enum radeon_pm_state_type type;
  932. struct radeon_pm_clock_info *clock_info;
  933. /* number of valid clock modes in this power state */
  934. int num_clock_modes;
  935. struct radeon_pm_clock_info *default_clock_mode;
  936. /* standardized state flags */
  937. u32 flags;
  938. u32 misc; /* vbios specific flags */
  939. u32 misc2; /* vbios specific flags */
  940. int pcie_lanes; /* pcie lanes */
  941. };
  942. /*
  943. * Some modes are overclocked by very low value, accept them
  944. */
  945. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  946. struct radeon_pm {
  947. struct mutex mutex;
  948. u32 active_crtcs;
  949. int active_crtc_count;
  950. int req_vblank;
  951. bool vblank_sync;
  952. bool gui_idle;
  953. fixed20_12 max_bandwidth;
  954. fixed20_12 igp_sideport_mclk;
  955. fixed20_12 igp_system_mclk;
  956. fixed20_12 igp_ht_link_clk;
  957. fixed20_12 igp_ht_link_width;
  958. fixed20_12 k8_bandwidth;
  959. fixed20_12 sideport_bandwidth;
  960. fixed20_12 ht_bandwidth;
  961. fixed20_12 core_bandwidth;
  962. fixed20_12 sclk;
  963. fixed20_12 mclk;
  964. fixed20_12 needed_bandwidth;
  965. struct radeon_power_state *power_state;
  966. /* number of valid power states */
  967. int num_power_states;
  968. int current_power_state_index;
  969. int current_clock_mode_index;
  970. int requested_power_state_index;
  971. int requested_clock_mode_index;
  972. int default_power_state_index;
  973. u32 current_sclk;
  974. u32 current_mclk;
  975. u16 current_vddc;
  976. u16 current_vddci;
  977. u32 default_sclk;
  978. u32 default_mclk;
  979. u16 default_vddc;
  980. u16 default_vddci;
  981. struct radeon_i2c_chan *i2c_bus;
  982. /* selected pm method */
  983. enum radeon_pm_method pm_method;
  984. /* dynpm power management */
  985. struct delayed_work dynpm_idle_work;
  986. enum radeon_dynpm_state dynpm_state;
  987. enum radeon_dynpm_action dynpm_planned_action;
  988. unsigned long dynpm_action_timeout;
  989. bool dynpm_can_upclock;
  990. bool dynpm_can_downclock;
  991. /* profile-based power management */
  992. enum radeon_pm_profile_type profile;
  993. int profile_index;
  994. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  995. /* internal thermal controller on rv6xx+ */
  996. enum radeon_int_thermal_type int_thermal_type;
  997. struct device *int_hwmon_dev;
  998. };
  999. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1000. enum radeon_pm_state_type ps_type,
  1001. int instance);
  1002. struct r600_audio {
  1003. bool enabled;
  1004. int channels;
  1005. int rate;
  1006. int bits_per_sample;
  1007. u8 status_bits;
  1008. u8 category_code;
  1009. };
  1010. /*
  1011. * Benchmarking
  1012. */
  1013. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1014. /*
  1015. * Testing
  1016. */
  1017. void radeon_test_moves(struct radeon_device *rdev);
  1018. void radeon_test_ring_sync(struct radeon_device *rdev,
  1019. struct radeon_ring *cpA,
  1020. struct radeon_ring *cpB);
  1021. void radeon_test_syncing(struct radeon_device *rdev);
  1022. /*
  1023. * Debugfs
  1024. */
  1025. struct radeon_debugfs {
  1026. struct drm_info_list *files;
  1027. unsigned num_files;
  1028. };
  1029. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1030. struct drm_info_list *files,
  1031. unsigned nfiles);
  1032. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1033. /*
  1034. * ASIC specific functions.
  1035. */
  1036. struct radeon_asic {
  1037. int (*init)(struct radeon_device *rdev);
  1038. void (*fini)(struct radeon_device *rdev);
  1039. int (*resume)(struct radeon_device *rdev);
  1040. int (*suspend)(struct radeon_device *rdev);
  1041. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1042. int (*asic_reset)(struct radeon_device *rdev);
  1043. /* ioctl hw specific callback. Some hw might want to perform special
  1044. * operation on specific ioctl. For instance on wait idle some hw
  1045. * might want to perform and HDP flush through MMIO as it seems that
  1046. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1047. * through ring.
  1048. */
  1049. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1050. /* check if 3D engine is idle */
  1051. bool (*gui_idle)(struct radeon_device *rdev);
  1052. /* wait for mc_idle */
  1053. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1054. /* gart */
  1055. struct {
  1056. void (*tlb_flush)(struct radeon_device *rdev);
  1057. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1058. } gart;
  1059. /* ring specific callbacks */
  1060. struct {
  1061. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1062. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1063. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1064. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1065. struct radeon_semaphore *semaphore, bool emit_wait);
  1066. int (*cs_parse)(struct radeon_cs_parser *p);
  1067. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1068. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1069. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1070. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1071. } ring[RADEON_NUM_RINGS];
  1072. /* irqs */
  1073. struct {
  1074. int (*set)(struct radeon_device *rdev);
  1075. int (*process)(struct radeon_device *rdev);
  1076. } irq;
  1077. /* displays */
  1078. struct {
  1079. /* display watermarks */
  1080. void (*bandwidth_update)(struct radeon_device *rdev);
  1081. /* get frame count */
  1082. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1083. /* wait for vblank */
  1084. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1085. } display;
  1086. /* copy functions for bo handling */
  1087. struct {
  1088. int (*blit)(struct radeon_device *rdev,
  1089. uint64_t src_offset,
  1090. uint64_t dst_offset,
  1091. unsigned num_gpu_pages,
  1092. struct radeon_fence *fence);
  1093. u32 blit_ring_index;
  1094. int (*dma)(struct radeon_device *rdev,
  1095. uint64_t src_offset,
  1096. uint64_t dst_offset,
  1097. unsigned num_gpu_pages,
  1098. struct radeon_fence *fence);
  1099. u32 dma_ring_index;
  1100. /* method used for bo copy */
  1101. int (*copy)(struct radeon_device *rdev,
  1102. uint64_t src_offset,
  1103. uint64_t dst_offset,
  1104. unsigned num_gpu_pages,
  1105. struct radeon_fence *fence);
  1106. /* ring used for bo copies */
  1107. u32 copy_ring_index;
  1108. } copy;
  1109. /* surfaces */
  1110. struct {
  1111. int (*set_reg)(struct radeon_device *rdev, int reg,
  1112. uint32_t tiling_flags, uint32_t pitch,
  1113. uint32_t offset, uint32_t obj_size);
  1114. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1115. } surface;
  1116. /* hotplug detect */
  1117. struct {
  1118. void (*init)(struct radeon_device *rdev);
  1119. void (*fini)(struct radeon_device *rdev);
  1120. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1121. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1122. } hpd;
  1123. /* power management */
  1124. struct {
  1125. void (*misc)(struct radeon_device *rdev);
  1126. void (*prepare)(struct radeon_device *rdev);
  1127. void (*finish)(struct radeon_device *rdev);
  1128. void (*init_profile)(struct radeon_device *rdev);
  1129. void (*get_dynpm_state)(struct radeon_device *rdev);
  1130. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1131. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1132. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1133. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1134. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1135. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1136. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1137. } pm;
  1138. /* pageflipping */
  1139. struct {
  1140. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1141. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1142. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1143. } pflip;
  1144. };
  1145. /*
  1146. * Asic structures
  1147. */
  1148. struct r100_asic {
  1149. const unsigned *reg_safe_bm;
  1150. unsigned reg_safe_bm_size;
  1151. u32 hdp_cntl;
  1152. };
  1153. struct r300_asic {
  1154. const unsigned *reg_safe_bm;
  1155. unsigned reg_safe_bm_size;
  1156. u32 resync_scratch;
  1157. u32 hdp_cntl;
  1158. };
  1159. struct r600_asic {
  1160. unsigned max_pipes;
  1161. unsigned max_tile_pipes;
  1162. unsigned max_simds;
  1163. unsigned max_backends;
  1164. unsigned max_gprs;
  1165. unsigned max_threads;
  1166. unsigned max_stack_entries;
  1167. unsigned max_hw_contexts;
  1168. unsigned max_gs_threads;
  1169. unsigned sx_max_export_size;
  1170. unsigned sx_max_export_pos_size;
  1171. unsigned sx_max_export_smx_size;
  1172. unsigned sq_num_cf_insts;
  1173. unsigned tiling_nbanks;
  1174. unsigned tiling_npipes;
  1175. unsigned tiling_group_size;
  1176. unsigned tile_config;
  1177. unsigned backend_map;
  1178. };
  1179. struct rv770_asic {
  1180. unsigned max_pipes;
  1181. unsigned max_tile_pipes;
  1182. unsigned max_simds;
  1183. unsigned max_backends;
  1184. unsigned max_gprs;
  1185. unsigned max_threads;
  1186. unsigned max_stack_entries;
  1187. unsigned max_hw_contexts;
  1188. unsigned max_gs_threads;
  1189. unsigned sx_max_export_size;
  1190. unsigned sx_max_export_pos_size;
  1191. unsigned sx_max_export_smx_size;
  1192. unsigned sq_num_cf_insts;
  1193. unsigned sx_num_of_sets;
  1194. unsigned sc_prim_fifo_size;
  1195. unsigned sc_hiz_tile_fifo_size;
  1196. unsigned sc_earlyz_tile_fifo_fize;
  1197. unsigned tiling_nbanks;
  1198. unsigned tiling_npipes;
  1199. unsigned tiling_group_size;
  1200. unsigned tile_config;
  1201. unsigned backend_map;
  1202. };
  1203. struct evergreen_asic {
  1204. unsigned num_ses;
  1205. unsigned max_pipes;
  1206. unsigned max_tile_pipes;
  1207. unsigned max_simds;
  1208. unsigned max_backends;
  1209. unsigned max_gprs;
  1210. unsigned max_threads;
  1211. unsigned max_stack_entries;
  1212. unsigned max_hw_contexts;
  1213. unsigned max_gs_threads;
  1214. unsigned sx_max_export_size;
  1215. unsigned sx_max_export_pos_size;
  1216. unsigned sx_max_export_smx_size;
  1217. unsigned sq_num_cf_insts;
  1218. unsigned sx_num_of_sets;
  1219. unsigned sc_prim_fifo_size;
  1220. unsigned sc_hiz_tile_fifo_size;
  1221. unsigned sc_earlyz_tile_fifo_size;
  1222. unsigned tiling_nbanks;
  1223. unsigned tiling_npipes;
  1224. unsigned tiling_group_size;
  1225. unsigned tile_config;
  1226. unsigned backend_map;
  1227. };
  1228. struct cayman_asic {
  1229. unsigned max_shader_engines;
  1230. unsigned max_pipes_per_simd;
  1231. unsigned max_tile_pipes;
  1232. unsigned max_simds_per_se;
  1233. unsigned max_backends_per_se;
  1234. unsigned max_texture_channel_caches;
  1235. unsigned max_gprs;
  1236. unsigned max_threads;
  1237. unsigned max_gs_threads;
  1238. unsigned max_stack_entries;
  1239. unsigned sx_num_of_sets;
  1240. unsigned sx_max_export_size;
  1241. unsigned sx_max_export_pos_size;
  1242. unsigned sx_max_export_smx_size;
  1243. unsigned max_hw_contexts;
  1244. unsigned sq_num_cf_insts;
  1245. unsigned sc_prim_fifo_size;
  1246. unsigned sc_hiz_tile_fifo_size;
  1247. unsigned sc_earlyz_tile_fifo_size;
  1248. unsigned num_shader_engines;
  1249. unsigned num_shader_pipes_per_simd;
  1250. unsigned num_tile_pipes;
  1251. unsigned num_simds_per_se;
  1252. unsigned num_backends_per_se;
  1253. unsigned backend_disable_mask_per_asic;
  1254. unsigned backend_map;
  1255. unsigned num_texture_channel_caches;
  1256. unsigned mem_max_burst_length_bytes;
  1257. unsigned mem_row_size_in_kb;
  1258. unsigned shader_engine_tile_size;
  1259. unsigned num_gpus;
  1260. unsigned multi_gpu_tile_size;
  1261. unsigned tile_config;
  1262. };
  1263. struct si_asic {
  1264. unsigned max_shader_engines;
  1265. unsigned max_pipes_per_simd;
  1266. unsigned max_tile_pipes;
  1267. unsigned max_simds_per_se;
  1268. unsigned max_backends_per_se;
  1269. unsigned max_texture_channel_caches;
  1270. unsigned max_gprs;
  1271. unsigned max_gs_threads;
  1272. unsigned max_hw_contexts;
  1273. unsigned sc_prim_fifo_size_frontend;
  1274. unsigned sc_prim_fifo_size_backend;
  1275. unsigned sc_hiz_tile_fifo_size;
  1276. unsigned sc_earlyz_tile_fifo_size;
  1277. unsigned num_shader_engines;
  1278. unsigned num_tile_pipes;
  1279. unsigned num_backends_per_se;
  1280. unsigned backend_disable_mask_per_asic;
  1281. unsigned backend_map;
  1282. unsigned num_texture_channel_caches;
  1283. unsigned mem_max_burst_length_bytes;
  1284. unsigned mem_row_size_in_kb;
  1285. unsigned shader_engine_tile_size;
  1286. unsigned num_gpus;
  1287. unsigned multi_gpu_tile_size;
  1288. unsigned tile_config;
  1289. };
  1290. union radeon_asic_config {
  1291. struct r300_asic r300;
  1292. struct r100_asic r100;
  1293. struct r600_asic r600;
  1294. struct rv770_asic rv770;
  1295. struct evergreen_asic evergreen;
  1296. struct cayman_asic cayman;
  1297. struct si_asic si;
  1298. };
  1299. /*
  1300. * asic initizalization from radeon_asic.c
  1301. */
  1302. void radeon_agp_disable(struct radeon_device *rdev);
  1303. int radeon_asic_init(struct radeon_device *rdev);
  1304. /*
  1305. * IOCTL.
  1306. */
  1307. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1308. struct drm_file *filp);
  1309. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1310. struct drm_file *filp);
  1311. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1312. struct drm_file *file_priv);
  1313. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1314. struct drm_file *file_priv);
  1315. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1316. struct drm_file *file_priv);
  1317. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1318. struct drm_file *file_priv);
  1319. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1320. struct drm_file *filp);
  1321. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1322. struct drm_file *filp);
  1323. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1324. struct drm_file *filp);
  1325. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1326. struct drm_file *filp);
  1327. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1328. struct drm_file *filp);
  1329. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1330. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1331. struct drm_file *filp);
  1332. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1333. struct drm_file *filp);
  1334. /* VRAM scratch page for HDP bug, default vram page */
  1335. struct r600_vram_scratch {
  1336. struct radeon_bo *robj;
  1337. volatile uint32_t *ptr;
  1338. u64 gpu_addr;
  1339. };
  1340. /*
  1341. * Core structure, functions and helpers.
  1342. */
  1343. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1344. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1345. struct radeon_device {
  1346. struct device *dev;
  1347. struct drm_device *ddev;
  1348. struct pci_dev *pdev;
  1349. /* ASIC */
  1350. union radeon_asic_config config;
  1351. enum radeon_family family;
  1352. unsigned long flags;
  1353. int usec_timeout;
  1354. enum radeon_pll_errata pll_errata;
  1355. int num_gb_pipes;
  1356. int num_z_pipes;
  1357. int disp_priority;
  1358. /* BIOS */
  1359. uint8_t *bios;
  1360. bool is_atom_bios;
  1361. uint16_t bios_header_start;
  1362. struct radeon_bo *stollen_vga_memory;
  1363. /* Register mmio */
  1364. resource_size_t rmmio_base;
  1365. resource_size_t rmmio_size;
  1366. void __iomem *rmmio;
  1367. radeon_rreg_t mc_rreg;
  1368. radeon_wreg_t mc_wreg;
  1369. radeon_rreg_t pll_rreg;
  1370. radeon_wreg_t pll_wreg;
  1371. uint32_t pcie_reg_mask;
  1372. radeon_rreg_t pciep_rreg;
  1373. radeon_wreg_t pciep_wreg;
  1374. /* io port */
  1375. void __iomem *rio_mem;
  1376. resource_size_t rio_mem_size;
  1377. struct radeon_clock clock;
  1378. struct radeon_mc mc;
  1379. struct radeon_gart gart;
  1380. struct radeon_mode_info mode_info;
  1381. struct radeon_scratch scratch;
  1382. struct radeon_mman mman;
  1383. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1384. wait_queue_head_t fence_queue;
  1385. struct mutex ring_lock;
  1386. struct radeon_ring ring[RADEON_NUM_RINGS];
  1387. struct radeon_ib_pool ib_pool;
  1388. struct radeon_irq irq;
  1389. struct radeon_asic *asic;
  1390. struct radeon_gem gem;
  1391. struct radeon_pm pm;
  1392. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1393. struct radeon_mutex cs_mutex;
  1394. struct radeon_wb wb;
  1395. struct radeon_dummy_page dummy_page;
  1396. bool shutdown;
  1397. bool suspend;
  1398. bool need_dma32;
  1399. bool accel_working;
  1400. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1401. const struct firmware *me_fw; /* all family ME firmware */
  1402. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1403. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1404. const struct firmware *mc_fw; /* NI MC firmware */
  1405. const struct firmware *ce_fw; /* SI CE firmware */
  1406. struct r600_blit r600_blit;
  1407. struct r600_vram_scratch vram_scratch;
  1408. int msi_enabled; /* msi enabled */
  1409. struct r600_ih ih; /* r6/700 interrupt ring */
  1410. struct si_rlc rlc;
  1411. struct work_struct hotplug_work;
  1412. struct work_struct audio_work;
  1413. int num_crtc; /* number of crtcs */
  1414. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1415. struct mutex vram_mutex;
  1416. struct r600_audio audio; /* audio stuff */
  1417. struct notifier_block acpi_nb;
  1418. /* only one userspace can use Hyperz features or CMASK at a time */
  1419. struct drm_file *hyperz_filp;
  1420. struct drm_file *cmask_filp;
  1421. /* i2c buses */
  1422. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1423. /* debugfs */
  1424. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  1425. unsigned debugfs_count;
  1426. /* virtual memory */
  1427. struct radeon_vm_manager vm_manager;
  1428. };
  1429. int radeon_device_init(struct radeon_device *rdev,
  1430. struct drm_device *ddev,
  1431. struct pci_dev *pdev,
  1432. uint32_t flags);
  1433. void radeon_device_fini(struct radeon_device *rdev);
  1434. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1435. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  1436. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  1437. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1438. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1439. /*
  1440. * Cast helper
  1441. */
  1442. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1443. /*
  1444. * Registers read & write functions.
  1445. */
  1446. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1447. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1448. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1449. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1450. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1451. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1452. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1453. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1454. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1455. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1456. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1457. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1458. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1459. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1460. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1461. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1462. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1463. #define WREG32_P(reg, val, mask) \
  1464. do { \
  1465. uint32_t tmp_ = RREG32(reg); \
  1466. tmp_ &= (mask); \
  1467. tmp_ |= ((val) & ~(mask)); \
  1468. WREG32(reg, tmp_); \
  1469. } while (0)
  1470. #define WREG32_PLL_P(reg, val, mask) \
  1471. do { \
  1472. uint32_t tmp_ = RREG32_PLL(reg); \
  1473. tmp_ &= (mask); \
  1474. tmp_ |= ((val) & ~(mask)); \
  1475. WREG32_PLL(reg, tmp_); \
  1476. } while (0)
  1477. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1478. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1479. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1480. /*
  1481. * Indirect registers accessor
  1482. */
  1483. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1484. {
  1485. uint32_t r;
  1486. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1487. r = RREG32(RADEON_PCIE_DATA);
  1488. return r;
  1489. }
  1490. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1491. {
  1492. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1493. WREG32(RADEON_PCIE_DATA, (v));
  1494. }
  1495. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1496. /*
  1497. * ASICs helpers.
  1498. */
  1499. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1500. (rdev->pdev->device == 0x5969))
  1501. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1502. (rdev->family == CHIP_RV200) || \
  1503. (rdev->family == CHIP_RS100) || \
  1504. (rdev->family == CHIP_RS200) || \
  1505. (rdev->family == CHIP_RV250) || \
  1506. (rdev->family == CHIP_RV280) || \
  1507. (rdev->family == CHIP_RS300))
  1508. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1509. (rdev->family == CHIP_RV350) || \
  1510. (rdev->family == CHIP_R350) || \
  1511. (rdev->family == CHIP_RV380) || \
  1512. (rdev->family == CHIP_R420) || \
  1513. (rdev->family == CHIP_R423) || \
  1514. (rdev->family == CHIP_RV410) || \
  1515. (rdev->family == CHIP_RS400) || \
  1516. (rdev->family == CHIP_RS480))
  1517. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1518. (rdev->ddev->pdev->device == 0x9443) || \
  1519. (rdev->ddev->pdev->device == 0x944B) || \
  1520. (rdev->ddev->pdev->device == 0x9506) || \
  1521. (rdev->ddev->pdev->device == 0x9509) || \
  1522. (rdev->ddev->pdev->device == 0x950F) || \
  1523. (rdev->ddev->pdev->device == 0x689C) || \
  1524. (rdev->ddev->pdev->device == 0x689D))
  1525. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1526. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1527. (rdev->family == CHIP_RS690) || \
  1528. (rdev->family == CHIP_RS740) || \
  1529. (rdev->family >= CHIP_R600))
  1530. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1531. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1532. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1533. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1534. (rdev->flags & RADEON_IS_IGP))
  1535. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  1536. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  1537. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  1538. (rdev->flags & RADEON_IS_IGP))
  1539. /*
  1540. * BIOS helpers.
  1541. */
  1542. #define RBIOS8(i) (rdev->bios[i])
  1543. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1544. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1545. int radeon_combios_init(struct radeon_device *rdev);
  1546. void radeon_combios_fini(struct radeon_device *rdev);
  1547. int radeon_atombios_init(struct radeon_device *rdev);
  1548. void radeon_atombios_fini(struct radeon_device *rdev);
  1549. /*
  1550. * RING helpers.
  1551. */
  1552. #if DRM_DEBUG_CODE == 0
  1553. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  1554. {
  1555. ring->ring[ring->wptr++] = v;
  1556. ring->wptr &= ring->ptr_mask;
  1557. ring->count_dw--;
  1558. ring->ring_free_dw--;
  1559. }
  1560. #else
  1561. /* With debugging this is just too big to inline */
  1562. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  1563. #endif
  1564. /*
  1565. * ASICs macro.
  1566. */
  1567. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1568. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1569. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1570. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1571. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
  1572. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1573. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1574. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  1575. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  1576. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
  1577. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
  1578. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
  1579. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
  1580. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
  1581. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
  1582. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  1583. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  1584. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  1585. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
  1586. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  1587. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  1588. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  1589. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  1590. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  1591. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  1592. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  1593. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  1594. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  1595. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  1596. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  1597. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  1598. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  1599. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  1600. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  1601. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  1602. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  1603. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  1604. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  1605. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  1606. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  1607. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1608. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  1609. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  1610. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  1611. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  1612. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  1613. #define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
  1614. #define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
  1615. #define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
  1616. #define radeon_wait_for_vblank(rdev, crtc) rdev->asic->display.wait_for_vblank((rdev), (crtc))
  1617. #define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
  1618. /* Common functions */
  1619. /* AGP */
  1620. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1621. extern void radeon_agp_disable(struct radeon_device *rdev);
  1622. extern int radeon_modeset_init(struct radeon_device *rdev);
  1623. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1624. extern bool radeon_card_posted(struct radeon_device *rdev);
  1625. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1626. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1627. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1628. extern void radeon_scratch_init(struct radeon_device *rdev);
  1629. extern void radeon_wb_fini(struct radeon_device *rdev);
  1630. extern int radeon_wb_init(struct radeon_device *rdev);
  1631. extern void radeon_wb_disable(struct radeon_device *rdev);
  1632. extern void radeon_surface_init(struct radeon_device *rdev);
  1633. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1634. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1635. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1636. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1637. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1638. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1639. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1640. extern int radeon_resume_kms(struct drm_device *dev);
  1641. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1642. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  1643. /*
  1644. * vm
  1645. */
  1646. int radeon_vm_manager_init(struct radeon_device *rdev);
  1647. void radeon_vm_manager_fini(struct radeon_device *rdev);
  1648. int radeon_vm_manager_start(struct radeon_device *rdev);
  1649. int radeon_vm_manager_suspend(struct radeon_device *rdev);
  1650. int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  1651. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  1652. int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
  1653. void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
  1654. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  1655. struct radeon_vm *vm,
  1656. struct radeon_bo *bo,
  1657. struct ttm_mem_reg *mem);
  1658. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  1659. struct radeon_bo *bo);
  1660. int radeon_vm_bo_add(struct radeon_device *rdev,
  1661. struct radeon_vm *vm,
  1662. struct radeon_bo *bo,
  1663. uint64_t offset,
  1664. uint32_t flags);
  1665. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  1666. struct radeon_vm *vm,
  1667. struct radeon_bo *bo);
  1668. /* audio */
  1669. void r600_audio_update_hdmi(struct work_struct *work);
  1670. /*
  1671. * R600 vram scratch functions
  1672. */
  1673. int r600_vram_scratch_init(struct radeon_device *rdev);
  1674. void r600_vram_scratch_fini(struct radeon_device *rdev);
  1675. /*
  1676. * r600 cs checking helper
  1677. */
  1678. unsigned r600_mip_minify(unsigned size, unsigned level);
  1679. bool r600_fmt_is_valid_color(u32 format);
  1680. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  1681. int r600_fmt_get_blocksize(u32 format);
  1682. int r600_fmt_get_nblocksx(u32 format, u32 w);
  1683. int r600_fmt_get_nblocksy(u32 format, u32 h);
  1684. /*
  1685. * r600 functions used by radeon_encoder.c
  1686. */
  1687. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1688. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1689. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1690. extern int ni_init_microcode(struct radeon_device *rdev);
  1691. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  1692. /* radeon_acpi.c */
  1693. #if defined(CONFIG_ACPI)
  1694. extern int radeon_acpi_init(struct radeon_device *rdev);
  1695. #else
  1696. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1697. #endif
  1698. #include "radeon_object.h"
  1699. #endif