gpio-omap.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. struct gpio_bank {
  29. unsigned long pbase;
  30. void __iomem *base;
  31. u16 irq;
  32. u16 virtual_irq_start;
  33. int method;
  34. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  35. u32 suspend_wakeup;
  36. u32 saved_wakeup;
  37. #endif
  38. u32 non_wakeup_gpios;
  39. u32 enabled_non_wakeup_gpios;
  40. u32 saved_datain;
  41. u32 saved_fallingdetect;
  42. u32 saved_risingdetect;
  43. u32 level_mask;
  44. u32 toggle_mask;
  45. spinlock_t lock;
  46. struct gpio_chip chip;
  47. struct clk *dbck;
  48. u32 mod_usage;
  49. u32 dbck_enable_mask;
  50. struct device *dev;
  51. bool dbck_flag;
  52. int stride;
  53. u32 width;
  54. };
  55. #ifdef CONFIG_ARCH_OMAP3
  56. struct omap3_gpio_regs {
  57. u32 irqenable1;
  58. u32 irqenable2;
  59. u32 wake_en;
  60. u32 ctrl;
  61. u32 oe;
  62. u32 leveldetect0;
  63. u32 leveldetect1;
  64. u32 risingdetect;
  65. u32 fallingdetect;
  66. u32 dataout;
  67. };
  68. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  69. #endif
  70. /*
  71. * TODO: Cleanup gpio_bank usage as it is having information
  72. * related to all instances of the device
  73. */
  74. static struct gpio_bank *gpio_bank;
  75. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  76. int gpio_bank_count;
  77. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  78. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  79. static inline int gpio_valid(int gpio)
  80. {
  81. if (gpio < 0)
  82. return -1;
  83. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  84. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  85. return -1;
  86. return 0;
  87. }
  88. if (cpu_is_omap15xx() && gpio < 16)
  89. return 0;
  90. if ((cpu_is_omap16xx()) && gpio < 64)
  91. return 0;
  92. if (cpu_is_omap7xx() && gpio < 192)
  93. return 0;
  94. if (cpu_is_omap2420() && gpio < 128)
  95. return 0;
  96. if (cpu_is_omap2430() && gpio < 160)
  97. return 0;
  98. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  99. return 0;
  100. return -1;
  101. }
  102. static int check_gpio(int gpio)
  103. {
  104. if (unlikely(gpio_valid(gpio) < 0)) {
  105. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  106. dump_stack();
  107. return -1;
  108. }
  109. return 0;
  110. }
  111. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  112. {
  113. void __iomem *reg = bank->base;
  114. u32 l;
  115. switch (bank->method) {
  116. #ifdef CONFIG_ARCH_OMAP1
  117. case METHOD_MPUIO:
  118. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  119. break;
  120. #endif
  121. #ifdef CONFIG_ARCH_OMAP15XX
  122. case METHOD_GPIO_1510:
  123. reg += OMAP1510_GPIO_DIR_CONTROL;
  124. break;
  125. #endif
  126. #ifdef CONFIG_ARCH_OMAP16XX
  127. case METHOD_GPIO_1610:
  128. reg += OMAP1610_GPIO_DIRECTION;
  129. break;
  130. #endif
  131. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  132. case METHOD_GPIO_7XX:
  133. reg += OMAP7XX_GPIO_DIR_CONTROL;
  134. break;
  135. #endif
  136. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  137. case METHOD_GPIO_24XX:
  138. reg += OMAP24XX_GPIO_OE;
  139. break;
  140. #endif
  141. #if defined(CONFIG_ARCH_OMAP4)
  142. case METHOD_GPIO_44XX:
  143. reg += OMAP4_GPIO_OE;
  144. break;
  145. #endif
  146. default:
  147. WARN_ON(1);
  148. return;
  149. }
  150. l = __raw_readl(reg);
  151. if (is_input)
  152. l |= 1 << gpio;
  153. else
  154. l &= ~(1 << gpio);
  155. __raw_writel(l, reg);
  156. }
  157. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  158. {
  159. void __iomem *reg = bank->base;
  160. u32 l = 0;
  161. switch (bank->method) {
  162. #ifdef CONFIG_ARCH_OMAP1
  163. case METHOD_MPUIO:
  164. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  165. l = __raw_readl(reg);
  166. if (enable)
  167. l |= 1 << gpio;
  168. else
  169. l &= ~(1 << gpio);
  170. break;
  171. #endif
  172. #ifdef CONFIG_ARCH_OMAP15XX
  173. case METHOD_GPIO_1510:
  174. reg += OMAP1510_GPIO_DATA_OUTPUT;
  175. l = __raw_readl(reg);
  176. if (enable)
  177. l |= 1 << gpio;
  178. else
  179. l &= ~(1 << gpio);
  180. break;
  181. #endif
  182. #ifdef CONFIG_ARCH_OMAP16XX
  183. case METHOD_GPIO_1610:
  184. if (enable)
  185. reg += OMAP1610_GPIO_SET_DATAOUT;
  186. else
  187. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  188. l = 1 << gpio;
  189. break;
  190. #endif
  191. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  192. case METHOD_GPIO_7XX:
  193. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  194. l = __raw_readl(reg);
  195. if (enable)
  196. l |= 1 << gpio;
  197. else
  198. l &= ~(1 << gpio);
  199. break;
  200. #endif
  201. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  202. case METHOD_GPIO_24XX:
  203. if (enable)
  204. reg += OMAP24XX_GPIO_SETDATAOUT;
  205. else
  206. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  207. l = 1 << gpio;
  208. break;
  209. #endif
  210. #ifdef CONFIG_ARCH_OMAP4
  211. case METHOD_GPIO_44XX:
  212. if (enable)
  213. reg += OMAP4_GPIO_SETDATAOUT;
  214. else
  215. reg += OMAP4_GPIO_CLEARDATAOUT;
  216. l = 1 << gpio;
  217. break;
  218. #endif
  219. default:
  220. WARN_ON(1);
  221. return;
  222. }
  223. __raw_writel(l, reg);
  224. }
  225. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  226. {
  227. void __iomem *reg;
  228. if (check_gpio(gpio) < 0)
  229. return -EINVAL;
  230. reg = bank->base;
  231. switch (bank->method) {
  232. #ifdef CONFIG_ARCH_OMAP1
  233. case METHOD_MPUIO:
  234. reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
  235. break;
  236. #endif
  237. #ifdef CONFIG_ARCH_OMAP15XX
  238. case METHOD_GPIO_1510:
  239. reg += OMAP1510_GPIO_DATA_INPUT;
  240. break;
  241. #endif
  242. #ifdef CONFIG_ARCH_OMAP16XX
  243. case METHOD_GPIO_1610:
  244. reg += OMAP1610_GPIO_DATAIN;
  245. break;
  246. #endif
  247. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  248. case METHOD_GPIO_7XX:
  249. reg += OMAP7XX_GPIO_DATA_INPUT;
  250. break;
  251. #endif
  252. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  253. case METHOD_GPIO_24XX:
  254. reg += OMAP24XX_GPIO_DATAIN;
  255. break;
  256. #endif
  257. #ifdef CONFIG_ARCH_OMAP4
  258. case METHOD_GPIO_44XX:
  259. reg += OMAP4_GPIO_DATAIN;
  260. break;
  261. #endif
  262. default:
  263. return -EINVAL;
  264. }
  265. return (__raw_readl(reg)
  266. & (GPIO_BIT(bank, gpio))) != 0;
  267. }
  268. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  269. {
  270. void __iomem *reg;
  271. if (check_gpio(gpio) < 0)
  272. return -EINVAL;
  273. reg = bank->base;
  274. switch (bank->method) {
  275. #ifdef CONFIG_ARCH_OMAP1
  276. case METHOD_MPUIO:
  277. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  278. break;
  279. #endif
  280. #ifdef CONFIG_ARCH_OMAP15XX
  281. case METHOD_GPIO_1510:
  282. reg += OMAP1510_GPIO_DATA_OUTPUT;
  283. break;
  284. #endif
  285. #ifdef CONFIG_ARCH_OMAP16XX
  286. case METHOD_GPIO_1610:
  287. reg += OMAP1610_GPIO_DATAOUT;
  288. break;
  289. #endif
  290. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  291. case METHOD_GPIO_7XX:
  292. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  293. break;
  294. #endif
  295. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  296. case METHOD_GPIO_24XX:
  297. reg += OMAP24XX_GPIO_DATAOUT;
  298. break;
  299. #endif
  300. #ifdef CONFIG_ARCH_OMAP4
  301. case METHOD_GPIO_44XX:
  302. reg += OMAP4_GPIO_DATAOUT;
  303. break;
  304. #endif
  305. default:
  306. return -EINVAL;
  307. }
  308. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  309. }
  310. #define MOD_REG_BIT(reg, bit_mask, set) \
  311. do { \
  312. int l = __raw_readl(base + reg); \
  313. if (set) l |= bit_mask; \
  314. else l &= ~bit_mask; \
  315. __raw_writel(l, base + reg); \
  316. } while(0)
  317. /**
  318. * _set_gpio_debounce - low level gpio debounce time
  319. * @bank: the gpio bank we're acting upon
  320. * @gpio: the gpio number on this @gpio
  321. * @debounce: debounce time to use
  322. *
  323. * OMAP's debounce time is in 31us steps so we need
  324. * to convert and round up to the closest unit.
  325. */
  326. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  327. unsigned debounce)
  328. {
  329. void __iomem *reg = bank->base;
  330. u32 val;
  331. u32 l;
  332. if (!bank->dbck_flag)
  333. return;
  334. if (debounce < 32)
  335. debounce = 0x01;
  336. else if (debounce > 7936)
  337. debounce = 0xff;
  338. else
  339. debounce = (debounce / 0x1f) - 1;
  340. l = GPIO_BIT(bank, gpio);
  341. if (bank->method == METHOD_GPIO_44XX)
  342. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  343. else
  344. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  345. __raw_writel(debounce, reg);
  346. reg = bank->base;
  347. if (bank->method == METHOD_GPIO_44XX)
  348. reg += OMAP4_GPIO_DEBOUNCENABLE;
  349. else
  350. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  351. val = __raw_readl(reg);
  352. if (debounce) {
  353. val |= l;
  354. clk_enable(bank->dbck);
  355. } else {
  356. val &= ~l;
  357. clk_disable(bank->dbck);
  358. }
  359. bank->dbck_enable_mask = val;
  360. __raw_writel(val, reg);
  361. }
  362. #ifdef CONFIG_ARCH_OMAP2PLUS
  363. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  364. int trigger)
  365. {
  366. void __iomem *base = bank->base;
  367. u32 gpio_bit = 1 << gpio;
  368. if (cpu_is_omap44xx()) {
  369. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  370. trigger & IRQ_TYPE_LEVEL_LOW);
  371. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  372. trigger & IRQ_TYPE_LEVEL_HIGH);
  373. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  374. trigger & IRQ_TYPE_EDGE_RISING);
  375. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  376. trigger & IRQ_TYPE_EDGE_FALLING);
  377. } else {
  378. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  379. trigger & IRQ_TYPE_LEVEL_LOW);
  380. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  381. trigger & IRQ_TYPE_LEVEL_HIGH);
  382. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  383. trigger & IRQ_TYPE_EDGE_RISING);
  384. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  385. trigger & IRQ_TYPE_EDGE_FALLING);
  386. }
  387. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  388. if (cpu_is_omap44xx()) {
  389. MOD_REG_BIT(OMAP4_GPIO_IRQWAKEN0, gpio_bit,
  390. trigger != 0);
  391. } else {
  392. /*
  393. * GPIO wakeup request can only be generated on edge
  394. * transitions
  395. */
  396. if (trigger & IRQ_TYPE_EDGE_BOTH)
  397. __raw_writel(1 << gpio, bank->base
  398. + OMAP24XX_GPIO_SETWKUENA);
  399. else
  400. __raw_writel(1 << gpio, bank->base
  401. + OMAP24XX_GPIO_CLEARWKUENA);
  402. }
  403. }
  404. /* This part needs to be executed always for OMAP34xx */
  405. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  406. /*
  407. * Log the edge gpio and manually trigger the IRQ
  408. * after resume if the input level changes
  409. * to avoid irq lost during PER RET/OFF mode
  410. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  411. */
  412. if (trigger & IRQ_TYPE_EDGE_BOTH)
  413. bank->enabled_non_wakeup_gpios |= gpio_bit;
  414. else
  415. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  416. }
  417. if (cpu_is_omap44xx()) {
  418. bank->level_mask =
  419. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  420. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  421. } else {
  422. bank->level_mask =
  423. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  424. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  425. }
  426. }
  427. #endif
  428. #ifdef CONFIG_ARCH_OMAP1
  429. /*
  430. * This only applies to chips that can't do both rising and falling edge
  431. * detection at once. For all other chips, this function is a noop.
  432. */
  433. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  434. {
  435. void __iomem *reg = bank->base;
  436. u32 l = 0;
  437. switch (bank->method) {
  438. case METHOD_MPUIO:
  439. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  440. break;
  441. #ifdef CONFIG_ARCH_OMAP15XX
  442. case METHOD_GPIO_1510:
  443. reg += OMAP1510_GPIO_INT_CONTROL;
  444. break;
  445. #endif
  446. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  447. case METHOD_GPIO_7XX:
  448. reg += OMAP7XX_GPIO_INT_CONTROL;
  449. break;
  450. #endif
  451. default:
  452. return;
  453. }
  454. l = __raw_readl(reg);
  455. if ((l >> gpio) & 1)
  456. l &= ~(1 << gpio);
  457. else
  458. l |= 1 << gpio;
  459. __raw_writel(l, reg);
  460. }
  461. #endif
  462. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  463. {
  464. void __iomem *reg = bank->base;
  465. u32 l = 0;
  466. switch (bank->method) {
  467. #ifdef CONFIG_ARCH_OMAP1
  468. case METHOD_MPUIO:
  469. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  470. l = __raw_readl(reg);
  471. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  472. bank->toggle_mask |= 1 << gpio;
  473. if (trigger & IRQ_TYPE_EDGE_RISING)
  474. l |= 1 << gpio;
  475. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  476. l &= ~(1 << gpio);
  477. else
  478. goto bad;
  479. break;
  480. #endif
  481. #ifdef CONFIG_ARCH_OMAP15XX
  482. case METHOD_GPIO_1510:
  483. reg += OMAP1510_GPIO_INT_CONTROL;
  484. l = __raw_readl(reg);
  485. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  486. bank->toggle_mask |= 1 << gpio;
  487. if (trigger & IRQ_TYPE_EDGE_RISING)
  488. l |= 1 << gpio;
  489. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  490. l &= ~(1 << gpio);
  491. else
  492. goto bad;
  493. break;
  494. #endif
  495. #ifdef CONFIG_ARCH_OMAP16XX
  496. case METHOD_GPIO_1610:
  497. if (gpio & 0x08)
  498. reg += OMAP1610_GPIO_EDGE_CTRL2;
  499. else
  500. reg += OMAP1610_GPIO_EDGE_CTRL1;
  501. gpio &= 0x07;
  502. l = __raw_readl(reg);
  503. l &= ~(3 << (gpio << 1));
  504. if (trigger & IRQ_TYPE_EDGE_RISING)
  505. l |= 2 << (gpio << 1);
  506. if (trigger & IRQ_TYPE_EDGE_FALLING)
  507. l |= 1 << (gpio << 1);
  508. if (trigger)
  509. /* Enable wake-up during idle for dynamic tick */
  510. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  511. else
  512. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  513. break;
  514. #endif
  515. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  516. case METHOD_GPIO_7XX:
  517. reg += OMAP7XX_GPIO_INT_CONTROL;
  518. l = __raw_readl(reg);
  519. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  520. bank->toggle_mask |= 1 << gpio;
  521. if (trigger & IRQ_TYPE_EDGE_RISING)
  522. l |= 1 << gpio;
  523. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  524. l &= ~(1 << gpio);
  525. else
  526. goto bad;
  527. break;
  528. #endif
  529. #ifdef CONFIG_ARCH_OMAP2PLUS
  530. case METHOD_GPIO_24XX:
  531. case METHOD_GPIO_44XX:
  532. set_24xx_gpio_triggering(bank, gpio, trigger);
  533. return 0;
  534. #endif
  535. default:
  536. goto bad;
  537. }
  538. __raw_writel(l, reg);
  539. return 0;
  540. bad:
  541. return -EINVAL;
  542. }
  543. static int gpio_irq_type(struct irq_data *d, unsigned type)
  544. {
  545. struct gpio_bank *bank;
  546. unsigned gpio;
  547. int retval;
  548. unsigned long flags;
  549. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  550. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  551. else
  552. gpio = d->irq - IH_GPIO_BASE;
  553. if (check_gpio(gpio) < 0)
  554. return -EINVAL;
  555. if (type & ~IRQ_TYPE_SENSE_MASK)
  556. return -EINVAL;
  557. /* OMAP1 allows only only edge triggering */
  558. if (!cpu_class_is_omap2()
  559. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  560. return -EINVAL;
  561. bank = irq_data_get_irq_chip_data(d);
  562. spin_lock_irqsave(&bank->lock, flags);
  563. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  564. spin_unlock_irqrestore(&bank->lock, flags);
  565. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  566. __irq_set_handler_locked(d->irq, handle_level_irq);
  567. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  568. __irq_set_handler_locked(d->irq, handle_edge_irq);
  569. return retval;
  570. }
  571. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  572. {
  573. void __iomem *reg = bank->base;
  574. switch (bank->method) {
  575. #ifdef CONFIG_ARCH_OMAP15XX
  576. case METHOD_GPIO_1510:
  577. reg += OMAP1510_GPIO_INT_STATUS;
  578. break;
  579. #endif
  580. #ifdef CONFIG_ARCH_OMAP16XX
  581. case METHOD_GPIO_1610:
  582. reg += OMAP1610_GPIO_IRQSTATUS1;
  583. break;
  584. #endif
  585. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  586. case METHOD_GPIO_7XX:
  587. reg += OMAP7XX_GPIO_INT_STATUS;
  588. break;
  589. #endif
  590. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  591. case METHOD_GPIO_24XX:
  592. reg += OMAP24XX_GPIO_IRQSTATUS1;
  593. break;
  594. #endif
  595. #if defined(CONFIG_ARCH_OMAP4)
  596. case METHOD_GPIO_44XX:
  597. reg += OMAP4_GPIO_IRQSTATUS0;
  598. break;
  599. #endif
  600. default:
  601. WARN_ON(1);
  602. return;
  603. }
  604. __raw_writel(gpio_mask, reg);
  605. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  606. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  607. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  608. else if (cpu_is_omap44xx())
  609. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  610. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx())
  611. __raw_writel(gpio_mask, reg);
  612. /* Flush posted write for the irq status to avoid spurious interrupts */
  613. __raw_readl(reg);
  614. }
  615. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  616. {
  617. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  618. }
  619. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  620. {
  621. void __iomem *reg = bank->base;
  622. int inv = 0;
  623. u32 l;
  624. u32 mask = (1 << bank->width) - 1;
  625. switch (bank->method) {
  626. #ifdef CONFIG_ARCH_OMAP1
  627. case METHOD_MPUIO:
  628. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  629. inv = 1;
  630. break;
  631. #endif
  632. #ifdef CONFIG_ARCH_OMAP15XX
  633. case METHOD_GPIO_1510:
  634. reg += OMAP1510_GPIO_INT_MASK;
  635. inv = 1;
  636. break;
  637. #endif
  638. #ifdef CONFIG_ARCH_OMAP16XX
  639. case METHOD_GPIO_1610:
  640. reg += OMAP1610_GPIO_IRQENABLE1;
  641. break;
  642. #endif
  643. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  644. case METHOD_GPIO_7XX:
  645. reg += OMAP7XX_GPIO_INT_MASK;
  646. inv = 1;
  647. break;
  648. #endif
  649. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  650. case METHOD_GPIO_24XX:
  651. reg += OMAP24XX_GPIO_IRQENABLE1;
  652. break;
  653. #endif
  654. #if defined(CONFIG_ARCH_OMAP4)
  655. case METHOD_GPIO_44XX:
  656. reg += OMAP4_GPIO_IRQSTATUSSET0;
  657. break;
  658. #endif
  659. default:
  660. WARN_ON(1);
  661. return 0;
  662. }
  663. l = __raw_readl(reg);
  664. if (inv)
  665. l = ~l;
  666. l &= mask;
  667. return l;
  668. }
  669. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  670. {
  671. void __iomem *reg = bank->base;
  672. u32 l;
  673. switch (bank->method) {
  674. #ifdef CONFIG_ARCH_OMAP1
  675. case METHOD_MPUIO:
  676. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  677. l = __raw_readl(reg);
  678. if (enable)
  679. l &= ~(gpio_mask);
  680. else
  681. l |= gpio_mask;
  682. break;
  683. #endif
  684. #ifdef CONFIG_ARCH_OMAP15XX
  685. case METHOD_GPIO_1510:
  686. reg += OMAP1510_GPIO_INT_MASK;
  687. l = __raw_readl(reg);
  688. if (enable)
  689. l &= ~(gpio_mask);
  690. else
  691. l |= gpio_mask;
  692. break;
  693. #endif
  694. #ifdef CONFIG_ARCH_OMAP16XX
  695. case METHOD_GPIO_1610:
  696. if (enable)
  697. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  698. else
  699. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  700. l = gpio_mask;
  701. break;
  702. #endif
  703. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  704. case METHOD_GPIO_7XX:
  705. reg += OMAP7XX_GPIO_INT_MASK;
  706. l = __raw_readl(reg);
  707. if (enable)
  708. l &= ~(gpio_mask);
  709. else
  710. l |= gpio_mask;
  711. break;
  712. #endif
  713. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  714. case METHOD_GPIO_24XX:
  715. if (enable)
  716. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  717. else
  718. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  719. l = gpio_mask;
  720. break;
  721. #endif
  722. #ifdef CONFIG_ARCH_OMAP4
  723. case METHOD_GPIO_44XX:
  724. if (enable)
  725. reg += OMAP4_GPIO_IRQSTATUSSET0;
  726. else
  727. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  728. l = gpio_mask;
  729. break;
  730. #endif
  731. default:
  732. WARN_ON(1);
  733. return;
  734. }
  735. __raw_writel(l, reg);
  736. }
  737. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  738. {
  739. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio), enable);
  740. }
  741. /*
  742. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  743. * 1510 does not seem to have a wake-up register. If JTAG is connected
  744. * to the target, system will wake up always on GPIO events. While
  745. * system is running all registered GPIO interrupts need to have wake-up
  746. * enabled. When system is suspended, only selected GPIO interrupts need
  747. * to have wake-up enabled.
  748. */
  749. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  750. {
  751. unsigned long uninitialized_var(flags);
  752. switch (bank->method) {
  753. #ifdef CONFIG_ARCH_OMAP16XX
  754. case METHOD_MPUIO:
  755. case METHOD_GPIO_1610:
  756. spin_lock_irqsave(&bank->lock, flags);
  757. if (enable)
  758. bank->suspend_wakeup |= (1 << gpio);
  759. else
  760. bank->suspend_wakeup &= ~(1 << gpio);
  761. spin_unlock_irqrestore(&bank->lock, flags);
  762. return 0;
  763. #endif
  764. #ifdef CONFIG_ARCH_OMAP2PLUS
  765. case METHOD_GPIO_24XX:
  766. case METHOD_GPIO_44XX:
  767. if (bank->non_wakeup_gpios & (1 << gpio)) {
  768. printk(KERN_ERR "Unable to modify wakeup on "
  769. "non-wakeup GPIO%d\n",
  770. (bank - gpio_bank) * bank->width + gpio);
  771. return -EINVAL;
  772. }
  773. spin_lock_irqsave(&bank->lock, flags);
  774. if (enable)
  775. bank->suspend_wakeup |= (1 << gpio);
  776. else
  777. bank->suspend_wakeup &= ~(1 << gpio);
  778. spin_unlock_irqrestore(&bank->lock, flags);
  779. return 0;
  780. #endif
  781. default:
  782. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  783. bank->method);
  784. return -EINVAL;
  785. }
  786. }
  787. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  788. {
  789. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  790. _set_gpio_irqenable(bank, gpio, 0);
  791. _clear_gpio_irqstatus(bank, gpio);
  792. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  793. }
  794. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  795. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  796. {
  797. unsigned int gpio = d->irq - IH_GPIO_BASE;
  798. struct gpio_bank *bank;
  799. int retval;
  800. if (check_gpio(gpio) < 0)
  801. return -ENODEV;
  802. bank = irq_data_get_irq_chip_data(d);
  803. retval = _set_gpio_wakeup(bank, GPIO_INDEX(bank, gpio), enable);
  804. return retval;
  805. }
  806. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  807. {
  808. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  809. unsigned long flags;
  810. spin_lock_irqsave(&bank->lock, flags);
  811. /* Set trigger to none. You need to enable the desired trigger with
  812. * request_irq() or set_irq_type().
  813. */
  814. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  815. #ifdef CONFIG_ARCH_OMAP15XX
  816. if (bank->method == METHOD_GPIO_1510) {
  817. void __iomem *reg;
  818. /* Claim the pin for MPU */
  819. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  820. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  821. }
  822. #endif
  823. if (!cpu_class_is_omap1()) {
  824. if (!bank->mod_usage) {
  825. void __iomem *reg = bank->base;
  826. u32 ctrl;
  827. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  828. reg += OMAP24XX_GPIO_CTRL;
  829. else if (cpu_is_omap44xx())
  830. reg += OMAP4_GPIO_CTRL;
  831. ctrl = __raw_readl(reg);
  832. /* Module is enabled, clocks are not gated */
  833. ctrl &= 0xFFFFFFFE;
  834. __raw_writel(ctrl, reg);
  835. }
  836. bank->mod_usage |= 1 << offset;
  837. }
  838. spin_unlock_irqrestore(&bank->lock, flags);
  839. return 0;
  840. }
  841. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  842. {
  843. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  844. unsigned long flags;
  845. spin_lock_irqsave(&bank->lock, flags);
  846. #ifdef CONFIG_ARCH_OMAP16XX
  847. if (bank->method == METHOD_GPIO_1610) {
  848. /* Disable wake-up during idle for dynamic tick */
  849. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  850. __raw_writel(1 << offset, reg);
  851. }
  852. #endif
  853. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  854. if (bank->method == METHOD_GPIO_24XX) {
  855. /* Disable wake-up during idle for dynamic tick */
  856. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  857. __raw_writel(1 << offset, reg);
  858. }
  859. #endif
  860. #ifdef CONFIG_ARCH_OMAP4
  861. if (bank->method == METHOD_GPIO_44XX) {
  862. /* Disable wake-up during idle for dynamic tick */
  863. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  864. __raw_writel(1 << offset, reg);
  865. }
  866. #endif
  867. if (!cpu_class_is_omap1()) {
  868. bank->mod_usage &= ~(1 << offset);
  869. if (!bank->mod_usage) {
  870. void __iomem *reg = bank->base;
  871. u32 ctrl;
  872. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  873. reg += OMAP24XX_GPIO_CTRL;
  874. else if (cpu_is_omap44xx())
  875. reg += OMAP4_GPIO_CTRL;
  876. ctrl = __raw_readl(reg);
  877. /* Module is disabled, clocks are gated */
  878. ctrl |= 1;
  879. __raw_writel(ctrl, reg);
  880. }
  881. }
  882. _reset_gpio(bank, bank->chip.base + offset);
  883. spin_unlock_irqrestore(&bank->lock, flags);
  884. }
  885. /*
  886. * We need to unmask the GPIO bank interrupt as soon as possible to
  887. * avoid missing GPIO interrupts for other lines in the bank.
  888. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  889. * in the bank to avoid missing nested interrupts for a GPIO line.
  890. * If we wait to unmask individual GPIO lines in the bank after the
  891. * line's interrupt handler has been run, we may miss some nested
  892. * interrupts.
  893. */
  894. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  895. {
  896. void __iomem *isr_reg = NULL;
  897. u32 isr;
  898. unsigned int gpio_irq, gpio_index;
  899. struct gpio_bank *bank;
  900. u32 retrigger = 0;
  901. int unmasked = 0;
  902. struct irq_chip *chip = irq_desc_get_chip(desc);
  903. chained_irq_enter(chip, desc);
  904. bank = irq_get_handler_data(irq);
  905. #ifdef CONFIG_ARCH_OMAP1
  906. if (bank->method == METHOD_MPUIO)
  907. isr_reg = bank->base +
  908. OMAP_MPUIO_GPIO_INT / bank->stride;
  909. #endif
  910. #ifdef CONFIG_ARCH_OMAP15XX
  911. if (bank->method == METHOD_GPIO_1510)
  912. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  913. #endif
  914. #if defined(CONFIG_ARCH_OMAP16XX)
  915. if (bank->method == METHOD_GPIO_1610)
  916. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  917. #endif
  918. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  919. if (bank->method == METHOD_GPIO_7XX)
  920. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  921. #endif
  922. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  923. if (bank->method == METHOD_GPIO_24XX)
  924. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  925. #endif
  926. #if defined(CONFIG_ARCH_OMAP4)
  927. if (bank->method == METHOD_GPIO_44XX)
  928. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  929. #endif
  930. if (WARN_ON(!isr_reg))
  931. goto exit;
  932. while(1) {
  933. u32 isr_saved, level_mask = 0;
  934. u32 enabled;
  935. enabled = _get_gpio_irqbank_mask(bank);
  936. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  937. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  938. isr &= 0x0000ffff;
  939. if (cpu_class_is_omap2()) {
  940. level_mask = bank->level_mask & enabled;
  941. }
  942. /* clear edge sensitive interrupts before handler(s) are
  943. called so that we don't miss any interrupt occurred while
  944. executing them */
  945. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  946. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  947. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  948. /* if there is only edge sensitive GPIO pin interrupts
  949. configured, we could unmask GPIO bank interrupt immediately */
  950. if (!level_mask && !unmasked) {
  951. unmasked = 1;
  952. chained_irq_exit(chip, desc);
  953. }
  954. isr |= retrigger;
  955. retrigger = 0;
  956. if (!isr)
  957. break;
  958. gpio_irq = bank->virtual_irq_start;
  959. for (; isr != 0; isr >>= 1, gpio_irq++) {
  960. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  961. if (!(isr & 1))
  962. continue;
  963. #ifdef CONFIG_ARCH_OMAP1
  964. /*
  965. * Some chips can't respond to both rising and falling
  966. * at the same time. If this irq was requested with
  967. * both flags, we need to flip the ICR data for the IRQ
  968. * to respond to the IRQ for the opposite direction.
  969. * This will be indicated in the bank toggle_mask.
  970. */
  971. if (bank->toggle_mask & (1 << gpio_index))
  972. _toggle_gpio_edge_triggering(bank, gpio_index);
  973. #endif
  974. generic_handle_irq(gpio_irq);
  975. }
  976. }
  977. /* if bank has any level sensitive GPIO pin interrupt
  978. configured, we must unmask the bank interrupt only after
  979. handler(s) are executed in order to avoid spurious bank
  980. interrupt */
  981. exit:
  982. if (!unmasked)
  983. chained_irq_exit(chip, desc);
  984. }
  985. static void gpio_irq_shutdown(struct irq_data *d)
  986. {
  987. unsigned int gpio = d->irq - IH_GPIO_BASE;
  988. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  989. unsigned long flags;
  990. spin_lock_irqsave(&bank->lock, flags);
  991. _reset_gpio(bank, gpio);
  992. spin_unlock_irqrestore(&bank->lock, flags);
  993. }
  994. static void gpio_ack_irq(struct irq_data *d)
  995. {
  996. unsigned int gpio = d->irq - IH_GPIO_BASE;
  997. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  998. _clear_gpio_irqstatus(bank, gpio);
  999. }
  1000. static void gpio_mask_irq(struct irq_data *d)
  1001. {
  1002. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1003. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1004. unsigned long flags;
  1005. spin_lock_irqsave(&bank->lock, flags);
  1006. _set_gpio_irqenable(bank, gpio, 0);
  1007. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  1008. spin_unlock_irqrestore(&bank->lock, flags);
  1009. }
  1010. static void gpio_unmask_irq(struct irq_data *d)
  1011. {
  1012. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1013. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1014. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  1015. u32 trigger = irqd_get_trigger_type(d);
  1016. unsigned long flags;
  1017. spin_lock_irqsave(&bank->lock, flags);
  1018. if (trigger)
  1019. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  1020. /* For level-triggered GPIOs, the clearing must be done after
  1021. * the HW source is cleared, thus after the handler has run */
  1022. if (bank->level_mask & irq_mask) {
  1023. _set_gpio_irqenable(bank, gpio, 0);
  1024. _clear_gpio_irqstatus(bank, gpio);
  1025. }
  1026. _set_gpio_irqenable(bank, gpio, 1);
  1027. spin_unlock_irqrestore(&bank->lock, flags);
  1028. }
  1029. static struct irq_chip gpio_irq_chip = {
  1030. .name = "GPIO",
  1031. .irq_shutdown = gpio_irq_shutdown,
  1032. .irq_ack = gpio_ack_irq,
  1033. .irq_mask = gpio_mask_irq,
  1034. .irq_unmask = gpio_unmask_irq,
  1035. .irq_set_type = gpio_irq_type,
  1036. .irq_set_wake = gpio_wake_enable,
  1037. };
  1038. /*---------------------------------------------------------------------*/
  1039. #ifdef CONFIG_ARCH_OMAP1
  1040. /* MPUIO uses the always-on 32k clock */
  1041. static void mpuio_ack_irq(struct irq_data *d)
  1042. {
  1043. /* The ISR is reset automatically, so do nothing here. */
  1044. }
  1045. static void mpuio_mask_irq(struct irq_data *d)
  1046. {
  1047. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  1048. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1049. _set_gpio_irqenable(bank, gpio, 0);
  1050. }
  1051. static void mpuio_unmask_irq(struct irq_data *d)
  1052. {
  1053. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  1054. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1055. _set_gpio_irqenable(bank, gpio, 1);
  1056. }
  1057. static struct irq_chip mpuio_irq_chip = {
  1058. .name = "MPUIO",
  1059. .irq_ack = mpuio_ack_irq,
  1060. .irq_mask = mpuio_mask_irq,
  1061. .irq_unmask = mpuio_unmask_irq,
  1062. .irq_set_type = gpio_irq_type,
  1063. #ifdef CONFIG_ARCH_OMAP16XX
  1064. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1065. .irq_set_wake = gpio_wake_enable,
  1066. #endif
  1067. };
  1068. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1069. #ifdef CONFIG_ARCH_OMAP16XX
  1070. #include <linux/platform_device.h>
  1071. static int omap_mpuio_suspend_noirq(struct device *dev)
  1072. {
  1073. struct platform_device *pdev = to_platform_device(dev);
  1074. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1075. void __iomem *mask_reg = bank->base +
  1076. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1077. unsigned long flags;
  1078. spin_lock_irqsave(&bank->lock, flags);
  1079. bank->saved_wakeup = __raw_readl(mask_reg);
  1080. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1081. spin_unlock_irqrestore(&bank->lock, flags);
  1082. return 0;
  1083. }
  1084. static int omap_mpuio_resume_noirq(struct device *dev)
  1085. {
  1086. struct platform_device *pdev = to_platform_device(dev);
  1087. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1088. void __iomem *mask_reg = bank->base +
  1089. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1090. unsigned long flags;
  1091. spin_lock_irqsave(&bank->lock, flags);
  1092. __raw_writel(bank->saved_wakeup, mask_reg);
  1093. spin_unlock_irqrestore(&bank->lock, flags);
  1094. return 0;
  1095. }
  1096. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1097. .suspend_noirq = omap_mpuio_suspend_noirq,
  1098. .resume_noirq = omap_mpuio_resume_noirq,
  1099. };
  1100. /* use platform_driver for this. */
  1101. static struct platform_driver omap_mpuio_driver = {
  1102. .driver = {
  1103. .name = "mpuio",
  1104. .pm = &omap_mpuio_dev_pm_ops,
  1105. },
  1106. };
  1107. static struct platform_device omap_mpuio_device = {
  1108. .name = "mpuio",
  1109. .id = -1,
  1110. .dev = {
  1111. .driver = &omap_mpuio_driver.driver,
  1112. }
  1113. /* could list the /proc/iomem resources */
  1114. };
  1115. static inline void mpuio_init(void)
  1116. {
  1117. struct gpio_bank *bank = &gpio_bank[0];
  1118. platform_set_drvdata(&omap_mpuio_device, bank);
  1119. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1120. (void) platform_device_register(&omap_mpuio_device);
  1121. }
  1122. #else
  1123. static inline void mpuio_init(void) {}
  1124. #endif /* 16xx */
  1125. #else
  1126. extern struct irq_chip mpuio_irq_chip;
  1127. #define bank_is_mpuio(bank) 0
  1128. static inline void mpuio_init(void) {}
  1129. #endif
  1130. /*---------------------------------------------------------------------*/
  1131. /* REVISIT these are stupid implementations! replace by ones that
  1132. * don't switch on METHOD_* and which mostly avoid spinlocks
  1133. */
  1134. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1135. {
  1136. struct gpio_bank *bank;
  1137. unsigned long flags;
  1138. bank = container_of(chip, struct gpio_bank, chip);
  1139. spin_lock_irqsave(&bank->lock, flags);
  1140. _set_gpio_direction(bank, offset, 1);
  1141. spin_unlock_irqrestore(&bank->lock, flags);
  1142. return 0;
  1143. }
  1144. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1145. {
  1146. void __iomem *reg = bank->base;
  1147. switch (bank->method) {
  1148. case METHOD_MPUIO:
  1149. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  1150. break;
  1151. case METHOD_GPIO_1510:
  1152. reg += OMAP1510_GPIO_DIR_CONTROL;
  1153. break;
  1154. case METHOD_GPIO_1610:
  1155. reg += OMAP1610_GPIO_DIRECTION;
  1156. break;
  1157. case METHOD_GPIO_7XX:
  1158. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1159. break;
  1160. case METHOD_GPIO_24XX:
  1161. reg += OMAP24XX_GPIO_OE;
  1162. break;
  1163. case METHOD_GPIO_44XX:
  1164. reg += OMAP4_GPIO_OE;
  1165. break;
  1166. default:
  1167. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1168. return -EINVAL;
  1169. }
  1170. return __raw_readl(reg) & mask;
  1171. }
  1172. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1173. {
  1174. struct gpio_bank *bank;
  1175. void __iomem *reg;
  1176. int gpio;
  1177. u32 mask;
  1178. gpio = chip->base + offset;
  1179. bank = container_of(chip, struct gpio_bank, chip);
  1180. reg = bank->base;
  1181. mask = GPIO_BIT(bank, gpio);
  1182. if (gpio_is_input(bank, mask))
  1183. return _get_gpio_datain(bank, gpio);
  1184. else
  1185. return _get_gpio_dataout(bank, gpio);
  1186. }
  1187. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1188. {
  1189. struct gpio_bank *bank;
  1190. unsigned long flags;
  1191. bank = container_of(chip, struct gpio_bank, chip);
  1192. spin_lock_irqsave(&bank->lock, flags);
  1193. _set_gpio_dataout(bank, offset, value);
  1194. _set_gpio_direction(bank, offset, 0);
  1195. spin_unlock_irqrestore(&bank->lock, flags);
  1196. return 0;
  1197. }
  1198. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  1199. unsigned debounce)
  1200. {
  1201. struct gpio_bank *bank;
  1202. unsigned long flags;
  1203. bank = container_of(chip, struct gpio_bank, chip);
  1204. if (!bank->dbck) {
  1205. bank->dbck = clk_get(bank->dev, "dbclk");
  1206. if (IS_ERR(bank->dbck))
  1207. dev_err(bank->dev, "Could not get gpio dbck\n");
  1208. }
  1209. spin_lock_irqsave(&bank->lock, flags);
  1210. _set_gpio_debounce(bank, offset, debounce);
  1211. spin_unlock_irqrestore(&bank->lock, flags);
  1212. return 0;
  1213. }
  1214. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1215. {
  1216. struct gpio_bank *bank;
  1217. unsigned long flags;
  1218. bank = container_of(chip, struct gpio_bank, chip);
  1219. spin_lock_irqsave(&bank->lock, flags);
  1220. _set_gpio_dataout(bank, offset, value);
  1221. spin_unlock_irqrestore(&bank->lock, flags);
  1222. }
  1223. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1224. {
  1225. struct gpio_bank *bank;
  1226. bank = container_of(chip, struct gpio_bank, chip);
  1227. return bank->virtual_irq_start + offset;
  1228. }
  1229. /*---------------------------------------------------------------------*/
  1230. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  1231. {
  1232. u32 rev;
  1233. if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
  1234. rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
  1235. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1236. rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
  1237. else if (cpu_is_omap44xx())
  1238. rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
  1239. else
  1240. return;
  1241. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1242. (rev >> 4) & 0x0f, rev & 0x0f);
  1243. }
  1244. /* This lock class tells lockdep that GPIO irqs are in a different
  1245. * category than their parents, so it won't report false recursion.
  1246. */
  1247. static struct lock_class_key gpio_lock_class;
  1248. static inline int init_gpio_info(struct platform_device *pdev)
  1249. {
  1250. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  1251. gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
  1252. GFP_KERNEL);
  1253. if (!gpio_bank) {
  1254. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  1255. return -ENOMEM;
  1256. }
  1257. return 0;
  1258. }
  1259. /* TODO: Cleanup cpu_is_* checks */
  1260. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  1261. {
  1262. if (cpu_class_is_omap2()) {
  1263. if (cpu_is_omap44xx()) {
  1264. __raw_writel(0xffffffff, bank->base +
  1265. OMAP4_GPIO_IRQSTATUSCLR0);
  1266. __raw_writel(0x00000000, bank->base +
  1267. OMAP4_GPIO_DEBOUNCENABLE);
  1268. /* Initialize interface clk ungated, module enabled */
  1269. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1270. } else if (cpu_is_omap34xx()) {
  1271. __raw_writel(0x00000000, bank->base +
  1272. OMAP24XX_GPIO_IRQENABLE1);
  1273. __raw_writel(0xffffffff, bank->base +
  1274. OMAP24XX_GPIO_IRQSTATUS1);
  1275. __raw_writel(0x00000000, bank->base +
  1276. OMAP24XX_GPIO_DEBOUNCE_EN);
  1277. /* Initialize interface clk ungated, module enabled */
  1278. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1279. } else if (cpu_is_omap24xx()) {
  1280. static const u32 non_wakeup_gpios[] = {
  1281. 0xe203ffc0, 0x08700040
  1282. };
  1283. if (id < ARRAY_SIZE(non_wakeup_gpios))
  1284. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  1285. }
  1286. } else if (cpu_class_is_omap1()) {
  1287. if (bank_is_mpuio(bank))
  1288. __raw_writew(0xffff, bank->base +
  1289. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  1290. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1291. __raw_writew(0xffff, bank->base
  1292. + OMAP1510_GPIO_INT_MASK);
  1293. __raw_writew(0x0000, bank->base
  1294. + OMAP1510_GPIO_INT_STATUS);
  1295. }
  1296. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1297. __raw_writew(0x0000, bank->base
  1298. + OMAP1610_GPIO_IRQENABLE1);
  1299. __raw_writew(0xffff, bank->base
  1300. + OMAP1610_GPIO_IRQSTATUS1);
  1301. __raw_writew(0x0014, bank->base
  1302. + OMAP1610_GPIO_SYSCONFIG);
  1303. /*
  1304. * Enable system clock for GPIO module.
  1305. * The CAM_CLK_CTRL *is* really the right place.
  1306. */
  1307. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  1308. ULPD_CAM_CLK_CTRL);
  1309. }
  1310. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1311. __raw_writel(0xffffffff, bank->base
  1312. + OMAP7XX_GPIO_INT_MASK);
  1313. __raw_writel(0x00000000, bank->base
  1314. + OMAP7XX_GPIO_INT_STATUS);
  1315. }
  1316. }
  1317. }
  1318. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  1319. {
  1320. int j;
  1321. static int gpio;
  1322. bank->mod_usage = 0;
  1323. /*
  1324. * REVISIT eventually switch from OMAP-specific gpio structs
  1325. * over to the generic ones
  1326. */
  1327. bank->chip.request = omap_gpio_request;
  1328. bank->chip.free = omap_gpio_free;
  1329. bank->chip.direction_input = gpio_input;
  1330. bank->chip.get = gpio_get;
  1331. bank->chip.direction_output = gpio_output;
  1332. bank->chip.set_debounce = gpio_debounce;
  1333. bank->chip.set = gpio_set;
  1334. bank->chip.to_irq = gpio_2irq;
  1335. if (bank_is_mpuio(bank)) {
  1336. bank->chip.label = "mpuio";
  1337. #ifdef CONFIG_ARCH_OMAP16XX
  1338. bank->chip.dev = &omap_mpuio_device.dev;
  1339. #endif
  1340. bank->chip.base = OMAP_MPUIO(0);
  1341. } else {
  1342. bank->chip.label = "gpio";
  1343. bank->chip.base = gpio;
  1344. gpio += bank->width;
  1345. }
  1346. bank->chip.ngpio = bank->width;
  1347. gpiochip_add(&bank->chip);
  1348. for (j = bank->virtual_irq_start;
  1349. j < bank->virtual_irq_start + bank->width; j++) {
  1350. irq_set_lockdep_class(j, &gpio_lock_class);
  1351. irq_set_chip_data(j, bank);
  1352. if (bank_is_mpuio(bank))
  1353. irq_set_chip(j, &mpuio_irq_chip);
  1354. else
  1355. irq_set_chip(j, &gpio_irq_chip);
  1356. irq_set_handler(j, handle_simple_irq);
  1357. set_irq_flags(j, IRQF_VALID);
  1358. }
  1359. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  1360. irq_set_handler_data(bank->irq, bank);
  1361. }
  1362. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  1363. {
  1364. static int gpio_init_done;
  1365. struct omap_gpio_platform_data *pdata;
  1366. struct resource *res;
  1367. int id;
  1368. struct gpio_bank *bank;
  1369. if (!pdev->dev.platform_data)
  1370. return -EINVAL;
  1371. pdata = pdev->dev.platform_data;
  1372. if (!gpio_init_done) {
  1373. int ret;
  1374. ret = init_gpio_info(pdev);
  1375. if (ret)
  1376. return ret;
  1377. }
  1378. id = pdev->id;
  1379. bank = &gpio_bank[id];
  1380. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1381. if (unlikely(!res)) {
  1382. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
  1383. return -ENODEV;
  1384. }
  1385. bank->irq = res->start;
  1386. bank->virtual_irq_start = pdata->virtual_irq_start;
  1387. bank->method = pdata->bank_type;
  1388. bank->dev = &pdev->dev;
  1389. bank->dbck_flag = pdata->dbck_flag;
  1390. bank->stride = pdata->bank_stride;
  1391. bank->width = pdata->bank_width;
  1392. spin_lock_init(&bank->lock);
  1393. /* Static mapping, never released */
  1394. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1395. if (unlikely(!res)) {
  1396. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
  1397. return -ENODEV;
  1398. }
  1399. bank->base = ioremap(res->start, resource_size(res));
  1400. if (!bank->base) {
  1401. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
  1402. return -ENOMEM;
  1403. }
  1404. pm_runtime_enable(bank->dev);
  1405. pm_runtime_get_sync(bank->dev);
  1406. omap_gpio_mod_init(bank, id);
  1407. omap_gpio_chip_init(bank);
  1408. omap_gpio_show_rev(bank);
  1409. if (!gpio_init_done)
  1410. gpio_init_done = 1;
  1411. return 0;
  1412. }
  1413. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1414. static int omap_gpio_suspend(void)
  1415. {
  1416. int i;
  1417. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1418. return 0;
  1419. for (i = 0; i < gpio_bank_count; i++) {
  1420. struct gpio_bank *bank = &gpio_bank[i];
  1421. void __iomem *wake_status;
  1422. void __iomem *wake_clear;
  1423. void __iomem *wake_set;
  1424. unsigned long flags;
  1425. switch (bank->method) {
  1426. #ifdef CONFIG_ARCH_OMAP16XX
  1427. case METHOD_GPIO_1610:
  1428. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1429. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1430. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1431. break;
  1432. #endif
  1433. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1434. case METHOD_GPIO_24XX:
  1435. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1436. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1437. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1438. break;
  1439. #endif
  1440. #ifdef CONFIG_ARCH_OMAP4
  1441. case METHOD_GPIO_44XX:
  1442. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1443. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1444. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1445. break;
  1446. #endif
  1447. default:
  1448. continue;
  1449. }
  1450. spin_lock_irqsave(&bank->lock, flags);
  1451. bank->saved_wakeup = __raw_readl(wake_status);
  1452. __raw_writel(0xffffffff, wake_clear);
  1453. __raw_writel(bank->suspend_wakeup, wake_set);
  1454. spin_unlock_irqrestore(&bank->lock, flags);
  1455. }
  1456. return 0;
  1457. }
  1458. static void omap_gpio_resume(void)
  1459. {
  1460. int i;
  1461. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1462. return;
  1463. for (i = 0; i < gpio_bank_count; i++) {
  1464. struct gpio_bank *bank = &gpio_bank[i];
  1465. void __iomem *wake_clear;
  1466. void __iomem *wake_set;
  1467. unsigned long flags;
  1468. switch (bank->method) {
  1469. #ifdef CONFIG_ARCH_OMAP16XX
  1470. case METHOD_GPIO_1610:
  1471. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1472. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1473. break;
  1474. #endif
  1475. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1476. case METHOD_GPIO_24XX:
  1477. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1478. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1479. break;
  1480. #endif
  1481. #ifdef CONFIG_ARCH_OMAP4
  1482. case METHOD_GPIO_44XX:
  1483. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1484. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1485. break;
  1486. #endif
  1487. default:
  1488. continue;
  1489. }
  1490. spin_lock_irqsave(&bank->lock, flags);
  1491. __raw_writel(0xffffffff, wake_clear);
  1492. __raw_writel(bank->saved_wakeup, wake_set);
  1493. spin_unlock_irqrestore(&bank->lock, flags);
  1494. }
  1495. }
  1496. static struct syscore_ops omap_gpio_syscore_ops = {
  1497. .suspend = omap_gpio_suspend,
  1498. .resume = omap_gpio_resume,
  1499. };
  1500. #endif
  1501. #ifdef CONFIG_ARCH_OMAP2PLUS
  1502. static int workaround_enabled;
  1503. void omap2_gpio_prepare_for_idle(int off_mode)
  1504. {
  1505. int i, c = 0;
  1506. int min = 0;
  1507. if (cpu_is_omap34xx())
  1508. min = 1;
  1509. for (i = min; i < gpio_bank_count; i++) {
  1510. struct gpio_bank *bank = &gpio_bank[i];
  1511. u32 l1 = 0, l2 = 0;
  1512. int j;
  1513. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1514. clk_disable(bank->dbck);
  1515. if (!off_mode)
  1516. continue;
  1517. /* If going to OFF, remove triggering for all
  1518. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1519. * generated. See OMAP2420 Errata item 1.101. */
  1520. if (!(bank->enabled_non_wakeup_gpios))
  1521. continue;
  1522. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1523. bank->saved_datain = __raw_readl(bank->base +
  1524. OMAP24XX_GPIO_DATAIN);
  1525. l1 = __raw_readl(bank->base +
  1526. OMAP24XX_GPIO_FALLINGDETECT);
  1527. l2 = __raw_readl(bank->base +
  1528. OMAP24XX_GPIO_RISINGDETECT);
  1529. }
  1530. if (cpu_is_omap44xx()) {
  1531. bank->saved_datain = __raw_readl(bank->base +
  1532. OMAP4_GPIO_DATAIN);
  1533. l1 = __raw_readl(bank->base +
  1534. OMAP4_GPIO_FALLINGDETECT);
  1535. l2 = __raw_readl(bank->base +
  1536. OMAP4_GPIO_RISINGDETECT);
  1537. }
  1538. bank->saved_fallingdetect = l1;
  1539. bank->saved_risingdetect = l2;
  1540. l1 &= ~bank->enabled_non_wakeup_gpios;
  1541. l2 &= ~bank->enabled_non_wakeup_gpios;
  1542. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1543. __raw_writel(l1, bank->base +
  1544. OMAP24XX_GPIO_FALLINGDETECT);
  1545. __raw_writel(l2, bank->base +
  1546. OMAP24XX_GPIO_RISINGDETECT);
  1547. }
  1548. if (cpu_is_omap44xx()) {
  1549. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1550. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1551. }
  1552. c++;
  1553. }
  1554. if (!c) {
  1555. workaround_enabled = 0;
  1556. return;
  1557. }
  1558. workaround_enabled = 1;
  1559. }
  1560. void omap2_gpio_resume_after_idle(void)
  1561. {
  1562. int i;
  1563. int min = 0;
  1564. if (cpu_is_omap34xx())
  1565. min = 1;
  1566. for (i = min; i < gpio_bank_count; i++) {
  1567. struct gpio_bank *bank = &gpio_bank[i];
  1568. u32 l = 0, gen, gen0, gen1;
  1569. int j;
  1570. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1571. clk_enable(bank->dbck);
  1572. if (!workaround_enabled)
  1573. continue;
  1574. if (!(bank->enabled_non_wakeup_gpios))
  1575. continue;
  1576. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1577. __raw_writel(bank->saved_fallingdetect,
  1578. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1579. __raw_writel(bank->saved_risingdetect,
  1580. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1581. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1582. }
  1583. if (cpu_is_omap44xx()) {
  1584. __raw_writel(bank->saved_fallingdetect,
  1585. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1586. __raw_writel(bank->saved_risingdetect,
  1587. bank->base + OMAP4_GPIO_RISINGDETECT);
  1588. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1589. }
  1590. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1591. * state. If so, generate an IRQ by software. This is
  1592. * horribly racy, but it's the best we can do to work around
  1593. * this silicon bug. */
  1594. l ^= bank->saved_datain;
  1595. l &= bank->enabled_non_wakeup_gpios;
  1596. /*
  1597. * No need to generate IRQs for the rising edge for gpio IRQs
  1598. * configured with falling edge only; and vice versa.
  1599. */
  1600. gen0 = l & bank->saved_fallingdetect;
  1601. gen0 &= bank->saved_datain;
  1602. gen1 = l & bank->saved_risingdetect;
  1603. gen1 &= ~(bank->saved_datain);
  1604. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1605. gen = l & (~(bank->saved_fallingdetect) &
  1606. ~(bank->saved_risingdetect));
  1607. /* Consider all GPIO IRQs needed to be updated */
  1608. gen |= gen0 | gen1;
  1609. if (gen) {
  1610. u32 old0, old1;
  1611. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1612. old0 = __raw_readl(bank->base +
  1613. OMAP24XX_GPIO_LEVELDETECT0);
  1614. old1 = __raw_readl(bank->base +
  1615. OMAP24XX_GPIO_LEVELDETECT1);
  1616. __raw_writel(old0 | gen, bank->base +
  1617. OMAP24XX_GPIO_LEVELDETECT0);
  1618. __raw_writel(old1 | gen, bank->base +
  1619. OMAP24XX_GPIO_LEVELDETECT1);
  1620. __raw_writel(old0, bank->base +
  1621. OMAP24XX_GPIO_LEVELDETECT0);
  1622. __raw_writel(old1, bank->base +
  1623. OMAP24XX_GPIO_LEVELDETECT1);
  1624. }
  1625. if (cpu_is_omap44xx()) {
  1626. old0 = __raw_readl(bank->base +
  1627. OMAP4_GPIO_LEVELDETECT0);
  1628. old1 = __raw_readl(bank->base +
  1629. OMAP4_GPIO_LEVELDETECT1);
  1630. __raw_writel(old0 | l, bank->base +
  1631. OMAP4_GPIO_LEVELDETECT0);
  1632. __raw_writel(old1 | l, bank->base +
  1633. OMAP4_GPIO_LEVELDETECT1);
  1634. __raw_writel(old0, bank->base +
  1635. OMAP4_GPIO_LEVELDETECT0);
  1636. __raw_writel(old1, bank->base +
  1637. OMAP4_GPIO_LEVELDETECT1);
  1638. }
  1639. }
  1640. }
  1641. }
  1642. #endif
  1643. #ifdef CONFIG_ARCH_OMAP3
  1644. /* save the registers of bank 2-6 */
  1645. void omap_gpio_save_context(void)
  1646. {
  1647. int i;
  1648. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1649. for (i = 1; i < gpio_bank_count; i++) {
  1650. struct gpio_bank *bank = &gpio_bank[i];
  1651. gpio_context[i].irqenable1 =
  1652. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1653. gpio_context[i].irqenable2 =
  1654. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1655. gpio_context[i].wake_en =
  1656. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1657. gpio_context[i].ctrl =
  1658. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1659. gpio_context[i].oe =
  1660. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1661. gpio_context[i].leveldetect0 =
  1662. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1663. gpio_context[i].leveldetect1 =
  1664. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1665. gpio_context[i].risingdetect =
  1666. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1667. gpio_context[i].fallingdetect =
  1668. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1669. gpio_context[i].dataout =
  1670. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1671. }
  1672. }
  1673. /* restore the required registers of bank 2-6 */
  1674. void omap_gpio_restore_context(void)
  1675. {
  1676. int i;
  1677. for (i = 1; i < gpio_bank_count; i++) {
  1678. struct gpio_bank *bank = &gpio_bank[i];
  1679. __raw_writel(gpio_context[i].irqenable1,
  1680. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1681. __raw_writel(gpio_context[i].irqenable2,
  1682. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1683. __raw_writel(gpio_context[i].wake_en,
  1684. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1685. __raw_writel(gpio_context[i].ctrl,
  1686. bank->base + OMAP24XX_GPIO_CTRL);
  1687. __raw_writel(gpio_context[i].oe,
  1688. bank->base + OMAP24XX_GPIO_OE);
  1689. __raw_writel(gpio_context[i].leveldetect0,
  1690. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1691. __raw_writel(gpio_context[i].leveldetect1,
  1692. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1693. __raw_writel(gpio_context[i].risingdetect,
  1694. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1695. __raw_writel(gpio_context[i].fallingdetect,
  1696. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1697. __raw_writel(gpio_context[i].dataout,
  1698. bank->base + OMAP24XX_GPIO_DATAOUT);
  1699. }
  1700. }
  1701. #endif
  1702. static struct platform_driver omap_gpio_driver = {
  1703. .probe = omap_gpio_probe,
  1704. .driver = {
  1705. .name = "omap_gpio",
  1706. },
  1707. };
  1708. /*
  1709. * gpio driver register needs to be done before
  1710. * machine_init functions access gpio APIs.
  1711. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1712. */
  1713. static int __init omap_gpio_drv_reg(void)
  1714. {
  1715. return platform_driver_register(&omap_gpio_driver);
  1716. }
  1717. postcore_initcall(omap_gpio_drv_reg);
  1718. static int __init omap_gpio_sysinit(void)
  1719. {
  1720. mpuio_init();
  1721. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1722. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1723. register_syscore_ops(&omap_gpio_syscore_ops);
  1724. #endif
  1725. return 0;
  1726. }
  1727. arch_initcall(omap_gpio_sysinit);