sky2.c 115 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.20"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static const struct pci_device_id sky2_id_table[] = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { 0 }
  121. };
  122. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  123. /* Avoid conditionals by using array */
  124. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  125. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  126. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  127. /* This driver supports yukon2 chipset only */
  128. static const char *yukon2_name[] = {
  129. "XL", /* 0xb3 */
  130. "EC Ultra", /* 0xb4 */
  131. "Extreme", /* 0xb5 */
  132. "EC", /* 0xb6 */
  133. "FE", /* 0xb7 */
  134. "FE+", /* 0xb8 */
  135. };
  136. static void sky2_set_multicast(struct net_device *dev);
  137. /* Access to PHY via serial interconnect */
  138. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  139. {
  140. int i;
  141. gma_write16(hw, port, GM_SMI_DATA, val);
  142. gma_write16(hw, port, GM_SMI_CTRL,
  143. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  144. for (i = 0; i < PHY_RETRIES; i++) {
  145. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  146. if (ctrl == 0xffff)
  147. goto io_error;
  148. if (!(ctrl & GM_SMI_CT_BUSY))
  149. return 0;
  150. udelay(10);
  151. }
  152. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  153. return -ETIMEDOUT;
  154. io_error:
  155. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  156. return -EIO;
  157. }
  158. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  159. {
  160. int i;
  161. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  162. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  163. for (i = 0; i < PHY_RETRIES; i++) {
  164. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  165. if (ctrl == 0xffff)
  166. goto io_error;
  167. if (ctrl & GM_SMI_CT_RD_VAL) {
  168. *val = gma_read16(hw, port, GM_SMI_DATA);
  169. return 0;
  170. }
  171. udelay(10);
  172. }
  173. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  174. return -ETIMEDOUT;
  175. io_error:
  176. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  177. return -EIO;
  178. }
  179. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  180. {
  181. u16 v;
  182. __gm_phy_read(hw, port, reg, &v);
  183. return v;
  184. }
  185. static void sky2_power_on(struct sky2_hw *hw)
  186. {
  187. /* switch power to VCC (WA for VAUX problem) */
  188. sky2_write8(hw, B0_POWER_CTRL,
  189. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  190. /* disable Core Clock Division, */
  191. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  192. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  193. /* enable bits are inverted */
  194. sky2_write8(hw, B2_Y2_CLK_GATE,
  195. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  196. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  197. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  198. else
  199. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  200. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  201. u32 reg;
  202. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  203. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  204. /* set all bits to 0 except bits 15..12 and 8 */
  205. reg &= P_ASPM_CONTROL_MSK;
  206. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  207. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  208. /* set all bits to 0 except bits 28 & 27 */
  209. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  210. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  211. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  212. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  213. reg = sky2_read32(hw, B2_GP_IO);
  214. reg |= GLB_GPIO_STAT_RACE_DIS;
  215. sky2_write32(hw, B2_GP_IO, reg);
  216. sky2_read32(hw, B2_GP_IO);
  217. }
  218. }
  219. static void sky2_power_aux(struct sky2_hw *hw)
  220. {
  221. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  222. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  223. else
  224. /* enable bits are inverted */
  225. sky2_write8(hw, B2_Y2_CLK_GATE,
  226. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  227. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  228. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  229. /* switch power to VAUX */
  230. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  231. sky2_write8(hw, B0_POWER_CTRL,
  232. (PC_VAUX_ENA | PC_VCC_ENA |
  233. PC_VAUX_ON | PC_VCC_OFF));
  234. }
  235. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  236. {
  237. u16 reg;
  238. /* disable all GMAC IRQ's */
  239. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  240. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  241. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  242. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  244. reg = gma_read16(hw, port, GM_RX_CTRL);
  245. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  246. gma_write16(hw, port, GM_RX_CTRL, reg);
  247. }
  248. /* flow control to advertise bits */
  249. static const u16 copper_fc_adv[] = {
  250. [FC_NONE] = 0,
  251. [FC_TX] = PHY_M_AN_ASP,
  252. [FC_RX] = PHY_M_AN_PC,
  253. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  254. };
  255. /* flow control to advertise bits when using 1000BaseX */
  256. static const u16 fiber_fc_adv[] = {
  257. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  258. [FC_TX] = PHY_M_P_ASYM_MD_X,
  259. [FC_RX] = PHY_M_P_SYM_MD_X,
  260. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  261. };
  262. /* flow control to GMA disable bits */
  263. static const u16 gm_fc_disable[] = {
  264. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  265. [FC_TX] = GM_GPCR_FC_RX_DIS,
  266. [FC_RX] = GM_GPCR_FC_TX_DIS,
  267. [FC_BOTH] = 0,
  268. };
  269. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  270. {
  271. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  272. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  273. if (sky2->autoneg == AUTONEG_ENABLE &&
  274. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  275. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  276. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  277. PHY_M_EC_MAC_S_MSK);
  278. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  279. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  280. if (hw->chip_id == CHIP_ID_YUKON_EC)
  281. /* set downshift counter to 3x and enable downshift */
  282. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  283. else
  284. /* set master & slave downshift counter to 1x */
  285. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  286. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  287. }
  288. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  289. if (sky2_is_copper(hw)) {
  290. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  291. /* enable automatic crossover */
  292. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  293. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  294. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  295. u16 spec;
  296. /* Enable Class A driver for FE+ A0 */
  297. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  298. spec |= PHY_M_FESC_SEL_CL_A;
  299. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  300. }
  301. } else {
  302. /* disable energy detect */
  303. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  304. /* enable automatic crossover */
  305. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  306. /* downshift on PHY 88E1112 and 88E1149 is changed */
  307. if (sky2->autoneg == AUTONEG_ENABLE
  308. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  309. /* set downshift counter to 3x and enable downshift */
  310. ctrl &= ~PHY_M_PC_DSC_MSK;
  311. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  312. }
  313. }
  314. } else {
  315. /* workaround for deviation #4.88 (CRC errors) */
  316. /* disable Automatic Crossover */
  317. ctrl &= ~PHY_M_PC_MDIX_MSK;
  318. }
  319. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  320. /* special setup for PHY 88E1112 Fiber */
  321. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  322. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  323. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  324. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  325. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  326. ctrl &= ~PHY_M_MAC_MD_MSK;
  327. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  328. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  329. if (hw->pmd_type == 'P') {
  330. /* select page 1 to access Fiber registers */
  331. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  332. /* for SFP-module set SIGDET polarity to low */
  333. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  334. ctrl |= PHY_M_FIB_SIGD_POL;
  335. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  336. }
  337. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  338. }
  339. ctrl = PHY_CT_RESET;
  340. ct1000 = 0;
  341. adv = PHY_AN_CSMA;
  342. reg = 0;
  343. if (sky2->autoneg == AUTONEG_ENABLE) {
  344. if (sky2_is_copper(hw)) {
  345. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  346. ct1000 |= PHY_M_1000C_AFD;
  347. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  348. ct1000 |= PHY_M_1000C_AHD;
  349. if (sky2->advertising & ADVERTISED_100baseT_Full)
  350. adv |= PHY_M_AN_100_FD;
  351. if (sky2->advertising & ADVERTISED_100baseT_Half)
  352. adv |= PHY_M_AN_100_HD;
  353. if (sky2->advertising & ADVERTISED_10baseT_Full)
  354. adv |= PHY_M_AN_10_FD;
  355. if (sky2->advertising & ADVERTISED_10baseT_Half)
  356. adv |= PHY_M_AN_10_HD;
  357. adv |= copper_fc_adv[sky2->flow_mode];
  358. } else { /* special defines for FIBER (88E1040S only) */
  359. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  360. adv |= PHY_M_AN_1000X_AFD;
  361. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  362. adv |= PHY_M_AN_1000X_AHD;
  363. adv |= fiber_fc_adv[sky2->flow_mode];
  364. }
  365. /* Restart Auto-negotiation */
  366. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  367. } else {
  368. /* forced speed/duplex settings */
  369. ct1000 = PHY_M_1000C_MSE;
  370. /* Disable auto update for duplex flow control and speed */
  371. reg |= GM_GPCR_AU_ALL_DIS;
  372. switch (sky2->speed) {
  373. case SPEED_1000:
  374. ctrl |= PHY_CT_SP1000;
  375. reg |= GM_GPCR_SPEED_1000;
  376. break;
  377. case SPEED_100:
  378. ctrl |= PHY_CT_SP100;
  379. reg |= GM_GPCR_SPEED_100;
  380. break;
  381. }
  382. if (sky2->duplex == DUPLEX_FULL) {
  383. reg |= GM_GPCR_DUP_FULL;
  384. ctrl |= PHY_CT_DUP_MD;
  385. } else if (sky2->speed < SPEED_1000)
  386. sky2->flow_mode = FC_NONE;
  387. reg |= gm_fc_disable[sky2->flow_mode];
  388. /* Forward pause packets to GMAC? */
  389. if (sky2->flow_mode & FC_RX)
  390. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  391. else
  392. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  393. }
  394. gma_write16(hw, port, GM_GP_CTRL, reg);
  395. if (hw->flags & SKY2_HW_GIGABIT)
  396. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  397. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  398. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  399. /* Setup Phy LED's */
  400. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  401. ledover = 0;
  402. switch (hw->chip_id) {
  403. case CHIP_ID_YUKON_FE:
  404. /* on 88E3082 these bits are at 11..9 (shifted left) */
  405. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  406. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  407. /* delete ACT LED control bits */
  408. ctrl &= ~PHY_M_FELP_LED1_MSK;
  409. /* change ACT LED control to blink mode */
  410. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  411. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  412. break;
  413. case CHIP_ID_YUKON_FE_P:
  414. /* Enable Link Partner Next Page */
  415. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  416. ctrl |= PHY_M_PC_ENA_LIP_NP;
  417. /* disable Energy Detect and enable scrambler */
  418. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  419. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  420. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  421. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  422. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  423. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  424. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  425. break;
  426. case CHIP_ID_YUKON_XL:
  427. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  428. /* select page 3 to access LED control register */
  429. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  430. /* set LED Function Control register */
  431. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  432. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  433. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  434. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  435. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  436. /* set Polarity Control register */
  437. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  438. (PHY_M_POLC_LS1_P_MIX(4) |
  439. PHY_M_POLC_IS0_P_MIX(4) |
  440. PHY_M_POLC_LOS_CTRL(2) |
  441. PHY_M_POLC_INIT_CTRL(2) |
  442. PHY_M_POLC_STA1_CTRL(2) |
  443. PHY_M_POLC_STA0_CTRL(2)));
  444. /* restore page register */
  445. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  446. break;
  447. case CHIP_ID_YUKON_EC_U:
  448. case CHIP_ID_YUKON_EX:
  449. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  450. /* select page 3 to access LED control register */
  451. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  452. /* set LED Function Control register */
  453. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  454. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  455. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  456. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  457. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  458. /* set Blink Rate in LED Timer Control Register */
  459. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  460. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  461. /* restore page register */
  462. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  463. break;
  464. default:
  465. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  466. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  467. /* turn off the Rx LED (LED_RX) */
  468. ledover &= ~PHY_M_LED_MO_RX;
  469. }
  470. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  471. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  472. /* apply fixes in PHY AFE */
  473. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  474. /* increase differential signal amplitude in 10BASE-T */
  475. gm_phy_write(hw, port, 0x18, 0xaa99);
  476. gm_phy_write(hw, port, 0x17, 0x2011);
  477. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  478. gm_phy_write(hw, port, 0x18, 0xa204);
  479. gm_phy_write(hw, port, 0x17, 0x2002);
  480. /* set page register to 0 */
  481. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  482. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  483. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  484. /* apply workaround for integrated resistors calibration */
  485. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  486. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  487. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  488. /* no effect on Yukon-XL */
  489. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  490. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  491. /* turn on 100 Mbps LED (LED_LINK100) */
  492. ledover |= PHY_M_LED_MO_100;
  493. }
  494. if (ledover)
  495. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  496. }
  497. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  498. if (sky2->autoneg == AUTONEG_ENABLE)
  499. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  500. else
  501. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  502. }
  503. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  504. {
  505. u32 reg1;
  506. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  507. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  508. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  509. /* Turn on/off phy power saving */
  510. if (onoff)
  511. reg1 &= ~phy_power[port];
  512. else
  513. reg1 |= phy_power[port];
  514. if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  515. reg1 |= coma_mode[port];
  516. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  517. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  518. udelay(100);
  519. }
  520. /* Force a renegotiation */
  521. static void sky2_phy_reinit(struct sky2_port *sky2)
  522. {
  523. spin_lock_bh(&sky2->phy_lock);
  524. sky2_phy_init(sky2->hw, sky2->port);
  525. spin_unlock_bh(&sky2->phy_lock);
  526. }
  527. /* Put device in state to listen for Wake On Lan */
  528. static void sky2_wol_init(struct sky2_port *sky2)
  529. {
  530. struct sky2_hw *hw = sky2->hw;
  531. unsigned port = sky2->port;
  532. enum flow_control save_mode;
  533. u16 ctrl;
  534. u32 reg1;
  535. /* Bring hardware out of reset */
  536. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  537. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  538. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  539. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  540. /* Force to 10/100
  541. * sky2_reset will re-enable on resume
  542. */
  543. save_mode = sky2->flow_mode;
  544. ctrl = sky2->advertising;
  545. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  546. sky2->flow_mode = FC_NONE;
  547. sky2_phy_power(hw, port, 1);
  548. sky2_phy_reinit(sky2);
  549. sky2->flow_mode = save_mode;
  550. sky2->advertising = ctrl;
  551. /* Set GMAC to no flow control and auto update for speed/duplex */
  552. gma_write16(hw, port, GM_GP_CTRL,
  553. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  554. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  555. /* Set WOL address */
  556. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  557. sky2->netdev->dev_addr, ETH_ALEN);
  558. /* Turn on appropriate WOL control bits */
  559. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  560. ctrl = 0;
  561. if (sky2->wol & WAKE_PHY)
  562. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  563. else
  564. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  565. if (sky2->wol & WAKE_MAGIC)
  566. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  567. else
  568. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  569. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  570. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  571. /* Turn on legacy PCI-Express PME mode */
  572. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  573. reg1 |= PCI_Y2_PME_LEGACY;
  574. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  575. /* block receiver */
  576. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  577. }
  578. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  579. {
  580. struct net_device *dev = hw->dev[port];
  581. if (dev->mtu <= ETH_DATA_LEN)
  582. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  583. TX_JUMBO_DIS | TX_STFW_ENA);
  584. else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  585. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  586. TX_STFW_ENA | TX_JUMBO_ENA);
  587. else {
  588. /* set Tx GMAC FIFO Almost Empty Threshold */
  589. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  590. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  591. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  592. TX_JUMBO_ENA | TX_STFW_DIS);
  593. /* Can't do offload because of lack of store/forward */
  594. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  595. }
  596. }
  597. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  598. {
  599. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  600. u16 reg;
  601. u32 rx_reg;
  602. int i;
  603. const u8 *addr = hw->dev[port]->dev_addr;
  604. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  605. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  606. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  607. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  608. /* WA DEV_472 -- looks like crossed wires on port 2 */
  609. /* clear GMAC 1 Control reset */
  610. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  611. do {
  612. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  613. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  614. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  615. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  616. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  617. }
  618. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  619. /* Enable Transmit FIFO Underrun */
  620. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  621. spin_lock_bh(&sky2->phy_lock);
  622. sky2_phy_init(hw, port);
  623. spin_unlock_bh(&sky2->phy_lock);
  624. /* MIB clear */
  625. reg = gma_read16(hw, port, GM_PHY_ADDR);
  626. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  627. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  628. gma_read16(hw, port, i);
  629. gma_write16(hw, port, GM_PHY_ADDR, reg);
  630. /* transmit control */
  631. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  632. /* receive control reg: unicast + multicast + no FCS */
  633. gma_write16(hw, port, GM_RX_CTRL,
  634. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  635. /* transmit flow control */
  636. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  637. /* transmit parameter */
  638. gma_write16(hw, port, GM_TX_PARAM,
  639. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  640. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  641. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  642. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  643. /* serial mode register */
  644. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  645. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  646. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  647. reg |= GM_SMOD_JUMBO_ENA;
  648. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  649. /* virtual address for data */
  650. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  651. /* physical address: used for pause frames */
  652. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  653. /* ignore counter overflows */
  654. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  655. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  656. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  657. /* Configure Rx MAC FIFO */
  658. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  659. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  660. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  661. hw->chip_id == CHIP_ID_YUKON_FE_P)
  662. rx_reg |= GMF_RX_OVER_ON;
  663. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  664. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  665. /* Hardware errata - clear flush mask */
  666. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  667. } else {
  668. /* Flush Rx MAC FIFO on any flow control or error */
  669. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  670. }
  671. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  672. reg = RX_GMF_FL_THR_DEF + 1;
  673. /* Another magic mystery workaround from sk98lin */
  674. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  675. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  676. reg = 0x178;
  677. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  678. /* Configure Tx MAC FIFO */
  679. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  680. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  681. /* On chips without ram buffer, pause is controled by MAC level */
  682. if (sky2_read8(hw, B2_E_0) == 0) {
  683. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  684. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  685. sky2_set_tx_stfwd(hw, port);
  686. }
  687. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  688. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  689. /* disable dynamic watermark */
  690. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  691. reg &= ~TX_DYN_WM_ENA;
  692. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  693. }
  694. }
  695. /* Assign Ram Buffer allocation to queue */
  696. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  697. {
  698. u32 end;
  699. /* convert from K bytes to qwords used for hw register */
  700. start *= 1024/8;
  701. space *= 1024/8;
  702. end = start + space - 1;
  703. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  704. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  705. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  706. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  707. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  708. if (q == Q_R1 || q == Q_R2) {
  709. u32 tp = space - space/4;
  710. /* On receive queue's set the thresholds
  711. * give receiver priority when > 3/4 full
  712. * send pause when down to 2K
  713. */
  714. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  715. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  716. tp = space - 2048/8;
  717. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  718. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  719. } else {
  720. /* Enable store & forward on Tx queue's because
  721. * Tx FIFO is only 1K on Yukon
  722. */
  723. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  724. }
  725. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  726. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  727. }
  728. /* Setup Bus Memory Interface */
  729. static void sky2_qset(struct sky2_hw *hw, u16 q)
  730. {
  731. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  732. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  733. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  734. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  735. }
  736. /* Setup prefetch unit registers. This is the interface between
  737. * hardware and driver list elements
  738. */
  739. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  740. u64 addr, u32 last)
  741. {
  742. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  743. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  744. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  745. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  746. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  747. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  748. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  749. }
  750. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  751. {
  752. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  753. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  754. le->ctrl = 0;
  755. return le;
  756. }
  757. static void tx_init(struct sky2_port *sky2)
  758. {
  759. struct sky2_tx_le *le;
  760. sky2->tx_prod = sky2->tx_cons = 0;
  761. sky2->tx_tcpsum = 0;
  762. sky2->tx_last_mss = 0;
  763. le = get_tx_le(sky2);
  764. le->addr = 0;
  765. le->opcode = OP_ADDR64 | HW_OWNER;
  766. }
  767. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  768. struct sky2_tx_le *le)
  769. {
  770. return sky2->tx_ring + (le - sky2->tx_le);
  771. }
  772. /* Update chip's next pointer */
  773. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  774. {
  775. /* Make sure write' to descriptors are complete before we tell hardware */
  776. wmb();
  777. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  778. /* Synchronize I/O on since next processor may write to tail */
  779. mmiowb();
  780. }
  781. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  782. {
  783. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  784. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  785. le->ctrl = 0;
  786. return le;
  787. }
  788. /* Build description to hardware for one receive segment */
  789. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  790. dma_addr_t map, unsigned len)
  791. {
  792. struct sky2_rx_le *le;
  793. if (sizeof(dma_addr_t) > sizeof(u32)) {
  794. le = sky2_next_rx(sky2);
  795. le->addr = cpu_to_le32(upper_32_bits(map));
  796. le->opcode = OP_ADDR64 | HW_OWNER;
  797. }
  798. le = sky2_next_rx(sky2);
  799. le->addr = cpu_to_le32((u32) map);
  800. le->length = cpu_to_le16(len);
  801. le->opcode = op | HW_OWNER;
  802. }
  803. /* Build description to hardware for one possibly fragmented skb */
  804. static void sky2_rx_submit(struct sky2_port *sky2,
  805. const struct rx_ring_info *re)
  806. {
  807. int i;
  808. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  809. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  810. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  811. }
  812. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  813. unsigned size)
  814. {
  815. struct sk_buff *skb = re->skb;
  816. int i;
  817. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  818. pci_unmap_len_set(re, data_size, size);
  819. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  820. re->frag_addr[i] = pci_map_page(pdev,
  821. skb_shinfo(skb)->frags[i].page,
  822. skb_shinfo(skb)->frags[i].page_offset,
  823. skb_shinfo(skb)->frags[i].size,
  824. PCI_DMA_FROMDEVICE);
  825. }
  826. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  827. {
  828. struct sk_buff *skb = re->skb;
  829. int i;
  830. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  831. PCI_DMA_FROMDEVICE);
  832. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  833. pci_unmap_page(pdev, re->frag_addr[i],
  834. skb_shinfo(skb)->frags[i].size,
  835. PCI_DMA_FROMDEVICE);
  836. }
  837. /* Tell chip where to start receive checksum.
  838. * Actually has two checksums, but set both same to avoid possible byte
  839. * order problems.
  840. */
  841. static void rx_set_checksum(struct sky2_port *sky2)
  842. {
  843. struct sky2_rx_le *le = sky2_next_rx(sky2);
  844. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  845. le->ctrl = 0;
  846. le->opcode = OP_TCPSTART | HW_OWNER;
  847. sky2_write32(sky2->hw,
  848. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  849. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  850. }
  851. /*
  852. * The RX Stop command will not work for Yukon-2 if the BMU does not
  853. * reach the end of packet and since we can't make sure that we have
  854. * incoming data, we must reset the BMU while it is not doing a DMA
  855. * transfer. Since it is possible that the RX path is still active,
  856. * the RX RAM buffer will be stopped first, so any possible incoming
  857. * data will not trigger a DMA. After the RAM buffer is stopped, the
  858. * BMU is polled until any DMA in progress is ended and only then it
  859. * will be reset.
  860. */
  861. static void sky2_rx_stop(struct sky2_port *sky2)
  862. {
  863. struct sky2_hw *hw = sky2->hw;
  864. unsigned rxq = rxqaddr[sky2->port];
  865. int i;
  866. /* disable the RAM Buffer receive queue */
  867. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  868. for (i = 0; i < 0xffff; i++)
  869. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  870. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  871. goto stopped;
  872. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  873. sky2->netdev->name);
  874. stopped:
  875. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  876. /* reset the Rx prefetch unit */
  877. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  878. mmiowb();
  879. }
  880. /* Clean out receive buffer area, assumes receiver hardware stopped */
  881. static void sky2_rx_clean(struct sky2_port *sky2)
  882. {
  883. unsigned i;
  884. memset(sky2->rx_le, 0, RX_LE_BYTES);
  885. for (i = 0; i < sky2->rx_pending; i++) {
  886. struct rx_ring_info *re = sky2->rx_ring + i;
  887. if (re->skb) {
  888. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  889. kfree_skb(re->skb);
  890. re->skb = NULL;
  891. }
  892. }
  893. }
  894. /* Basic MII support */
  895. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  896. {
  897. struct mii_ioctl_data *data = if_mii(ifr);
  898. struct sky2_port *sky2 = netdev_priv(dev);
  899. struct sky2_hw *hw = sky2->hw;
  900. int err = -EOPNOTSUPP;
  901. if (!netif_running(dev))
  902. return -ENODEV; /* Phy still in reset */
  903. switch (cmd) {
  904. case SIOCGMIIPHY:
  905. data->phy_id = PHY_ADDR_MARV;
  906. /* fallthru */
  907. case SIOCGMIIREG: {
  908. u16 val = 0;
  909. spin_lock_bh(&sky2->phy_lock);
  910. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  911. spin_unlock_bh(&sky2->phy_lock);
  912. data->val_out = val;
  913. break;
  914. }
  915. case SIOCSMIIREG:
  916. if (!capable(CAP_NET_ADMIN))
  917. return -EPERM;
  918. spin_lock_bh(&sky2->phy_lock);
  919. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  920. data->val_in);
  921. spin_unlock_bh(&sky2->phy_lock);
  922. break;
  923. }
  924. return err;
  925. }
  926. #ifdef SKY2_VLAN_TAG_USED
  927. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  928. {
  929. struct sky2_port *sky2 = netdev_priv(dev);
  930. struct sky2_hw *hw = sky2->hw;
  931. u16 port = sky2->port;
  932. netif_tx_lock_bh(dev);
  933. napi_disable(&hw->napi);
  934. sky2->vlgrp = grp;
  935. if (grp) {
  936. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  937. RX_VLAN_STRIP_ON);
  938. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  939. TX_VLAN_TAG_ON);
  940. } else {
  941. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  942. RX_VLAN_STRIP_OFF);
  943. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  944. TX_VLAN_TAG_OFF);
  945. }
  946. sky2_read32(hw, B0_Y2_SP_LISR);
  947. napi_enable(&hw->napi);
  948. netif_tx_unlock_bh(dev);
  949. }
  950. #endif
  951. /*
  952. * Allocate an skb for receiving. If the MTU is large enough
  953. * make the skb non-linear with a fragment list of pages.
  954. */
  955. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  956. {
  957. struct sk_buff *skb;
  958. int i;
  959. if (sky2->hw->flags & SKY2_HW_FIFO_HANG_CHECK) {
  960. unsigned char *start;
  961. /*
  962. * Workaround for a bug in FIFO that cause hang
  963. * if the FIFO if the receive buffer is not 64 byte aligned.
  964. * The buffer returned from netdev_alloc_skb is
  965. * aligned except if slab debugging is enabled.
  966. */
  967. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  968. if (!skb)
  969. goto nomem;
  970. start = PTR_ALIGN(skb->data, 8);
  971. skb_reserve(skb, start - skb->data);
  972. } else {
  973. skb = netdev_alloc_skb(sky2->netdev,
  974. sky2->rx_data_size + NET_IP_ALIGN);
  975. if (!skb)
  976. goto nomem;
  977. skb_reserve(skb, NET_IP_ALIGN);
  978. }
  979. for (i = 0; i < sky2->rx_nfrags; i++) {
  980. struct page *page = alloc_page(GFP_ATOMIC);
  981. if (!page)
  982. goto free_partial;
  983. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  984. }
  985. return skb;
  986. free_partial:
  987. kfree_skb(skb);
  988. nomem:
  989. return NULL;
  990. }
  991. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  992. {
  993. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  994. }
  995. /*
  996. * Allocate and setup receiver buffer pool.
  997. * Normal case this ends up creating one list element for skb
  998. * in the receive ring. Worst case if using large MTU and each
  999. * allocation falls on a different 64 bit region, that results
  1000. * in 6 list elements per ring entry.
  1001. * One element is used for checksum enable/disable, and one
  1002. * extra to avoid wrap.
  1003. */
  1004. static int sky2_rx_start(struct sky2_port *sky2)
  1005. {
  1006. struct sky2_hw *hw = sky2->hw;
  1007. struct rx_ring_info *re;
  1008. unsigned rxq = rxqaddr[sky2->port];
  1009. unsigned i, size, thresh;
  1010. sky2->rx_put = sky2->rx_next = 0;
  1011. sky2_qset(hw, rxq);
  1012. /* On PCI express lowering the watermark gives better performance */
  1013. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1014. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1015. /* These chips have no ram buffer?
  1016. * MAC Rx RAM Read is controlled by hardware */
  1017. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1018. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1019. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1020. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1021. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1022. if (!(hw->flags & SKY2_HW_NEW_LE))
  1023. rx_set_checksum(sky2);
  1024. /* Space needed for frame data + headers rounded up */
  1025. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1026. /* Stopping point for hardware truncation */
  1027. thresh = (size - 8) / sizeof(u32);
  1028. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1029. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1030. /* Compute residue after pages */
  1031. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1032. /* Optimize to handle small packets and headers */
  1033. if (size < copybreak)
  1034. size = copybreak;
  1035. if (size < ETH_HLEN)
  1036. size = ETH_HLEN;
  1037. sky2->rx_data_size = size;
  1038. /* Fill Rx ring */
  1039. for (i = 0; i < sky2->rx_pending; i++) {
  1040. re = sky2->rx_ring + i;
  1041. re->skb = sky2_rx_alloc(sky2);
  1042. if (!re->skb)
  1043. goto nomem;
  1044. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1045. sky2_rx_submit(sky2, re);
  1046. }
  1047. /*
  1048. * The receiver hangs if it receives frames larger than the
  1049. * packet buffer. As a workaround, truncate oversize frames, but
  1050. * the register is limited to 9 bits, so if you do frames > 2052
  1051. * you better get the MTU right!
  1052. */
  1053. if (thresh > 0x1ff)
  1054. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1055. else {
  1056. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1057. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1058. }
  1059. /* Tell chip about available buffers */
  1060. sky2_rx_update(sky2, rxq);
  1061. return 0;
  1062. nomem:
  1063. sky2_rx_clean(sky2);
  1064. return -ENOMEM;
  1065. }
  1066. /* Bring up network interface. */
  1067. static int sky2_up(struct net_device *dev)
  1068. {
  1069. struct sky2_port *sky2 = netdev_priv(dev);
  1070. struct sky2_hw *hw = sky2->hw;
  1071. unsigned port = sky2->port;
  1072. u32 imask, ramsize;
  1073. int cap, err = -ENOMEM;
  1074. struct net_device *otherdev = hw->dev[sky2->port^1];
  1075. /*
  1076. * On dual port PCI-X card, there is an problem where status
  1077. * can be received out of order due to split transactions
  1078. */
  1079. if (otherdev && netif_running(otherdev) &&
  1080. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1081. u16 cmd;
  1082. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1083. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1084. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1085. }
  1086. if (netif_msg_ifup(sky2))
  1087. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1088. netif_carrier_off(dev);
  1089. /* must be power of 2 */
  1090. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1091. TX_RING_SIZE *
  1092. sizeof(struct sky2_tx_le),
  1093. &sky2->tx_le_map);
  1094. if (!sky2->tx_le)
  1095. goto err_out;
  1096. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1097. GFP_KERNEL);
  1098. if (!sky2->tx_ring)
  1099. goto err_out;
  1100. tx_init(sky2);
  1101. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1102. &sky2->rx_le_map);
  1103. if (!sky2->rx_le)
  1104. goto err_out;
  1105. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1106. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1107. GFP_KERNEL);
  1108. if (!sky2->rx_ring)
  1109. goto err_out;
  1110. sky2_phy_power(hw, port, 1);
  1111. sky2_mac_init(hw, port);
  1112. /* Register is number of 4K blocks on internal RAM buffer. */
  1113. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1114. if (ramsize > 0) {
  1115. u32 rxspace;
  1116. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1117. if (ramsize < 16)
  1118. rxspace = ramsize / 2;
  1119. else
  1120. rxspace = 8 + (2*(ramsize - 16))/3;
  1121. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1122. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1123. /* Make sure SyncQ is disabled */
  1124. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1125. RB_RST_SET);
  1126. }
  1127. sky2_qset(hw, txqaddr[port]);
  1128. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1129. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1130. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1131. /* Set almost empty threshold */
  1132. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1133. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1134. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1135. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1136. TX_RING_SIZE - 1);
  1137. err = sky2_rx_start(sky2);
  1138. if (err)
  1139. goto err_out;
  1140. /* Enable interrupts from phy/mac for port */
  1141. imask = sky2_read32(hw, B0_IMSK);
  1142. imask |= portirq_msk[port];
  1143. sky2_write32(hw, B0_IMSK, imask);
  1144. return 0;
  1145. err_out:
  1146. if (sky2->rx_le) {
  1147. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1148. sky2->rx_le, sky2->rx_le_map);
  1149. sky2->rx_le = NULL;
  1150. }
  1151. if (sky2->tx_le) {
  1152. pci_free_consistent(hw->pdev,
  1153. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1154. sky2->tx_le, sky2->tx_le_map);
  1155. sky2->tx_le = NULL;
  1156. }
  1157. kfree(sky2->tx_ring);
  1158. kfree(sky2->rx_ring);
  1159. sky2->tx_ring = NULL;
  1160. sky2->rx_ring = NULL;
  1161. return err;
  1162. }
  1163. /* Modular subtraction in ring */
  1164. static inline int tx_dist(unsigned tail, unsigned head)
  1165. {
  1166. return (head - tail) & (TX_RING_SIZE - 1);
  1167. }
  1168. /* Number of list elements available for next tx */
  1169. static inline int tx_avail(const struct sky2_port *sky2)
  1170. {
  1171. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1172. }
  1173. /* Estimate of number of transmit list elements required */
  1174. static unsigned tx_le_req(const struct sk_buff *skb)
  1175. {
  1176. unsigned count;
  1177. count = sizeof(dma_addr_t) / sizeof(u32);
  1178. count += skb_shinfo(skb)->nr_frags * count;
  1179. if (skb_is_gso(skb))
  1180. ++count;
  1181. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1182. ++count;
  1183. return count;
  1184. }
  1185. /*
  1186. * Put one packet in ring for transmit.
  1187. * A single packet can generate multiple list elements, and
  1188. * the number of ring elements will probably be less than the number
  1189. * of list elements used.
  1190. */
  1191. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1192. {
  1193. struct sky2_port *sky2 = netdev_priv(dev);
  1194. struct sky2_hw *hw = sky2->hw;
  1195. struct sky2_tx_le *le = NULL;
  1196. struct tx_ring_info *re;
  1197. unsigned i, len;
  1198. dma_addr_t mapping;
  1199. u16 mss;
  1200. u8 ctrl;
  1201. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1202. return NETDEV_TX_BUSY;
  1203. if (unlikely(netif_msg_tx_queued(sky2)))
  1204. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1205. dev->name, sky2->tx_prod, skb->len);
  1206. len = skb_headlen(skb);
  1207. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1208. /* Send high bits if needed */
  1209. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1210. le = get_tx_le(sky2);
  1211. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1212. le->opcode = OP_ADDR64 | HW_OWNER;
  1213. }
  1214. /* Check for TCP Segmentation Offload */
  1215. mss = skb_shinfo(skb)->gso_size;
  1216. if (mss != 0) {
  1217. if (!(hw->flags & SKY2_HW_NEW_LE))
  1218. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1219. if (mss != sky2->tx_last_mss) {
  1220. le = get_tx_le(sky2);
  1221. le->addr = cpu_to_le32(mss);
  1222. if (hw->flags & SKY2_HW_NEW_LE)
  1223. le->opcode = OP_MSS | HW_OWNER;
  1224. else
  1225. le->opcode = OP_LRGLEN | HW_OWNER;
  1226. sky2->tx_last_mss = mss;
  1227. }
  1228. }
  1229. ctrl = 0;
  1230. #ifdef SKY2_VLAN_TAG_USED
  1231. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1232. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1233. if (!le) {
  1234. le = get_tx_le(sky2);
  1235. le->addr = 0;
  1236. le->opcode = OP_VLAN|HW_OWNER;
  1237. } else
  1238. le->opcode |= OP_VLAN;
  1239. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1240. ctrl |= INS_VLAN;
  1241. }
  1242. #endif
  1243. /* Handle TCP checksum offload */
  1244. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1245. /* On Yukon EX (some versions) encoding change. */
  1246. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1247. ctrl |= CALSUM; /* auto checksum */
  1248. else {
  1249. const unsigned offset = skb_transport_offset(skb);
  1250. u32 tcpsum;
  1251. tcpsum = offset << 16; /* sum start */
  1252. tcpsum |= offset + skb->csum_offset; /* sum write */
  1253. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1254. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1255. ctrl |= UDPTCP;
  1256. if (tcpsum != sky2->tx_tcpsum) {
  1257. sky2->tx_tcpsum = tcpsum;
  1258. le = get_tx_le(sky2);
  1259. le->addr = cpu_to_le32(tcpsum);
  1260. le->length = 0; /* initial checksum value */
  1261. le->ctrl = 1; /* one packet */
  1262. le->opcode = OP_TCPLISW | HW_OWNER;
  1263. }
  1264. }
  1265. }
  1266. le = get_tx_le(sky2);
  1267. le->addr = cpu_to_le32((u32) mapping);
  1268. le->length = cpu_to_le16(len);
  1269. le->ctrl = ctrl;
  1270. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1271. re = tx_le_re(sky2, le);
  1272. re->skb = skb;
  1273. pci_unmap_addr_set(re, mapaddr, mapping);
  1274. pci_unmap_len_set(re, maplen, len);
  1275. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1276. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1277. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1278. frag->size, PCI_DMA_TODEVICE);
  1279. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1280. le = get_tx_le(sky2);
  1281. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1282. le->ctrl = 0;
  1283. le->opcode = OP_ADDR64 | HW_OWNER;
  1284. }
  1285. le = get_tx_le(sky2);
  1286. le->addr = cpu_to_le32((u32) mapping);
  1287. le->length = cpu_to_le16(frag->size);
  1288. le->ctrl = ctrl;
  1289. le->opcode = OP_BUFFER | HW_OWNER;
  1290. re = tx_le_re(sky2, le);
  1291. re->skb = skb;
  1292. pci_unmap_addr_set(re, mapaddr, mapping);
  1293. pci_unmap_len_set(re, maplen, frag->size);
  1294. }
  1295. le->ctrl |= EOP;
  1296. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1297. netif_stop_queue(dev);
  1298. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1299. dev->trans_start = jiffies;
  1300. return NETDEV_TX_OK;
  1301. }
  1302. /*
  1303. * Free ring elements from starting at tx_cons until "done"
  1304. *
  1305. * NB: the hardware will tell us about partial completion of multi-part
  1306. * buffers so make sure not to free skb to early.
  1307. */
  1308. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1309. {
  1310. struct net_device *dev = sky2->netdev;
  1311. struct pci_dev *pdev = sky2->hw->pdev;
  1312. unsigned idx;
  1313. BUG_ON(done >= TX_RING_SIZE);
  1314. for (idx = sky2->tx_cons; idx != done;
  1315. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1316. struct sky2_tx_le *le = sky2->tx_le + idx;
  1317. struct tx_ring_info *re = sky2->tx_ring + idx;
  1318. switch(le->opcode & ~HW_OWNER) {
  1319. case OP_LARGESEND:
  1320. case OP_PACKET:
  1321. pci_unmap_single(pdev,
  1322. pci_unmap_addr(re, mapaddr),
  1323. pci_unmap_len(re, maplen),
  1324. PCI_DMA_TODEVICE);
  1325. break;
  1326. case OP_BUFFER:
  1327. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1328. pci_unmap_len(re, maplen),
  1329. PCI_DMA_TODEVICE);
  1330. break;
  1331. }
  1332. if (le->ctrl & EOP) {
  1333. if (unlikely(netif_msg_tx_done(sky2)))
  1334. printk(KERN_DEBUG "%s: tx done %u\n",
  1335. dev->name, idx);
  1336. dev->stats.tx_packets++;
  1337. dev->stats.tx_bytes += re->skb->len;
  1338. dev_kfree_skb_any(re->skb);
  1339. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1340. }
  1341. }
  1342. sky2->tx_cons = idx;
  1343. smp_mb();
  1344. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1345. netif_wake_queue(dev);
  1346. }
  1347. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1348. static void sky2_tx_clean(struct net_device *dev)
  1349. {
  1350. struct sky2_port *sky2 = netdev_priv(dev);
  1351. netif_tx_lock_bh(dev);
  1352. sky2_tx_complete(sky2, sky2->tx_prod);
  1353. netif_tx_unlock_bh(dev);
  1354. }
  1355. /* Network shutdown */
  1356. static int sky2_down(struct net_device *dev)
  1357. {
  1358. struct sky2_port *sky2 = netdev_priv(dev);
  1359. struct sky2_hw *hw = sky2->hw;
  1360. unsigned port = sky2->port;
  1361. u16 ctrl;
  1362. u32 imask;
  1363. /* Never really got started! */
  1364. if (!sky2->tx_le)
  1365. return 0;
  1366. if (netif_msg_ifdown(sky2))
  1367. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1368. /* Stop more packets from being queued */
  1369. netif_stop_queue(dev);
  1370. /* Disable port IRQ */
  1371. imask = sky2_read32(hw, B0_IMSK);
  1372. imask &= ~portirq_msk[port];
  1373. sky2_write32(hw, B0_IMSK, imask);
  1374. synchronize_irq(hw->pdev->irq);
  1375. sky2_gmac_reset(hw, port);
  1376. /* Stop transmitter */
  1377. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1378. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1379. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1380. RB_RST_SET | RB_DIS_OP_MD);
  1381. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1382. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1383. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1384. /* Make sure no packets are pending */
  1385. napi_synchronize(&hw->napi);
  1386. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1387. /* Workaround shared GMAC reset */
  1388. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1389. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1390. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1391. /* Disable Force Sync bit and Enable Alloc bit */
  1392. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1393. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1394. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1395. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1396. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1397. /* Reset the PCI FIFO of the async Tx queue */
  1398. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1399. BMU_RST_SET | BMU_FIFO_RST);
  1400. /* Reset the Tx prefetch units */
  1401. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1402. PREF_UNIT_RST_SET);
  1403. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1404. sky2_rx_stop(sky2);
  1405. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1406. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1407. sky2_phy_power(hw, port, 0);
  1408. netif_carrier_off(dev);
  1409. /* turn off LED's */
  1410. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1411. sky2_tx_clean(dev);
  1412. sky2_rx_clean(sky2);
  1413. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1414. sky2->rx_le, sky2->rx_le_map);
  1415. kfree(sky2->rx_ring);
  1416. pci_free_consistent(hw->pdev,
  1417. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1418. sky2->tx_le, sky2->tx_le_map);
  1419. kfree(sky2->tx_ring);
  1420. sky2->tx_le = NULL;
  1421. sky2->rx_le = NULL;
  1422. sky2->rx_ring = NULL;
  1423. sky2->tx_ring = NULL;
  1424. return 0;
  1425. }
  1426. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1427. {
  1428. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1429. return SPEED_1000;
  1430. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1431. if (aux & PHY_M_PS_SPEED_100)
  1432. return SPEED_100;
  1433. else
  1434. return SPEED_10;
  1435. }
  1436. switch (aux & PHY_M_PS_SPEED_MSK) {
  1437. case PHY_M_PS_SPEED_1000:
  1438. return SPEED_1000;
  1439. case PHY_M_PS_SPEED_100:
  1440. return SPEED_100;
  1441. default:
  1442. return SPEED_10;
  1443. }
  1444. }
  1445. static void sky2_link_up(struct sky2_port *sky2)
  1446. {
  1447. struct sky2_hw *hw = sky2->hw;
  1448. unsigned port = sky2->port;
  1449. u16 reg;
  1450. static const char *fc_name[] = {
  1451. [FC_NONE] = "none",
  1452. [FC_TX] = "tx",
  1453. [FC_RX] = "rx",
  1454. [FC_BOTH] = "both",
  1455. };
  1456. /* enable Rx/Tx */
  1457. reg = gma_read16(hw, port, GM_GP_CTRL);
  1458. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1459. gma_write16(hw, port, GM_GP_CTRL, reg);
  1460. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1461. netif_carrier_on(sky2->netdev);
  1462. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1463. /* Turn on link LED */
  1464. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1465. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1466. if (netif_msg_link(sky2))
  1467. printk(KERN_INFO PFX
  1468. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1469. sky2->netdev->name, sky2->speed,
  1470. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1471. fc_name[sky2->flow_status]);
  1472. }
  1473. static void sky2_link_down(struct sky2_port *sky2)
  1474. {
  1475. struct sky2_hw *hw = sky2->hw;
  1476. unsigned port = sky2->port;
  1477. u16 reg;
  1478. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1479. reg = gma_read16(hw, port, GM_GP_CTRL);
  1480. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1481. gma_write16(hw, port, GM_GP_CTRL, reg);
  1482. netif_carrier_off(sky2->netdev);
  1483. /* Turn on link LED */
  1484. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1485. if (netif_msg_link(sky2))
  1486. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1487. sky2_phy_init(hw, port);
  1488. }
  1489. static enum flow_control sky2_flow(int rx, int tx)
  1490. {
  1491. if (rx)
  1492. return tx ? FC_BOTH : FC_RX;
  1493. else
  1494. return tx ? FC_TX : FC_NONE;
  1495. }
  1496. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1497. {
  1498. struct sky2_hw *hw = sky2->hw;
  1499. unsigned port = sky2->port;
  1500. u16 advert, lpa;
  1501. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1502. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1503. if (lpa & PHY_M_AN_RF) {
  1504. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1505. return -1;
  1506. }
  1507. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1508. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1509. sky2->netdev->name);
  1510. return -1;
  1511. }
  1512. sky2->speed = sky2_phy_speed(hw, aux);
  1513. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1514. /* Since the pause result bits seem to in different positions on
  1515. * different chips. look at registers.
  1516. */
  1517. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1518. /* Shift for bits in fiber PHY */
  1519. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1520. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1521. if (advert & ADVERTISE_1000XPAUSE)
  1522. advert |= ADVERTISE_PAUSE_CAP;
  1523. if (advert & ADVERTISE_1000XPSE_ASYM)
  1524. advert |= ADVERTISE_PAUSE_ASYM;
  1525. if (lpa & LPA_1000XPAUSE)
  1526. lpa |= LPA_PAUSE_CAP;
  1527. if (lpa & LPA_1000XPAUSE_ASYM)
  1528. lpa |= LPA_PAUSE_ASYM;
  1529. }
  1530. sky2->flow_status = FC_NONE;
  1531. if (advert & ADVERTISE_PAUSE_CAP) {
  1532. if (lpa & LPA_PAUSE_CAP)
  1533. sky2->flow_status = FC_BOTH;
  1534. else if (advert & ADVERTISE_PAUSE_ASYM)
  1535. sky2->flow_status = FC_RX;
  1536. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1537. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1538. sky2->flow_status = FC_TX;
  1539. }
  1540. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1541. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1542. sky2->flow_status = FC_NONE;
  1543. if (sky2->flow_status & FC_TX)
  1544. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1545. else
  1546. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1547. return 0;
  1548. }
  1549. /* Interrupt from PHY */
  1550. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1551. {
  1552. struct net_device *dev = hw->dev[port];
  1553. struct sky2_port *sky2 = netdev_priv(dev);
  1554. u16 istatus, phystat;
  1555. if (!netif_running(dev))
  1556. return;
  1557. spin_lock(&sky2->phy_lock);
  1558. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1559. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1560. if (netif_msg_intr(sky2))
  1561. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1562. sky2->netdev->name, istatus, phystat);
  1563. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1564. if (sky2_autoneg_done(sky2, phystat) == 0)
  1565. sky2_link_up(sky2);
  1566. goto out;
  1567. }
  1568. if (istatus & PHY_M_IS_LSP_CHANGE)
  1569. sky2->speed = sky2_phy_speed(hw, phystat);
  1570. if (istatus & PHY_M_IS_DUP_CHANGE)
  1571. sky2->duplex =
  1572. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1573. if (istatus & PHY_M_IS_LST_CHANGE) {
  1574. if (phystat & PHY_M_PS_LINK_UP)
  1575. sky2_link_up(sky2);
  1576. else
  1577. sky2_link_down(sky2);
  1578. }
  1579. out:
  1580. spin_unlock(&sky2->phy_lock);
  1581. }
  1582. /* Transmit timeout is only called if we are running, carrier is up
  1583. * and tx queue is full (stopped).
  1584. */
  1585. static void sky2_tx_timeout(struct net_device *dev)
  1586. {
  1587. struct sky2_port *sky2 = netdev_priv(dev);
  1588. struct sky2_hw *hw = sky2->hw;
  1589. if (netif_msg_timer(sky2))
  1590. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1591. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1592. dev->name, sky2->tx_cons, sky2->tx_prod,
  1593. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1594. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1595. /* can't restart safely under softirq */
  1596. schedule_work(&hw->restart_work);
  1597. }
  1598. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1599. {
  1600. struct sky2_port *sky2 = netdev_priv(dev);
  1601. struct sky2_hw *hw = sky2->hw;
  1602. unsigned port = sky2->port;
  1603. int err;
  1604. u16 ctl, mode;
  1605. u32 imask;
  1606. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1607. return -EINVAL;
  1608. if (new_mtu > ETH_DATA_LEN &&
  1609. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1610. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1611. return -EINVAL;
  1612. if (!netif_running(dev)) {
  1613. dev->mtu = new_mtu;
  1614. return 0;
  1615. }
  1616. imask = sky2_read32(hw, B0_IMSK);
  1617. sky2_write32(hw, B0_IMSK, 0);
  1618. dev->trans_start = jiffies; /* prevent tx timeout */
  1619. netif_stop_queue(dev);
  1620. napi_disable(&hw->napi);
  1621. synchronize_irq(hw->pdev->irq);
  1622. if (sky2_read8(hw, B2_E_0) == 0)
  1623. sky2_set_tx_stfwd(hw, port);
  1624. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1625. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1626. sky2_rx_stop(sky2);
  1627. sky2_rx_clean(sky2);
  1628. dev->mtu = new_mtu;
  1629. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1630. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1631. if (dev->mtu > ETH_DATA_LEN)
  1632. mode |= GM_SMOD_JUMBO_ENA;
  1633. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1634. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1635. err = sky2_rx_start(sky2);
  1636. sky2_write32(hw, B0_IMSK, imask);
  1637. sky2_read32(hw, B0_Y2_SP_LISR);
  1638. napi_enable(&hw->napi);
  1639. if (err)
  1640. dev_close(dev);
  1641. else {
  1642. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1643. netif_wake_queue(dev);
  1644. }
  1645. return err;
  1646. }
  1647. /* For small just reuse existing skb for next receive */
  1648. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1649. const struct rx_ring_info *re,
  1650. unsigned length)
  1651. {
  1652. struct sk_buff *skb;
  1653. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1654. if (likely(skb)) {
  1655. skb_reserve(skb, 2);
  1656. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1657. length, PCI_DMA_FROMDEVICE);
  1658. skb_copy_from_linear_data(re->skb, skb->data, length);
  1659. skb->ip_summed = re->skb->ip_summed;
  1660. skb->csum = re->skb->csum;
  1661. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1662. length, PCI_DMA_FROMDEVICE);
  1663. re->skb->ip_summed = CHECKSUM_NONE;
  1664. skb_put(skb, length);
  1665. }
  1666. return skb;
  1667. }
  1668. /* Adjust length of skb with fragments to match received data */
  1669. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1670. unsigned int length)
  1671. {
  1672. int i, num_frags;
  1673. unsigned int size;
  1674. /* put header into skb */
  1675. size = min(length, hdr_space);
  1676. skb->tail += size;
  1677. skb->len += size;
  1678. length -= size;
  1679. num_frags = skb_shinfo(skb)->nr_frags;
  1680. for (i = 0; i < num_frags; i++) {
  1681. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1682. if (length == 0) {
  1683. /* don't need this page */
  1684. __free_page(frag->page);
  1685. --skb_shinfo(skb)->nr_frags;
  1686. } else {
  1687. size = min(length, (unsigned) PAGE_SIZE);
  1688. frag->size = size;
  1689. skb->data_len += size;
  1690. skb->truesize += size;
  1691. skb->len += size;
  1692. length -= size;
  1693. }
  1694. }
  1695. }
  1696. /* Normal packet - take skb from ring element and put in a new one */
  1697. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1698. struct rx_ring_info *re,
  1699. unsigned int length)
  1700. {
  1701. struct sk_buff *skb, *nskb;
  1702. unsigned hdr_space = sky2->rx_data_size;
  1703. /* Don't be tricky about reusing pages (yet) */
  1704. nskb = sky2_rx_alloc(sky2);
  1705. if (unlikely(!nskb))
  1706. return NULL;
  1707. skb = re->skb;
  1708. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1709. prefetch(skb->data);
  1710. re->skb = nskb;
  1711. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1712. if (skb_shinfo(skb)->nr_frags)
  1713. skb_put_frags(skb, hdr_space, length);
  1714. else
  1715. skb_put(skb, length);
  1716. return skb;
  1717. }
  1718. /*
  1719. * Receive one packet.
  1720. * For larger packets, get new buffer.
  1721. */
  1722. static struct sk_buff *sky2_receive(struct net_device *dev,
  1723. u16 length, u32 status)
  1724. {
  1725. struct sky2_port *sky2 = netdev_priv(dev);
  1726. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1727. struct sk_buff *skb = NULL;
  1728. u16 count = (status & GMR_FS_LEN) >> 16;
  1729. #ifdef SKY2_VLAN_TAG_USED
  1730. /* Account for vlan tag */
  1731. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1732. count -= VLAN_HLEN;
  1733. #endif
  1734. if (unlikely(netif_msg_rx_status(sky2)))
  1735. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1736. dev->name, sky2->rx_next, status, length);
  1737. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1738. prefetch(sky2->rx_ring + sky2->rx_next);
  1739. /* This chip has hardware problems that generates bogus status.
  1740. * So do only marginal checking and expect higher level protocols
  1741. * to handle crap frames.
  1742. */
  1743. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1744. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1745. length != count)
  1746. goto okay;
  1747. if (status & GMR_FS_ANY_ERR)
  1748. goto error;
  1749. if (!(status & GMR_FS_RX_OK))
  1750. goto resubmit;
  1751. /* if length reported by DMA does not match PHY, packet was truncated */
  1752. if (length != count)
  1753. goto len_error;
  1754. okay:
  1755. if (length < copybreak)
  1756. skb = receive_copy(sky2, re, length);
  1757. else
  1758. skb = receive_new(sky2, re, length);
  1759. resubmit:
  1760. sky2_rx_submit(sky2, re);
  1761. return skb;
  1762. len_error:
  1763. /* Truncation of overlength packets
  1764. causes PHY length to not match MAC length */
  1765. ++dev->stats.rx_length_errors;
  1766. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1767. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1768. dev->name, status, length);
  1769. goto resubmit;
  1770. error:
  1771. ++dev->stats.rx_errors;
  1772. if (status & GMR_FS_RX_FF_OV) {
  1773. dev->stats.rx_over_errors++;
  1774. goto resubmit;
  1775. }
  1776. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1777. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1778. dev->name, status, length);
  1779. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1780. dev->stats.rx_length_errors++;
  1781. if (status & GMR_FS_FRAGMENT)
  1782. dev->stats.rx_frame_errors++;
  1783. if (status & GMR_FS_CRC_ERR)
  1784. dev->stats.rx_crc_errors++;
  1785. goto resubmit;
  1786. }
  1787. /* Transmit complete */
  1788. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1789. {
  1790. struct sky2_port *sky2 = netdev_priv(dev);
  1791. if (netif_running(dev)) {
  1792. netif_tx_lock(dev);
  1793. sky2_tx_complete(sky2, last);
  1794. netif_tx_unlock(dev);
  1795. }
  1796. }
  1797. /* Process status response ring */
  1798. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1799. {
  1800. int work_done = 0;
  1801. unsigned rx[2] = { 0, 0 };
  1802. rmb();
  1803. do {
  1804. struct sky2_port *sky2;
  1805. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1806. unsigned port;
  1807. struct net_device *dev;
  1808. struct sk_buff *skb;
  1809. u32 status;
  1810. u16 length;
  1811. u8 opcode = le->opcode;
  1812. if (!(opcode & HW_OWNER))
  1813. break;
  1814. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1815. port = le->css & CSS_LINK_BIT;
  1816. dev = hw->dev[port];
  1817. sky2 = netdev_priv(dev);
  1818. length = le16_to_cpu(le->length);
  1819. status = le32_to_cpu(le->status);
  1820. le->opcode = 0;
  1821. switch (opcode & ~HW_OWNER) {
  1822. case OP_RXSTAT:
  1823. ++rx[port];
  1824. skb = sky2_receive(dev, length, status);
  1825. if (unlikely(!skb)) {
  1826. dev->stats.rx_dropped++;
  1827. break;
  1828. }
  1829. /* This chip reports checksum status differently */
  1830. if (hw->flags & SKY2_HW_NEW_LE) {
  1831. if (sky2->rx_csum &&
  1832. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1833. (le->css & CSS_TCPUDPCSOK))
  1834. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1835. else
  1836. skb->ip_summed = CHECKSUM_NONE;
  1837. }
  1838. skb->protocol = eth_type_trans(skb, dev);
  1839. dev->stats.rx_packets++;
  1840. dev->stats.rx_bytes += skb->len;
  1841. dev->last_rx = jiffies;
  1842. #ifdef SKY2_VLAN_TAG_USED
  1843. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1844. vlan_hwaccel_receive_skb(skb,
  1845. sky2->vlgrp,
  1846. be16_to_cpu(sky2->rx_tag));
  1847. } else
  1848. #endif
  1849. netif_receive_skb(skb);
  1850. /* Stop after net poll weight */
  1851. if (++work_done >= to_do)
  1852. goto exit_loop;
  1853. break;
  1854. #ifdef SKY2_VLAN_TAG_USED
  1855. case OP_RXVLAN:
  1856. sky2->rx_tag = length;
  1857. break;
  1858. case OP_RXCHKSVLAN:
  1859. sky2->rx_tag = length;
  1860. /* fall through */
  1861. #endif
  1862. case OP_RXCHKS:
  1863. if (!sky2->rx_csum)
  1864. break;
  1865. /* If this happens then driver assuming wrong format */
  1866. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1867. if (net_ratelimit())
  1868. printk(KERN_NOTICE "%s: unexpected"
  1869. " checksum status\n",
  1870. dev->name);
  1871. break;
  1872. }
  1873. /* Both checksum counters are programmed to start at
  1874. * the same offset, so unless there is a problem they
  1875. * should match. This failure is an early indication that
  1876. * hardware receive checksumming won't work.
  1877. */
  1878. if (likely(status >> 16 == (status & 0xffff))) {
  1879. skb = sky2->rx_ring[sky2->rx_next].skb;
  1880. skb->ip_summed = CHECKSUM_COMPLETE;
  1881. skb->csum = status & 0xffff;
  1882. } else {
  1883. printk(KERN_NOTICE PFX "%s: hardware receive "
  1884. "checksum problem (status = %#x)\n",
  1885. dev->name, status);
  1886. sky2->rx_csum = 0;
  1887. sky2_write32(sky2->hw,
  1888. Q_ADDR(rxqaddr[port], Q_CSR),
  1889. BMU_DIS_RX_CHKSUM);
  1890. }
  1891. break;
  1892. case OP_TXINDEXLE:
  1893. /* TX index reports status for both ports */
  1894. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1895. sky2_tx_done(hw->dev[0], status & 0xfff);
  1896. if (hw->dev[1])
  1897. sky2_tx_done(hw->dev[1],
  1898. ((status >> 24) & 0xff)
  1899. | (u16)(length & 0xf) << 8);
  1900. break;
  1901. default:
  1902. if (net_ratelimit())
  1903. printk(KERN_WARNING PFX
  1904. "unknown status opcode 0x%x\n", opcode);
  1905. }
  1906. } while (hw->st_idx != idx);
  1907. /* Fully processed status ring so clear irq */
  1908. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1909. exit_loop:
  1910. if (rx[0])
  1911. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1912. if (rx[1])
  1913. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1914. return work_done;
  1915. }
  1916. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1917. {
  1918. struct net_device *dev = hw->dev[port];
  1919. if (net_ratelimit())
  1920. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1921. dev->name, status);
  1922. if (status & Y2_IS_PAR_RD1) {
  1923. if (net_ratelimit())
  1924. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1925. dev->name);
  1926. /* Clear IRQ */
  1927. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1928. }
  1929. if (status & Y2_IS_PAR_WR1) {
  1930. if (net_ratelimit())
  1931. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1932. dev->name);
  1933. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1934. }
  1935. if (status & Y2_IS_PAR_MAC1) {
  1936. if (net_ratelimit())
  1937. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1938. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1939. }
  1940. if (status & Y2_IS_PAR_RX1) {
  1941. if (net_ratelimit())
  1942. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1943. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1944. }
  1945. if (status & Y2_IS_TCP_TXA1) {
  1946. if (net_ratelimit())
  1947. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1948. dev->name);
  1949. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1950. }
  1951. }
  1952. static void sky2_hw_intr(struct sky2_hw *hw)
  1953. {
  1954. struct pci_dev *pdev = hw->pdev;
  1955. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1956. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1957. status &= hwmsk;
  1958. if (status & Y2_IS_TIST_OV)
  1959. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1960. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1961. u16 pci_err;
  1962. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1963. if (net_ratelimit())
  1964. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  1965. pci_err);
  1966. sky2_pci_write16(hw, PCI_STATUS,
  1967. pci_err | PCI_STATUS_ERROR_BITS);
  1968. }
  1969. if (status & Y2_IS_PCI_EXP) {
  1970. /* PCI-Express uncorrectable Error occurred */
  1971. u32 err;
  1972. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  1973. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  1974. 0xfffffffful);
  1975. if (net_ratelimit())
  1976. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  1977. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  1978. }
  1979. if (status & Y2_HWE_L1_MASK)
  1980. sky2_hw_error(hw, 0, status);
  1981. status >>= 8;
  1982. if (status & Y2_HWE_L1_MASK)
  1983. sky2_hw_error(hw, 1, status);
  1984. }
  1985. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1986. {
  1987. struct net_device *dev = hw->dev[port];
  1988. struct sky2_port *sky2 = netdev_priv(dev);
  1989. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1990. if (netif_msg_intr(sky2))
  1991. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1992. dev->name, status);
  1993. if (status & GM_IS_RX_CO_OV)
  1994. gma_read16(hw, port, GM_RX_IRQ_SRC);
  1995. if (status & GM_IS_TX_CO_OV)
  1996. gma_read16(hw, port, GM_TX_IRQ_SRC);
  1997. if (status & GM_IS_RX_FF_OR) {
  1998. ++dev->stats.rx_fifo_errors;
  1999. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2000. }
  2001. if (status & GM_IS_TX_FF_UR) {
  2002. ++dev->stats.tx_fifo_errors;
  2003. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2004. }
  2005. }
  2006. /* This should never happen it is a bug. */
  2007. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2008. u16 q, unsigned ring_size)
  2009. {
  2010. struct net_device *dev = hw->dev[port];
  2011. struct sky2_port *sky2 = netdev_priv(dev);
  2012. unsigned idx;
  2013. const u64 *le = (q == Q_R1 || q == Q_R2)
  2014. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2015. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2016. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2017. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2018. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2019. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2020. }
  2021. static int sky2_rx_hung(struct net_device *dev)
  2022. {
  2023. struct sky2_port *sky2 = netdev_priv(dev);
  2024. struct sky2_hw *hw = sky2->hw;
  2025. unsigned port = sky2->port;
  2026. unsigned rxq = rxqaddr[port];
  2027. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2028. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2029. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2030. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2031. /* If idle and MAC or PCI is stuck */
  2032. if (sky2->check.last == dev->last_rx &&
  2033. ((mac_rp == sky2->check.mac_rp &&
  2034. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2035. /* Check if the PCI RX hang */
  2036. (fifo_rp == sky2->check.fifo_rp &&
  2037. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2038. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2039. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2040. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2041. return 1;
  2042. } else {
  2043. sky2->check.last = dev->last_rx;
  2044. sky2->check.mac_rp = mac_rp;
  2045. sky2->check.mac_lev = mac_lev;
  2046. sky2->check.fifo_rp = fifo_rp;
  2047. sky2->check.fifo_lev = fifo_lev;
  2048. return 0;
  2049. }
  2050. }
  2051. static void sky2_watchdog(unsigned long arg)
  2052. {
  2053. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2054. /* Check for lost IRQ once a second */
  2055. if (sky2_read32(hw, B0_ISRC)) {
  2056. napi_schedule(&hw->napi);
  2057. } else {
  2058. int i, active = 0;
  2059. for (i = 0; i < hw->ports; i++) {
  2060. struct net_device *dev = hw->dev[i];
  2061. if (!netif_running(dev))
  2062. continue;
  2063. ++active;
  2064. /* For chips with Rx FIFO, check if stuck */
  2065. if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
  2066. sky2_rx_hung(dev)) {
  2067. pr_info(PFX "%s: receiver hang detected\n",
  2068. dev->name);
  2069. schedule_work(&hw->restart_work);
  2070. return;
  2071. }
  2072. }
  2073. if (active == 0)
  2074. return;
  2075. }
  2076. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2077. }
  2078. /* Hardware/software error handling */
  2079. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2080. {
  2081. if (net_ratelimit())
  2082. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2083. if (status & Y2_IS_HW_ERR)
  2084. sky2_hw_intr(hw);
  2085. if (status & Y2_IS_IRQ_MAC1)
  2086. sky2_mac_intr(hw, 0);
  2087. if (status & Y2_IS_IRQ_MAC2)
  2088. sky2_mac_intr(hw, 1);
  2089. if (status & Y2_IS_CHK_RX1)
  2090. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2091. if (status & Y2_IS_CHK_RX2)
  2092. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2093. if (status & Y2_IS_CHK_TXA1)
  2094. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2095. if (status & Y2_IS_CHK_TXA2)
  2096. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2097. }
  2098. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2099. {
  2100. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2101. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2102. int work_done = 0;
  2103. u16 idx;
  2104. if (unlikely(status & Y2_IS_ERROR))
  2105. sky2_err_intr(hw, status);
  2106. if (status & Y2_IS_IRQ_PHY1)
  2107. sky2_phy_intr(hw, 0);
  2108. if (status & Y2_IS_IRQ_PHY2)
  2109. sky2_phy_intr(hw, 1);
  2110. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2111. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2112. if (work_done >= work_limit)
  2113. goto done;
  2114. }
  2115. /* Bug/Errata workaround?
  2116. * Need to kick the TX irq moderation timer.
  2117. */
  2118. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2119. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2120. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2121. }
  2122. napi_complete(napi);
  2123. sky2_read32(hw, B0_Y2_SP_LISR);
  2124. done:
  2125. return work_done;
  2126. }
  2127. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2128. {
  2129. struct sky2_hw *hw = dev_id;
  2130. u32 status;
  2131. /* Reading this mask interrupts as side effect */
  2132. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2133. if (status == 0 || status == ~0)
  2134. return IRQ_NONE;
  2135. prefetch(&hw->st_le[hw->st_idx]);
  2136. napi_schedule(&hw->napi);
  2137. return IRQ_HANDLED;
  2138. }
  2139. #ifdef CONFIG_NET_POLL_CONTROLLER
  2140. static void sky2_netpoll(struct net_device *dev)
  2141. {
  2142. struct sky2_port *sky2 = netdev_priv(dev);
  2143. napi_schedule(&sky2->hw->napi);
  2144. }
  2145. #endif
  2146. /* Chip internal frequency for clock calculations */
  2147. static u32 sky2_mhz(const struct sky2_hw *hw)
  2148. {
  2149. switch (hw->chip_id) {
  2150. case CHIP_ID_YUKON_EC:
  2151. case CHIP_ID_YUKON_EC_U:
  2152. case CHIP_ID_YUKON_EX:
  2153. return 125;
  2154. case CHIP_ID_YUKON_FE:
  2155. return 100;
  2156. case CHIP_ID_YUKON_FE_P:
  2157. return 50;
  2158. case CHIP_ID_YUKON_XL:
  2159. return 156;
  2160. default:
  2161. BUG();
  2162. }
  2163. }
  2164. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2165. {
  2166. return sky2_mhz(hw) * us;
  2167. }
  2168. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2169. {
  2170. return clk / sky2_mhz(hw);
  2171. }
  2172. static int __devinit sky2_init(struct sky2_hw *hw)
  2173. {
  2174. u8 t8;
  2175. /* Enable all clocks and check for bad PCI access */
  2176. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2177. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2178. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2179. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2180. switch(hw->chip_id) {
  2181. case CHIP_ID_YUKON_XL:
  2182. hw->flags = SKY2_HW_GIGABIT
  2183. | SKY2_HW_NEWER_PHY;
  2184. if (hw->chip_rev < 3)
  2185. hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
  2186. break;
  2187. case CHIP_ID_YUKON_EC_U:
  2188. hw->flags = SKY2_HW_GIGABIT
  2189. | SKY2_HW_NEWER_PHY
  2190. | SKY2_HW_ADV_POWER_CTL;
  2191. break;
  2192. case CHIP_ID_YUKON_EX:
  2193. hw->flags = SKY2_HW_GIGABIT
  2194. | SKY2_HW_NEWER_PHY
  2195. | SKY2_HW_NEW_LE
  2196. | SKY2_HW_ADV_POWER_CTL;
  2197. /* New transmit checksum */
  2198. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2199. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2200. break;
  2201. case CHIP_ID_YUKON_EC:
  2202. /* This rev is really old, and requires untested workarounds */
  2203. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2204. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2205. return -EOPNOTSUPP;
  2206. }
  2207. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
  2208. break;
  2209. case CHIP_ID_YUKON_FE:
  2210. break;
  2211. case CHIP_ID_YUKON_FE_P:
  2212. hw->flags = SKY2_HW_NEWER_PHY
  2213. | SKY2_HW_NEW_LE
  2214. | SKY2_HW_AUTO_TX_SUM
  2215. | SKY2_HW_ADV_POWER_CTL;
  2216. break;
  2217. default:
  2218. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2219. hw->chip_id);
  2220. return -EOPNOTSUPP;
  2221. }
  2222. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2223. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2224. hw->flags |= SKY2_HW_FIBRE_PHY;
  2225. hw->ports = 1;
  2226. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2227. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2228. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2229. ++hw->ports;
  2230. }
  2231. return 0;
  2232. }
  2233. static void sky2_reset(struct sky2_hw *hw)
  2234. {
  2235. struct pci_dev *pdev = hw->pdev;
  2236. u16 status;
  2237. int i, cap;
  2238. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2239. /* disable ASF */
  2240. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2241. status = sky2_read16(hw, HCU_CCSR);
  2242. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2243. HCU_CCSR_UC_STATE_MSK);
  2244. sky2_write16(hw, HCU_CCSR, status);
  2245. } else
  2246. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2247. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2248. /* do a SW reset */
  2249. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2250. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2251. /* allow writes to PCI config */
  2252. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2253. /* clear PCI errors, if any */
  2254. status = sky2_pci_read16(hw, PCI_STATUS);
  2255. status |= PCI_STATUS_ERROR_BITS;
  2256. sky2_pci_write16(hw, PCI_STATUS, status);
  2257. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2258. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2259. if (cap) {
  2260. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2261. 0xfffffffful);
  2262. /* If error bit is stuck on ignore it */
  2263. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2264. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2265. else
  2266. hwe_mask |= Y2_IS_PCI_EXP;
  2267. }
  2268. sky2_power_on(hw);
  2269. for (i = 0; i < hw->ports; i++) {
  2270. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2271. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2272. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2273. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2274. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2275. | GMC_BYP_RETR_ON);
  2276. }
  2277. /* Clear I2C IRQ noise */
  2278. sky2_write32(hw, B2_I2C_IRQ, 1);
  2279. /* turn off hardware timer (unused) */
  2280. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2281. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2282. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2283. /* Turn off descriptor polling */
  2284. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2285. /* Turn off receive timestamp */
  2286. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2287. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2288. /* enable the Tx Arbiters */
  2289. for (i = 0; i < hw->ports; i++)
  2290. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2291. /* Initialize ram interface */
  2292. for (i = 0; i < hw->ports; i++) {
  2293. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2294. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2295. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2296. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2297. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2298. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2299. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2300. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2301. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2302. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2303. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2304. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2305. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2306. }
  2307. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2308. for (i = 0; i < hw->ports; i++)
  2309. sky2_gmac_reset(hw, i);
  2310. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2311. hw->st_idx = 0;
  2312. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2313. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2314. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2315. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2316. /* Set the list last index */
  2317. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2318. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2319. sky2_write8(hw, STAT_FIFO_WM, 16);
  2320. /* set Status-FIFO ISR watermark */
  2321. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2322. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2323. else
  2324. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2325. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2326. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2327. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2328. /* enable status unit */
  2329. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2330. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2331. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2332. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2333. }
  2334. static void sky2_restart(struct work_struct *work)
  2335. {
  2336. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2337. struct net_device *dev;
  2338. int i, err;
  2339. rtnl_lock();
  2340. for (i = 0; i < hw->ports; i++) {
  2341. dev = hw->dev[i];
  2342. if (netif_running(dev))
  2343. sky2_down(dev);
  2344. }
  2345. napi_disable(&hw->napi);
  2346. sky2_write32(hw, B0_IMSK, 0);
  2347. sky2_reset(hw);
  2348. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2349. napi_enable(&hw->napi);
  2350. for (i = 0; i < hw->ports; i++) {
  2351. dev = hw->dev[i];
  2352. if (netif_running(dev)) {
  2353. err = sky2_up(dev);
  2354. if (err) {
  2355. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2356. dev->name, err);
  2357. dev_close(dev);
  2358. }
  2359. }
  2360. }
  2361. rtnl_unlock();
  2362. }
  2363. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2364. {
  2365. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2366. }
  2367. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2368. {
  2369. const struct sky2_port *sky2 = netdev_priv(dev);
  2370. wol->supported = sky2_wol_supported(sky2->hw);
  2371. wol->wolopts = sky2->wol;
  2372. }
  2373. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2374. {
  2375. struct sky2_port *sky2 = netdev_priv(dev);
  2376. struct sky2_hw *hw = sky2->hw;
  2377. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2378. return -EOPNOTSUPP;
  2379. sky2->wol = wol->wolopts;
  2380. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2381. hw->chip_id == CHIP_ID_YUKON_EX ||
  2382. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2383. sky2_write32(hw, B0_CTST, sky2->wol
  2384. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2385. if (!netif_running(dev))
  2386. sky2_wol_init(sky2);
  2387. return 0;
  2388. }
  2389. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2390. {
  2391. if (sky2_is_copper(hw)) {
  2392. u32 modes = SUPPORTED_10baseT_Half
  2393. | SUPPORTED_10baseT_Full
  2394. | SUPPORTED_100baseT_Half
  2395. | SUPPORTED_100baseT_Full
  2396. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2397. if (hw->flags & SKY2_HW_GIGABIT)
  2398. modes |= SUPPORTED_1000baseT_Half
  2399. | SUPPORTED_1000baseT_Full;
  2400. return modes;
  2401. } else
  2402. return SUPPORTED_1000baseT_Half
  2403. | SUPPORTED_1000baseT_Full
  2404. | SUPPORTED_Autoneg
  2405. | SUPPORTED_FIBRE;
  2406. }
  2407. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2408. {
  2409. struct sky2_port *sky2 = netdev_priv(dev);
  2410. struct sky2_hw *hw = sky2->hw;
  2411. ecmd->transceiver = XCVR_INTERNAL;
  2412. ecmd->supported = sky2_supported_modes(hw);
  2413. ecmd->phy_address = PHY_ADDR_MARV;
  2414. if (sky2_is_copper(hw)) {
  2415. ecmd->port = PORT_TP;
  2416. ecmd->speed = sky2->speed;
  2417. } else {
  2418. ecmd->speed = SPEED_1000;
  2419. ecmd->port = PORT_FIBRE;
  2420. }
  2421. ecmd->advertising = sky2->advertising;
  2422. ecmd->autoneg = sky2->autoneg;
  2423. ecmd->duplex = sky2->duplex;
  2424. return 0;
  2425. }
  2426. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2427. {
  2428. struct sky2_port *sky2 = netdev_priv(dev);
  2429. const struct sky2_hw *hw = sky2->hw;
  2430. u32 supported = sky2_supported_modes(hw);
  2431. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2432. ecmd->advertising = supported;
  2433. sky2->duplex = -1;
  2434. sky2->speed = -1;
  2435. } else {
  2436. u32 setting;
  2437. switch (ecmd->speed) {
  2438. case SPEED_1000:
  2439. if (ecmd->duplex == DUPLEX_FULL)
  2440. setting = SUPPORTED_1000baseT_Full;
  2441. else if (ecmd->duplex == DUPLEX_HALF)
  2442. setting = SUPPORTED_1000baseT_Half;
  2443. else
  2444. return -EINVAL;
  2445. break;
  2446. case SPEED_100:
  2447. if (ecmd->duplex == DUPLEX_FULL)
  2448. setting = SUPPORTED_100baseT_Full;
  2449. else if (ecmd->duplex == DUPLEX_HALF)
  2450. setting = SUPPORTED_100baseT_Half;
  2451. else
  2452. return -EINVAL;
  2453. break;
  2454. case SPEED_10:
  2455. if (ecmd->duplex == DUPLEX_FULL)
  2456. setting = SUPPORTED_10baseT_Full;
  2457. else if (ecmd->duplex == DUPLEX_HALF)
  2458. setting = SUPPORTED_10baseT_Half;
  2459. else
  2460. return -EINVAL;
  2461. break;
  2462. default:
  2463. return -EINVAL;
  2464. }
  2465. if ((setting & supported) == 0)
  2466. return -EINVAL;
  2467. sky2->speed = ecmd->speed;
  2468. sky2->duplex = ecmd->duplex;
  2469. }
  2470. sky2->autoneg = ecmd->autoneg;
  2471. sky2->advertising = ecmd->advertising;
  2472. if (netif_running(dev)) {
  2473. sky2_phy_reinit(sky2);
  2474. sky2_set_multicast(dev);
  2475. }
  2476. return 0;
  2477. }
  2478. static void sky2_get_drvinfo(struct net_device *dev,
  2479. struct ethtool_drvinfo *info)
  2480. {
  2481. struct sky2_port *sky2 = netdev_priv(dev);
  2482. strcpy(info->driver, DRV_NAME);
  2483. strcpy(info->version, DRV_VERSION);
  2484. strcpy(info->fw_version, "N/A");
  2485. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2486. }
  2487. static const struct sky2_stat {
  2488. char name[ETH_GSTRING_LEN];
  2489. u16 offset;
  2490. } sky2_stats[] = {
  2491. { "tx_bytes", GM_TXO_OK_HI },
  2492. { "rx_bytes", GM_RXO_OK_HI },
  2493. { "tx_broadcast", GM_TXF_BC_OK },
  2494. { "rx_broadcast", GM_RXF_BC_OK },
  2495. { "tx_multicast", GM_TXF_MC_OK },
  2496. { "rx_multicast", GM_RXF_MC_OK },
  2497. { "tx_unicast", GM_TXF_UC_OK },
  2498. { "rx_unicast", GM_RXF_UC_OK },
  2499. { "tx_mac_pause", GM_TXF_MPAUSE },
  2500. { "rx_mac_pause", GM_RXF_MPAUSE },
  2501. { "collisions", GM_TXF_COL },
  2502. { "late_collision",GM_TXF_LAT_COL },
  2503. { "aborted", GM_TXF_ABO_COL },
  2504. { "single_collisions", GM_TXF_SNG_COL },
  2505. { "multi_collisions", GM_TXF_MUL_COL },
  2506. { "rx_short", GM_RXF_SHT },
  2507. { "rx_runt", GM_RXE_FRAG },
  2508. { "rx_64_byte_packets", GM_RXF_64B },
  2509. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2510. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2511. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2512. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2513. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2514. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2515. { "rx_too_long", GM_RXF_LNG_ERR },
  2516. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2517. { "rx_jabber", GM_RXF_JAB_PKT },
  2518. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2519. { "tx_64_byte_packets", GM_TXF_64B },
  2520. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2521. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2522. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2523. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2524. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2525. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2526. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2527. };
  2528. static u32 sky2_get_rx_csum(struct net_device *dev)
  2529. {
  2530. struct sky2_port *sky2 = netdev_priv(dev);
  2531. return sky2->rx_csum;
  2532. }
  2533. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2534. {
  2535. struct sky2_port *sky2 = netdev_priv(dev);
  2536. sky2->rx_csum = data;
  2537. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2538. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2539. return 0;
  2540. }
  2541. static u32 sky2_get_msglevel(struct net_device *netdev)
  2542. {
  2543. struct sky2_port *sky2 = netdev_priv(netdev);
  2544. return sky2->msg_enable;
  2545. }
  2546. static int sky2_nway_reset(struct net_device *dev)
  2547. {
  2548. struct sky2_port *sky2 = netdev_priv(dev);
  2549. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2550. return -EINVAL;
  2551. sky2_phy_reinit(sky2);
  2552. sky2_set_multicast(dev);
  2553. return 0;
  2554. }
  2555. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2556. {
  2557. struct sky2_hw *hw = sky2->hw;
  2558. unsigned port = sky2->port;
  2559. int i;
  2560. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2561. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2562. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2563. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2564. for (i = 2; i < count; i++)
  2565. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2566. }
  2567. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2568. {
  2569. struct sky2_port *sky2 = netdev_priv(netdev);
  2570. sky2->msg_enable = value;
  2571. }
  2572. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2573. {
  2574. switch (sset) {
  2575. case ETH_SS_STATS:
  2576. return ARRAY_SIZE(sky2_stats);
  2577. default:
  2578. return -EOPNOTSUPP;
  2579. }
  2580. }
  2581. static void sky2_get_ethtool_stats(struct net_device *dev,
  2582. struct ethtool_stats *stats, u64 * data)
  2583. {
  2584. struct sky2_port *sky2 = netdev_priv(dev);
  2585. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2586. }
  2587. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2588. {
  2589. int i;
  2590. switch (stringset) {
  2591. case ETH_SS_STATS:
  2592. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2593. memcpy(data + i * ETH_GSTRING_LEN,
  2594. sky2_stats[i].name, ETH_GSTRING_LEN);
  2595. break;
  2596. }
  2597. }
  2598. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2599. {
  2600. struct sky2_port *sky2 = netdev_priv(dev);
  2601. struct sky2_hw *hw = sky2->hw;
  2602. unsigned port = sky2->port;
  2603. const struct sockaddr *addr = p;
  2604. if (!is_valid_ether_addr(addr->sa_data))
  2605. return -EADDRNOTAVAIL;
  2606. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2607. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2608. dev->dev_addr, ETH_ALEN);
  2609. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2610. dev->dev_addr, ETH_ALEN);
  2611. /* virtual address for data */
  2612. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2613. /* physical address: used for pause frames */
  2614. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2615. return 0;
  2616. }
  2617. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2618. {
  2619. u32 bit;
  2620. bit = ether_crc(ETH_ALEN, addr) & 63;
  2621. filter[bit >> 3] |= 1 << (bit & 7);
  2622. }
  2623. static void sky2_set_multicast(struct net_device *dev)
  2624. {
  2625. struct sky2_port *sky2 = netdev_priv(dev);
  2626. struct sky2_hw *hw = sky2->hw;
  2627. unsigned port = sky2->port;
  2628. struct dev_mc_list *list = dev->mc_list;
  2629. u16 reg;
  2630. u8 filter[8];
  2631. int rx_pause;
  2632. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2633. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2634. memset(filter, 0, sizeof(filter));
  2635. reg = gma_read16(hw, port, GM_RX_CTRL);
  2636. reg |= GM_RXCR_UCF_ENA;
  2637. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2638. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2639. else if (dev->flags & IFF_ALLMULTI)
  2640. memset(filter, 0xff, sizeof(filter));
  2641. else if (dev->mc_count == 0 && !rx_pause)
  2642. reg &= ~GM_RXCR_MCF_ENA;
  2643. else {
  2644. int i;
  2645. reg |= GM_RXCR_MCF_ENA;
  2646. if (rx_pause)
  2647. sky2_add_filter(filter, pause_mc_addr);
  2648. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2649. sky2_add_filter(filter, list->dmi_addr);
  2650. }
  2651. gma_write16(hw, port, GM_MC_ADDR_H1,
  2652. (u16) filter[0] | ((u16) filter[1] << 8));
  2653. gma_write16(hw, port, GM_MC_ADDR_H2,
  2654. (u16) filter[2] | ((u16) filter[3] << 8));
  2655. gma_write16(hw, port, GM_MC_ADDR_H3,
  2656. (u16) filter[4] | ((u16) filter[5] << 8));
  2657. gma_write16(hw, port, GM_MC_ADDR_H4,
  2658. (u16) filter[6] | ((u16) filter[7] << 8));
  2659. gma_write16(hw, port, GM_RX_CTRL, reg);
  2660. }
  2661. /* Can have one global because blinking is controlled by
  2662. * ethtool and that is always under RTNL mutex
  2663. */
  2664. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2665. {
  2666. u16 pg;
  2667. switch (hw->chip_id) {
  2668. case CHIP_ID_YUKON_XL:
  2669. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2670. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2671. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2672. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2673. PHY_M_LEDC_INIT_CTRL(7) |
  2674. PHY_M_LEDC_STA1_CTRL(7) |
  2675. PHY_M_LEDC_STA0_CTRL(7))
  2676. : 0);
  2677. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2678. break;
  2679. default:
  2680. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2681. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2682. on ? PHY_M_LED_ALL : 0);
  2683. }
  2684. }
  2685. /* blink LED's for finding board */
  2686. static int sky2_phys_id(struct net_device *dev, u32 data)
  2687. {
  2688. struct sky2_port *sky2 = netdev_priv(dev);
  2689. struct sky2_hw *hw = sky2->hw;
  2690. unsigned port = sky2->port;
  2691. u16 ledctrl, ledover = 0;
  2692. long ms;
  2693. int interrupted;
  2694. int onoff = 1;
  2695. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2696. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2697. else
  2698. ms = data * 1000;
  2699. /* save initial values */
  2700. spin_lock_bh(&sky2->phy_lock);
  2701. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2702. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2703. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2704. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2705. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2706. } else {
  2707. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2708. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2709. }
  2710. interrupted = 0;
  2711. while (!interrupted && ms > 0) {
  2712. sky2_led(hw, port, onoff);
  2713. onoff = !onoff;
  2714. spin_unlock_bh(&sky2->phy_lock);
  2715. interrupted = msleep_interruptible(250);
  2716. spin_lock_bh(&sky2->phy_lock);
  2717. ms -= 250;
  2718. }
  2719. /* resume regularly scheduled programming */
  2720. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2721. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2722. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2723. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2724. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2725. } else {
  2726. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2727. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2728. }
  2729. spin_unlock_bh(&sky2->phy_lock);
  2730. return 0;
  2731. }
  2732. static void sky2_get_pauseparam(struct net_device *dev,
  2733. struct ethtool_pauseparam *ecmd)
  2734. {
  2735. struct sky2_port *sky2 = netdev_priv(dev);
  2736. switch (sky2->flow_mode) {
  2737. case FC_NONE:
  2738. ecmd->tx_pause = ecmd->rx_pause = 0;
  2739. break;
  2740. case FC_TX:
  2741. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2742. break;
  2743. case FC_RX:
  2744. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2745. break;
  2746. case FC_BOTH:
  2747. ecmd->tx_pause = ecmd->rx_pause = 1;
  2748. }
  2749. ecmd->autoneg = sky2->autoneg;
  2750. }
  2751. static int sky2_set_pauseparam(struct net_device *dev,
  2752. struct ethtool_pauseparam *ecmd)
  2753. {
  2754. struct sky2_port *sky2 = netdev_priv(dev);
  2755. sky2->autoneg = ecmd->autoneg;
  2756. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2757. if (netif_running(dev))
  2758. sky2_phy_reinit(sky2);
  2759. return 0;
  2760. }
  2761. static int sky2_get_coalesce(struct net_device *dev,
  2762. struct ethtool_coalesce *ecmd)
  2763. {
  2764. struct sky2_port *sky2 = netdev_priv(dev);
  2765. struct sky2_hw *hw = sky2->hw;
  2766. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2767. ecmd->tx_coalesce_usecs = 0;
  2768. else {
  2769. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2770. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2771. }
  2772. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2773. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2774. ecmd->rx_coalesce_usecs = 0;
  2775. else {
  2776. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2777. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2778. }
  2779. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2780. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2781. ecmd->rx_coalesce_usecs_irq = 0;
  2782. else {
  2783. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2784. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2785. }
  2786. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2787. return 0;
  2788. }
  2789. /* Note: this affect both ports */
  2790. static int sky2_set_coalesce(struct net_device *dev,
  2791. struct ethtool_coalesce *ecmd)
  2792. {
  2793. struct sky2_port *sky2 = netdev_priv(dev);
  2794. struct sky2_hw *hw = sky2->hw;
  2795. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2796. if (ecmd->tx_coalesce_usecs > tmax ||
  2797. ecmd->rx_coalesce_usecs > tmax ||
  2798. ecmd->rx_coalesce_usecs_irq > tmax)
  2799. return -EINVAL;
  2800. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2801. return -EINVAL;
  2802. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2803. return -EINVAL;
  2804. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2805. return -EINVAL;
  2806. if (ecmd->tx_coalesce_usecs == 0)
  2807. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2808. else {
  2809. sky2_write32(hw, STAT_TX_TIMER_INI,
  2810. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2811. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2812. }
  2813. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2814. if (ecmd->rx_coalesce_usecs == 0)
  2815. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2816. else {
  2817. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2818. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2819. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2820. }
  2821. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2822. if (ecmd->rx_coalesce_usecs_irq == 0)
  2823. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2824. else {
  2825. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2826. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2827. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2828. }
  2829. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2830. return 0;
  2831. }
  2832. static void sky2_get_ringparam(struct net_device *dev,
  2833. struct ethtool_ringparam *ering)
  2834. {
  2835. struct sky2_port *sky2 = netdev_priv(dev);
  2836. ering->rx_max_pending = RX_MAX_PENDING;
  2837. ering->rx_mini_max_pending = 0;
  2838. ering->rx_jumbo_max_pending = 0;
  2839. ering->tx_max_pending = TX_RING_SIZE - 1;
  2840. ering->rx_pending = sky2->rx_pending;
  2841. ering->rx_mini_pending = 0;
  2842. ering->rx_jumbo_pending = 0;
  2843. ering->tx_pending = sky2->tx_pending;
  2844. }
  2845. static int sky2_set_ringparam(struct net_device *dev,
  2846. struct ethtool_ringparam *ering)
  2847. {
  2848. struct sky2_port *sky2 = netdev_priv(dev);
  2849. int err = 0;
  2850. if (ering->rx_pending > RX_MAX_PENDING ||
  2851. ering->rx_pending < 8 ||
  2852. ering->tx_pending < MAX_SKB_TX_LE ||
  2853. ering->tx_pending > TX_RING_SIZE - 1)
  2854. return -EINVAL;
  2855. if (netif_running(dev))
  2856. sky2_down(dev);
  2857. sky2->rx_pending = ering->rx_pending;
  2858. sky2->tx_pending = ering->tx_pending;
  2859. if (netif_running(dev)) {
  2860. err = sky2_up(dev);
  2861. if (err)
  2862. dev_close(dev);
  2863. else
  2864. sky2_set_multicast(dev);
  2865. }
  2866. return err;
  2867. }
  2868. static int sky2_get_regs_len(struct net_device *dev)
  2869. {
  2870. return 0x4000;
  2871. }
  2872. /*
  2873. * Returns copy of control register region
  2874. * Note: ethtool_get_regs always provides full size (16k) buffer
  2875. */
  2876. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2877. void *p)
  2878. {
  2879. const struct sky2_port *sky2 = netdev_priv(dev);
  2880. const void __iomem *io = sky2->hw->regs;
  2881. unsigned int b;
  2882. regs->version = 1;
  2883. for (b = 0; b < 128; b++) {
  2884. /* This complicated switch statement is to make sure and
  2885. * only access regions that are unreserved.
  2886. * Some blocks are only valid on dual port cards.
  2887. * and block 3 has some special diagnostic registers that
  2888. * are poison.
  2889. */
  2890. switch (b) {
  2891. case 3:
  2892. /* skip diagnostic ram region */
  2893. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  2894. break;
  2895. /* dual port cards only */
  2896. case 5: /* Tx Arbiter 2 */
  2897. case 9: /* RX2 */
  2898. case 14 ... 15: /* TX2 */
  2899. case 17: case 19: /* Ram Buffer 2 */
  2900. case 22 ... 23: /* Tx Ram Buffer 2 */
  2901. case 25: /* Rx MAC Fifo 1 */
  2902. case 27: /* Tx MAC Fifo 2 */
  2903. case 31: /* GPHY 2 */
  2904. case 40 ... 47: /* Pattern Ram 2 */
  2905. case 52: case 54: /* TCP Segmentation 2 */
  2906. case 112 ... 116: /* GMAC 2 */
  2907. if (sky2->hw->ports == 1)
  2908. goto reserved;
  2909. /* fall through */
  2910. case 0: /* Control */
  2911. case 2: /* Mac address */
  2912. case 4: /* Tx Arbiter 1 */
  2913. case 7: /* PCI express reg */
  2914. case 8: /* RX1 */
  2915. case 12 ... 13: /* TX1 */
  2916. case 16: case 18:/* Rx Ram Buffer 1 */
  2917. case 20 ... 21: /* Tx Ram Buffer 1 */
  2918. case 24: /* Rx MAC Fifo 1 */
  2919. case 26: /* Tx MAC Fifo 1 */
  2920. case 28 ... 29: /* Descriptor and status unit */
  2921. case 30: /* GPHY 1*/
  2922. case 32 ... 39: /* Pattern Ram 1 */
  2923. case 48: case 50: /* TCP Segmentation 1 */
  2924. case 56 ... 60: /* PCI space */
  2925. case 80 ... 84: /* GMAC 1 */
  2926. memcpy_fromio(p, io, 128);
  2927. break;
  2928. default:
  2929. reserved:
  2930. memset(p, 0, 128);
  2931. }
  2932. p += 128;
  2933. io += 128;
  2934. }
  2935. }
  2936. /* In order to do Jumbo packets on these chips, need to turn off the
  2937. * transmit store/forward. Therefore checksum offload won't work.
  2938. */
  2939. static int no_tx_offload(struct net_device *dev)
  2940. {
  2941. const struct sky2_port *sky2 = netdev_priv(dev);
  2942. const struct sky2_hw *hw = sky2->hw;
  2943. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2944. }
  2945. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2946. {
  2947. if (data && no_tx_offload(dev))
  2948. return -EINVAL;
  2949. return ethtool_op_set_tx_csum(dev, data);
  2950. }
  2951. static int sky2_set_tso(struct net_device *dev, u32 data)
  2952. {
  2953. if (data && no_tx_offload(dev))
  2954. return -EINVAL;
  2955. return ethtool_op_set_tso(dev, data);
  2956. }
  2957. static int sky2_get_eeprom_len(struct net_device *dev)
  2958. {
  2959. struct sky2_port *sky2 = netdev_priv(dev);
  2960. struct sky2_hw *hw = sky2->hw;
  2961. u16 reg2;
  2962. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  2963. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2964. }
  2965. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  2966. {
  2967. u32 val;
  2968. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  2969. do {
  2970. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  2971. } while (!(offset & PCI_VPD_ADDR_F));
  2972. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  2973. return val;
  2974. }
  2975. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  2976. {
  2977. sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
  2978. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  2979. do {
  2980. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  2981. } while (offset & PCI_VPD_ADDR_F);
  2982. }
  2983. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2984. u8 *data)
  2985. {
  2986. struct sky2_port *sky2 = netdev_priv(dev);
  2987. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2988. int length = eeprom->len;
  2989. u16 offset = eeprom->offset;
  2990. if (!cap)
  2991. return -EINVAL;
  2992. eeprom->magic = SKY2_EEPROM_MAGIC;
  2993. while (length > 0) {
  2994. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  2995. int n = min_t(int, length, sizeof(val));
  2996. memcpy(data, &val, n);
  2997. length -= n;
  2998. data += n;
  2999. offset += n;
  3000. }
  3001. return 0;
  3002. }
  3003. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3004. u8 *data)
  3005. {
  3006. struct sky2_port *sky2 = netdev_priv(dev);
  3007. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3008. int length = eeprom->len;
  3009. u16 offset = eeprom->offset;
  3010. if (!cap)
  3011. return -EINVAL;
  3012. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3013. return -EINVAL;
  3014. while (length > 0) {
  3015. u32 val;
  3016. int n = min_t(int, length, sizeof(val));
  3017. if (n < sizeof(val))
  3018. val = sky2_vpd_read(sky2->hw, cap, offset);
  3019. memcpy(&val, data, n);
  3020. sky2_vpd_write(sky2->hw, cap, offset, val);
  3021. length -= n;
  3022. data += n;
  3023. offset += n;
  3024. }
  3025. return 0;
  3026. }
  3027. static const struct ethtool_ops sky2_ethtool_ops = {
  3028. .get_settings = sky2_get_settings,
  3029. .set_settings = sky2_set_settings,
  3030. .get_drvinfo = sky2_get_drvinfo,
  3031. .get_wol = sky2_get_wol,
  3032. .set_wol = sky2_set_wol,
  3033. .get_msglevel = sky2_get_msglevel,
  3034. .set_msglevel = sky2_set_msglevel,
  3035. .nway_reset = sky2_nway_reset,
  3036. .get_regs_len = sky2_get_regs_len,
  3037. .get_regs = sky2_get_regs,
  3038. .get_link = ethtool_op_get_link,
  3039. .get_eeprom_len = sky2_get_eeprom_len,
  3040. .get_eeprom = sky2_get_eeprom,
  3041. .set_eeprom = sky2_set_eeprom,
  3042. .set_sg = ethtool_op_set_sg,
  3043. .set_tx_csum = sky2_set_tx_csum,
  3044. .set_tso = sky2_set_tso,
  3045. .get_rx_csum = sky2_get_rx_csum,
  3046. .set_rx_csum = sky2_set_rx_csum,
  3047. .get_strings = sky2_get_strings,
  3048. .get_coalesce = sky2_get_coalesce,
  3049. .set_coalesce = sky2_set_coalesce,
  3050. .get_ringparam = sky2_get_ringparam,
  3051. .set_ringparam = sky2_set_ringparam,
  3052. .get_pauseparam = sky2_get_pauseparam,
  3053. .set_pauseparam = sky2_set_pauseparam,
  3054. .phys_id = sky2_phys_id,
  3055. .get_sset_count = sky2_get_sset_count,
  3056. .get_ethtool_stats = sky2_get_ethtool_stats,
  3057. };
  3058. #ifdef CONFIG_SKY2_DEBUG
  3059. static struct dentry *sky2_debug;
  3060. static int sky2_debug_show(struct seq_file *seq, void *v)
  3061. {
  3062. struct net_device *dev = seq->private;
  3063. const struct sky2_port *sky2 = netdev_priv(dev);
  3064. struct sky2_hw *hw = sky2->hw;
  3065. unsigned port = sky2->port;
  3066. unsigned idx, last;
  3067. int sop;
  3068. if (!netif_running(dev))
  3069. return -ENETDOWN;
  3070. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3071. sky2_read32(hw, B0_ISRC),
  3072. sky2_read32(hw, B0_IMSK),
  3073. sky2_read32(hw, B0_Y2_SP_ICR));
  3074. napi_disable(&hw->napi);
  3075. last = sky2_read16(hw, STAT_PUT_IDX);
  3076. if (hw->st_idx == last)
  3077. seq_puts(seq, "Status ring (empty)\n");
  3078. else {
  3079. seq_puts(seq, "Status ring\n");
  3080. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3081. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3082. const struct sky2_status_le *le = hw->st_le + idx;
  3083. seq_printf(seq, "[%d] %#x %d %#x\n",
  3084. idx, le->opcode, le->length, le->status);
  3085. }
  3086. seq_puts(seq, "\n");
  3087. }
  3088. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3089. sky2->tx_cons, sky2->tx_prod,
  3090. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3091. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3092. /* Dump contents of tx ring */
  3093. sop = 1;
  3094. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3095. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3096. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3097. u32 a = le32_to_cpu(le->addr);
  3098. if (sop)
  3099. seq_printf(seq, "%u:", idx);
  3100. sop = 0;
  3101. switch(le->opcode & ~HW_OWNER) {
  3102. case OP_ADDR64:
  3103. seq_printf(seq, " %#x:", a);
  3104. break;
  3105. case OP_LRGLEN:
  3106. seq_printf(seq, " mtu=%d", a);
  3107. break;
  3108. case OP_VLAN:
  3109. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3110. break;
  3111. case OP_TCPLISW:
  3112. seq_printf(seq, " csum=%#x", a);
  3113. break;
  3114. case OP_LARGESEND:
  3115. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3116. break;
  3117. case OP_PACKET:
  3118. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3119. break;
  3120. case OP_BUFFER:
  3121. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3122. break;
  3123. default:
  3124. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3125. a, le16_to_cpu(le->length));
  3126. }
  3127. if (le->ctrl & EOP) {
  3128. seq_putc(seq, '\n');
  3129. sop = 1;
  3130. }
  3131. }
  3132. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3133. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3134. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3135. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3136. sky2_read32(hw, B0_Y2_SP_LISR);
  3137. napi_enable(&hw->napi);
  3138. return 0;
  3139. }
  3140. static int sky2_debug_open(struct inode *inode, struct file *file)
  3141. {
  3142. return single_open(file, sky2_debug_show, inode->i_private);
  3143. }
  3144. static const struct file_operations sky2_debug_fops = {
  3145. .owner = THIS_MODULE,
  3146. .open = sky2_debug_open,
  3147. .read = seq_read,
  3148. .llseek = seq_lseek,
  3149. .release = single_release,
  3150. };
  3151. /*
  3152. * Use network device events to create/remove/rename
  3153. * debugfs file entries
  3154. */
  3155. static int sky2_device_event(struct notifier_block *unused,
  3156. unsigned long event, void *ptr)
  3157. {
  3158. struct net_device *dev = ptr;
  3159. struct sky2_port *sky2 = netdev_priv(dev);
  3160. if (dev->open != sky2_up || !sky2_debug)
  3161. return NOTIFY_DONE;
  3162. switch(event) {
  3163. case NETDEV_CHANGENAME:
  3164. if (sky2->debugfs) {
  3165. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3166. sky2_debug, dev->name);
  3167. }
  3168. break;
  3169. case NETDEV_GOING_DOWN:
  3170. if (sky2->debugfs) {
  3171. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3172. dev->name);
  3173. debugfs_remove(sky2->debugfs);
  3174. sky2->debugfs = NULL;
  3175. }
  3176. break;
  3177. case NETDEV_UP:
  3178. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3179. sky2_debug, dev,
  3180. &sky2_debug_fops);
  3181. if (IS_ERR(sky2->debugfs))
  3182. sky2->debugfs = NULL;
  3183. }
  3184. return NOTIFY_DONE;
  3185. }
  3186. static struct notifier_block sky2_notifier = {
  3187. .notifier_call = sky2_device_event,
  3188. };
  3189. static __init void sky2_debug_init(void)
  3190. {
  3191. struct dentry *ent;
  3192. ent = debugfs_create_dir("sky2", NULL);
  3193. if (!ent || IS_ERR(ent))
  3194. return;
  3195. sky2_debug = ent;
  3196. register_netdevice_notifier(&sky2_notifier);
  3197. }
  3198. static __exit void sky2_debug_cleanup(void)
  3199. {
  3200. if (sky2_debug) {
  3201. unregister_netdevice_notifier(&sky2_notifier);
  3202. debugfs_remove(sky2_debug);
  3203. sky2_debug = NULL;
  3204. }
  3205. }
  3206. #else
  3207. #define sky2_debug_init()
  3208. #define sky2_debug_cleanup()
  3209. #endif
  3210. /* Initialize network device */
  3211. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3212. unsigned port,
  3213. int highmem, int wol)
  3214. {
  3215. struct sky2_port *sky2;
  3216. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3217. if (!dev) {
  3218. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3219. return NULL;
  3220. }
  3221. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3222. dev->irq = hw->pdev->irq;
  3223. dev->open = sky2_up;
  3224. dev->stop = sky2_down;
  3225. dev->do_ioctl = sky2_ioctl;
  3226. dev->hard_start_xmit = sky2_xmit_frame;
  3227. dev->set_multicast_list = sky2_set_multicast;
  3228. dev->set_mac_address = sky2_set_mac_address;
  3229. dev->change_mtu = sky2_change_mtu;
  3230. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3231. dev->tx_timeout = sky2_tx_timeout;
  3232. dev->watchdog_timeo = TX_WATCHDOG;
  3233. #ifdef CONFIG_NET_POLL_CONTROLLER
  3234. if (port == 0)
  3235. dev->poll_controller = sky2_netpoll;
  3236. #endif
  3237. sky2 = netdev_priv(dev);
  3238. sky2->netdev = dev;
  3239. sky2->hw = hw;
  3240. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3241. /* Auto speed and flow control */
  3242. sky2->autoneg = AUTONEG_ENABLE;
  3243. sky2->flow_mode = FC_BOTH;
  3244. sky2->duplex = -1;
  3245. sky2->speed = -1;
  3246. sky2->advertising = sky2_supported_modes(hw);
  3247. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3248. sky2->wol = wol;
  3249. spin_lock_init(&sky2->phy_lock);
  3250. sky2->tx_pending = TX_DEF_PENDING;
  3251. sky2->rx_pending = RX_DEF_PENDING;
  3252. hw->dev[port] = dev;
  3253. sky2->port = port;
  3254. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3255. if (highmem)
  3256. dev->features |= NETIF_F_HIGHDMA;
  3257. #ifdef SKY2_VLAN_TAG_USED
  3258. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3259. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3260. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3261. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3262. dev->vlan_rx_register = sky2_vlan_rx_register;
  3263. }
  3264. #endif
  3265. /* read the mac address */
  3266. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3267. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3268. return dev;
  3269. }
  3270. static void __devinit sky2_show_addr(struct net_device *dev)
  3271. {
  3272. const struct sky2_port *sky2 = netdev_priv(dev);
  3273. DECLARE_MAC_BUF(mac);
  3274. if (netif_msg_probe(sky2))
  3275. printk(KERN_INFO PFX "%s: addr %s\n",
  3276. dev->name, print_mac(mac, dev->dev_addr));
  3277. }
  3278. /* Handle software interrupt used during MSI test */
  3279. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3280. {
  3281. struct sky2_hw *hw = dev_id;
  3282. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3283. if (status == 0)
  3284. return IRQ_NONE;
  3285. if (status & Y2_IS_IRQ_SW) {
  3286. hw->flags |= SKY2_HW_USE_MSI;
  3287. wake_up(&hw->msi_wait);
  3288. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3289. }
  3290. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3291. return IRQ_HANDLED;
  3292. }
  3293. /* Test interrupt path by forcing a a software IRQ */
  3294. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3295. {
  3296. struct pci_dev *pdev = hw->pdev;
  3297. int err;
  3298. init_waitqueue_head (&hw->msi_wait);
  3299. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3300. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3301. if (err) {
  3302. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3303. return err;
  3304. }
  3305. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3306. sky2_read8(hw, B0_CTST);
  3307. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3308. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3309. /* MSI test failed, go back to INTx mode */
  3310. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3311. "switching to INTx mode.\n");
  3312. err = -EOPNOTSUPP;
  3313. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3314. }
  3315. sky2_write32(hw, B0_IMSK, 0);
  3316. sky2_read32(hw, B0_IMSK);
  3317. free_irq(pdev->irq, hw);
  3318. return err;
  3319. }
  3320. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3321. {
  3322. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3323. u16 value;
  3324. if (!pm)
  3325. return 0;
  3326. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3327. return 0;
  3328. return value & PCI_PM_CTRL_PME_ENABLE;
  3329. }
  3330. static int __devinit sky2_probe(struct pci_dev *pdev,
  3331. const struct pci_device_id *ent)
  3332. {
  3333. struct net_device *dev;
  3334. struct sky2_hw *hw;
  3335. int err, using_dac = 0, wol_default;
  3336. err = pci_enable_device(pdev);
  3337. if (err) {
  3338. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3339. goto err_out;
  3340. }
  3341. err = pci_request_regions(pdev, DRV_NAME);
  3342. if (err) {
  3343. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3344. goto err_out_disable;
  3345. }
  3346. pci_set_master(pdev);
  3347. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3348. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3349. using_dac = 1;
  3350. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3351. if (err < 0) {
  3352. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3353. "for consistent allocations\n");
  3354. goto err_out_free_regions;
  3355. }
  3356. } else {
  3357. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3358. if (err) {
  3359. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3360. goto err_out_free_regions;
  3361. }
  3362. }
  3363. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3364. err = -ENOMEM;
  3365. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3366. if (!hw) {
  3367. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3368. goto err_out_free_regions;
  3369. }
  3370. hw->pdev = pdev;
  3371. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3372. if (!hw->regs) {
  3373. dev_err(&pdev->dev, "cannot map device registers\n");
  3374. goto err_out_free_hw;
  3375. }
  3376. #ifdef __BIG_ENDIAN
  3377. /* The sk98lin vendor driver uses hardware byte swapping but
  3378. * this driver uses software swapping.
  3379. */
  3380. {
  3381. u32 reg;
  3382. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3383. reg &= ~PCI_REV_DESC;
  3384. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3385. }
  3386. #endif
  3387. /* ring for status responses */
  3388. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3389. if (!hw->st_le)
  3390. goto err_out_iounmap;
  3391. err = sky2_init(hw);
  3392. if (err)
  3393. goto err_out_iounmap;
  3394. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3395. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3396. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3397. hw->chip_id, hw->chip_rev);
  3398. sky2_reset(hw);
  3399. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3400. if (!dev) {
  3401. err = -ENOMEM;
  3402. goto err_out_free_pci;
  3403. }
  3404. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3405. err = sky2_test_msi(hw);
  3406. if (err == -EOPNOTSUPP)
  3407. pci_disable_msi(pdev);
  3408. else if (err)
  3409. goto err_out_free_netdev;
  3410. }
  3411. err = register_netdev(dev);
  3412. if (err) {
  3413. dev_err(&pdev->dev, "cannot register net device\n");
  3414. goto err_out_free_netdev;
  3415. }
  3416. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3417. err = request_irq(pdev->irq, sky2_intr,
  3418. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3419. dev->name, hw);
  3420. if (err) {
  3421. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3422. goto err_out_unregister;
  3423. }
  3424. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3425. napi_enable(&hw->napi);
  3426. sky2_show_addr(dev);
  3427. if (hw->ports > 1) {
  3428. struct net_device *dev1;
  3429. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3430. if (!dev1)
  3431. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3432. else if ((err = register_netdev(dev1))) {
  3433. dev_warn(&pdev->dev,
  3434. "register of second port failed (%d)\n", err);
  3435. hw->dev[1] = NULL;
  3436. free_netdev(dev1);
  3437. } else
  3438. sky2_show_addr(dev1);
  3439. }
  3440. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3441. INIT_WORK(&hw->restart_work, sky2_restart);
  3442. pci_set_drvdata(pdev, hw);
  3443. return 0;
  3444. err_out_unregister:
  3445. if (hw->flags & SKY2_HW_USE_MSI)
  3446. pci_disable_msi(pdev);
  3447. unregister_netdev(dev);
  3448. err_out_free_netdev:
  3449. free_netdev(dev);
  3450. err_out_free_pci:
  3451. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3452. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3453. err_out_iounmap:
  3454. iounmap(hw->regs);
  3455. err_out_free_hw:
  3456. kfree(hw);
  3457. err_out_free_regions:
  3458. pci_release_regions(pdev);
  3459. err_out_disable:
  3460. pci_disable_device(pdev);
  3461. err_out:
  3462. pci_set_drvdata(pdev, NULL);
  3463. return err;
  3464. }
  3465. static void __devexit sky2_remove(struct pci_dev *pdev)
  3466. {
  3467. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3468. int i;
  3469. if (!hw)
  3470. return;
  3471. del_timer_sync(&hw->watchdog_timer);
  3472. cancel_work_sync(&hw->restart_work);
  3473. for (i = hw->ports-1; i >= 0; --i)
  3474. unregister_netdev(hw->dev[i]);
  3475. sky2_write32(hw, B0_IMSK, 0);
  3476. sky2_power_aux(hw);
  3477. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3478. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3479. sky2_read8(hw, B0_CTST);
  3480. free_irq(pdev->irq, hw);
  3481. if (hw->flags & SKY2_HW_USE_MSI)
  3482. pci_disable_msi(pdev);
  3483. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3484. pci_release_regions(pdev);
  3485. pci_disable_device(pdev);
  3486. for (i = hw->ports-1; i >= 0; --i)
  3487. free_netdev(hw->dev[i]);
  3488. iounmap(hw->regs);
  3489. kfree(hw);
  3490. pci_set_drvdata(pdev, NULL);
  3491. }
  3492. #ifdef CONFIG_PM
  3493. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3494. {
  3495. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3496. int i, wol = 0;
  3497. if (!hw)
  3498. return 0;
  3499. for (i = 0; i < hw->ports; i++) {
  3500. struct net_device *dev = hw->dev[i];
  3501. struct sky2_port *sky2 = netdev_priv(dev);
  3502. if (netif_running(dev))
  3503. sky2_down(dev);
  3504. if (sky2->wol)
  3505. sky2_wol_init(sky2);
  3506. wol |= sky2->wol;
  3507. }
  3508. sky2_write32(hw, B0_IMSK, 0);
  3509. napi_disable(&hw->napi);
  3510. sky2_power_aux(hw);
  3511. pci_save_state(pdev);
  3512. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3513. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3514. return 0;
  3515. }
  3516. static int sky2_resume(struct pci_dev *pdev)
  3517. {
  3518. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3519. int i, err;
  3520. if (!hw)
  3521. return 0;
  3522. err = pci_set_power_state(pdev, PCI_D0);
  3523. if (err)
  3524. goto out;
  3525. err = pci_restore_state(pdev);
  3526. if (err)
  3527. goto out;
  3528. pci_enable_wake(pdev, PCI_D0, 0);
  3529. /* Re-enable all clocks */
  3530. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3531. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3532. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3533. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3534. sky2_reset(hw);
  3535. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3536. napi_enable(&hw->napi);
  3537. for (i = 0; i < hw->ports; i++) {
  3538. struct net_device *dev = hw->dev[i];
  3539. if (netif_running(dev)) {
  3540. err = sky2_up(dev);
  3541. if (err) {
  3542. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3543. dev->name, err);
  3544. dev_close(dev);
  3545. goto out;
  3546. }
  3547. sky2_set_multicast(dev);
  3548. }
  3549. }
  3550. return 0;
  3551. out:
  3552. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3553. pci_disable_device(pdev);
  3554. return err;
  3555. }
  3556. #endif
  3557. static void sky2_shutdown(struct pci_dev *pdev)
  3558. {
  3559. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3560. int i, wol = 0;
  3561. if (!hw)
  3562. return;
  3563. del_timer_sync(&hw->watchdog_timer);
  3564. for (i = 0; i < hw->ports; i++) {
  3565. struct net_device *dev = hw->dev[i];
  3566. struct sky2_port *sky2 = netdev_priv(dev);
  3567. if (sky2->wol) {
  3568. wol = 1;
  3569. sky2_wol_init(sky2);
  3570. }
  3571. }
  3572. if (wol)
  3573. sky2_power_aux(hw);
  3574. pci_enable_wake(pdev, PCI_D3hot, wol);
  3575. pci_enable_wake(pdev, PCI_D3cold, wol);
  3576. pci_disable_device(pdev);
  3577. pci_set_power_state(pdev, PCI_D3hot);
  3578. }
  3579. static struct pci_driver sky2_driver = {
  3580. .name = DRV_NAME,
  3581. .id_table = sky2_id_table,
  3582. .probe = sky2_probe,
  3583. .remove = __devexit_p(sky2_remove),
  3584. #ifdef CONFIG_PM
  3585. .suspend = sky2_suspend,
  3586. .resume = sky2_resume,
  3587. #endif
  3588. .shutdown = sky2_shutdown,
  3589. };
  3590. static int __init sky2_init_module(void)
  3591. {
  3592. sky2_debug_init();
  3593. return pci_register_driver(&sky2_driver);
  3594. }
  3595. static void __exit sky2_cleanup_module(void)
  3596. {
  3597. pci_unregister_driver(&sky2_driver);
  3598. sky2_debug_cleanup();
  3599. }
  3600. module_init(sky2_init_module);
  3601. module_exit(sky2_cleanup_module);
  3602. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3603. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3604. MODULE_LICENSE("GPL");
  3605. MODULE_VERSION(DRV_VERSION);