iwl-4965.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <net/mac80211.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include "iwl-eeprom.h"
  39. #include "iwl-dev.h"
  40. #include "iwl-core.h"
  41. #include "iwl-io.h"
  42. #include "iwl-helpers.h"
  43. #include "iwl-calib.h"
  44. #include "iwl-sta.h"
  45. static int iwl4965_send_tx_power(struct iwl_priv *priv);
  46. static int iwl4965_hw_get_temperature(const struct iwl_priv *priv);
  47. /* Highest firmware API version supported */
  48. #define IWL4965_UCODE_API_MAX 2
  49. /* Lowest firmware API version supported */
  50. #define IWL4965_UCODE_API_MIN 2
  51. #define IWL4965_FW_PRE "iwlwifi-4965-"
  52. #define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode"
  53. #define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api)
  54. /* module parameters */
  55. static struct iwl_mod_params iwl4965_mod_params = {
  56. .num_of_queues = IWL49_NUM_QUEUES,
  57. .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
  58. .amsdu_size_8K = 1,
  59. .restart_fw = 1,
  60. /* the rest are 0 by default */
  61. };
  62. /* check contents of special bootstrap uCode SRAM */
  63. static int iwl4965_verify_bsm(struct iwl_priv *priv)
  64. {
  65. __le32 *image = priv->ucode_boot.v_addr;
  66. u32 len = priv->ucode_boot.len;
  67. u32 reg;
  68. u32 val;
  69. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  70. /* verify BSM SRAM contents */
  71. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  72. for (reg = BSM_SRAM_LOWER_BOUND;
  73. reg < BSM_SRAM_LOWER_BOUND + len;
  74. reg += sizeof(u32), image++) {
  75. val = iwl_read_prph(priv, reg);
  76. if (val != le32_to_cpu(*image)) {
  77. IWL_ERR(priv, "BSM uCode verification failed at "
  78. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  79. BSM_SRAM_LOWER_BOUND,
  80. reg - BSM_SRAM_LOWER_BOUND, len,
  81. val, le32_to_cpu(*image));
  82. return -EIO;
  83. }
  84. }
  85. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  86. return 0;
  87. }
  88. /**
  89. * iwl4965_load_bsm - Load bootstrap instructions
  90. *
  91. * BSM operation:
  92. *
  93. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  94. * in special SRAM that does not power down during RFKILL. When powering back
  95. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  96. * the bootstrap program into the on-board processor, and starts it.
  97. *
  98. * The bootstrap program loads (via DMA) instructions and data for a new
  99. * program from host DRAM locations indicated by the host driver in the
  100. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  101. * automatically.
  102. *
  103. * When initializing the NIC, the host driver points the BSM to the
  104. * "initialize" uCode image. This uCode sets up some internal data, then
  105. * notifies host via "initialize alive" that it is complete.
  106. *
  107. * The host then replaces the BSM_DRAM_* pointer values to point to the
  108. * normal runtime uCode instructions and a backup uCode data cache buffer
  109. * (filled initially with starting data values for the on-board processor),
  110. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  111. * which begins normal operation.
  112. *
  113. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  114. * the backup data cache in DRAM before SRAM is powered down.
  115. *
  116. * When powering back up, the BSM loads the bootstrap program. This reloads
  117. * the runtime uCode instructions and the backup data cache into SRAM,
  118. * and re-launches the runtime uCode from where it left off.
  119. */
  120. static int iwl4965_load_bsm(struct iwl_priv *priv)
  121. {
  122. __le32 *image = priv->ucode_boot.v_addr;
  123. u32 len = priv->ucode_boot.len;
  124. dma_addr_t pinst;
  125. dma_addr_t pdata;
  126. u32 inst_len;
  127. u32 data_len;
  128. int i;
  129. u32 done;
  130. u32 reg_offset;
  131. int ret;
  132. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  133. priv->ucode_type = UCODE_RT;
  134. /* make sure bootstrap program is no larger than BSM's SRAM size */
  135. if (len > IWL49_MAX_BSM_SIZE)
  136. return -EINVAL;
  137. /* Tell bootstrap uCode where to find the "Initialize" uCode
  138. * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
  139. * NOTE: iwl_init_alive_start() will replace these values,
  140. * after the "initialize" uCode has run, to point to
  141. * runtime/protocol instructions and backup data cache.
  142. */
  143. pinst = priv->ucode_init.p_addr >> 4;
  144. pdata = priv->ucode_init_data.p_addr >> 4;
  145. inst_len = priv->ucode_init.len;
  146. data_len = priv->ucode_init_data.len;
  147. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  148. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  149. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  150. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  151. /* Fill BSM memory with bootstrap instructions */
  152. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  153. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  154. reg_offset += sizeof(u32), image++)
  155. _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
  156. ret = iwl4965_verify_bsm(priv);
  157. if (ret)
  158. return ret;
  159. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  160. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  161. iwl_write_prph(priv, BSM_WR_MEM_DST_REG, IWL49_RTC_INST_LOWER_BOUND);
  162. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  163. /* Load bootstrap code into instruction SRAM now,
  164. * to prepare to load "initialize" uCode */
  165. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
  166. /* Wait for load of bootstrap uCode to finish */
  167. for (i = 0; i < 100; i++) {
  168. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  169. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  170. break;
  171. udelay(10);
  172. }
  173. if (i < 100)
  174. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  175. else {
  176. IWL_ERR(priv, "BSM write did not complete!\n");
  177. return -EIO;
  178. }
  179. /* Enable future boot loads whenever power management unit triggers it
  180. * (e.g. when powering back up after power-save shutdown) */
  181. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
  182. return 0;
  183. }
  184. /**
  185. * iwl4965_set_ucode_ptrs - Set uCode address location
  186. *
  187. * Tell initialization uCode where to find runtime uCode.
  188. *
  189. * BSM registers initially contain pointers to initialization uCode.
  190. * We need to replace them to load runtime uCode inst and data,
  191. * and to save runtime data when powering down.
  192. */
  193. static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
  194. {
  195. dma_addr_t pinst;
  196. dma_addr_t pdata;
  197. int ret = 0;
  198. /* bits 35:4 for 4965 */
  199. pinst = priv->ucode_code.p_addr >> 4;
  200. pdata = priv->ucode_data_backup.p_addr >> 4;
  201. /* Tell bootstrap uCode where to find image to load */
  202. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  203. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  204. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
  205. priv->ucode_data.len);
  206. /* Inst byte count must be last to set up, bit 31 signals uCode
  207. * that all new ptr/size info is in place */
  208. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
  209. priv->ucode_code.len | BSM_DRAM_INST_LOAD);
  210. IWL_DEBUG_INFO(priv, "Runtime uCode pointers are set.\n");
  211. return ret;
  212. }
  213. /**
  214. * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
  215. *
  216. * Called after REPLY_ALIVE notification received from "initialize" uCode.
  217. *
  218. * The 4965 "initialize" ALIVE reply contains calibration data for:
  219. * Voltage, temperature, and MIMO tx gain correction, now stored in priv
  220. * (3945 does not contain this data).
  221. *
  222. * Tell "initialize" uCode to go ahead and load the runtime uCode.
  223. */
  224. static void iwl4965_init_alive_start(struct iwl_priv *priv)
  225. {
  226. /* Check alive response for "valid" sign from uCode */
  227. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  228. /* We had an error bringing up the hardware, so take it
  229. * all the way back down so we can try again */
  230. IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
  231. goto restart;
  232. }
  233. /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
  234. * This is a paranoid check, because we would not have gotten the
  235. * "initialize" alive if code weren't properly loaded. */
  236. if (iwl_verify_ucode(priv)) {
  237. /* Runtime instruction load was bad;
  238. * take it all the way back down so we can try again */
  239. IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
  240. goto restart;
  241. }
  242. /* Calculate temperature */
  243. priv->temperature = iwl4965_hw_get_temperature(priv);
  244. /* Send pointers to protocol/runtime uCode image ... init code will
  245. * load and launch runtime uCode, which will send us another "Alive"
  246. * notification. */
  247. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  248. if (iwl4965_set_ucode_ptrs(priv)) {
  249. /* Runtime instruction load won't happen;
  250. * take it all the way back down so we can try again */
  251. IWL_DEBUG_INFO(priv, "Couldn't set up uCode pointers.\n");
  252. goto restart;
  253. }
  254. return;
  255. restart:
  256. queue_work(priv->workqueue, &priv->restart);
  257. }
  258. static int is_fat_channel(__le32 rxon_flags)
  259. {
  260. return (rxon_flags & RXON_FLG_CHANNEL_MODE_PURE_40_MSK) ||
  261. (rxon_flags & RXON_FLG_CHANNEL_MODE_MIXED_MSK);
  262. }
  263. /*
  264. * EEPROM handlers
  265. */
  266. static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv)
  267. {
  268. return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
  269. }
  270. /*
  271. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  272. * must be called under priv->lock and mac access
  273. */
  274. static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
  275. {
  276. iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
  277. }
  278. static int iwl4965_apm_init(struct iwl_priv *priv)
  279. {
  280. int ret = 0;
  281. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  282. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  283. /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
  284. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  285. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  286. /* set "initialization complete" bit to move adapter
  287. * D0U* --> D0A* state */
  288. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  289. /* wait for clock stabilization */
  290. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  291. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  292. if (ret < 0) {
  293. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  294. goto out;
  295. }
  296. /* enable DMA */
  297. iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  298. APMG_CLK_VAL_BSM_CLK_RQT);
  299. udelay(20);
  300. /* disable L1-Active */
  301. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  302. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  303. out:
  304. return ret;
  305. }
  306. static void iwl4965_nic_config(struct iwl_priv *priv)
  307. {
  308. unsigned long flags;
  309. u16 radio_cfg;
  310. u16 lctl;
  311. spin_lock_irqsave(&priv->lock, flags);
  312. lctl = iwl_pcie_link_ctl(priv);
  313. /* HW bug W/A - negligible power consumption */
  314. /* L1-ASPM is enabled by BIOS */
  315. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
  316. /* L1-ASPM enabled: disable L0S */
  317. iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  318. else
  319. /* L1-ASPM disabled: enable L0S */
  320. iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  321. radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
  322. /* write radio config values to register */
  323. if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
  324. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  325. EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
  326. EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
  327. EEPROM_RF_CFG_DASH_MSK(radio_cfg));
  328. /* set CSR_HW_CONFIG_REG for uCode use */
  329. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  330. CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
  331. CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
  332. priv->calib_info = (struct iwl_eeprom_calib_info *)
  333. iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
  334. spin_unlock_irqrestore(&priv->lock, flags);
  335. }
  336. static int iwl4965_apm_stop_master(struct iwl_priv *priv)
  337. {
  338. unsigned long flags;
  339. spin_lock_irqsave(&priv->lock, flags);
  340. /* set stop master bit */
  341. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  342. iwl_poll_direct_bit(priv, CSR_RESET,
  343. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  344. spin_unlock_irqrestore(&priv->lock, flags);
  345. IWL_DEBUG_INFO(priv, "stop master\n");
  346. return 0;
  347. }
  348. static void iwl4965_apm_stop(struct iwl_priv *priv)
  349. {
  350. unsigned long flags;
  351. iwl4965_apm_stop_master(priv);
  352. spin_lock_irqsave(&priv->lock, flags);
  353. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  354. udelay(10);
  355. /* clear "init complete" move adapter D0A* --> D0U state */
  356. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  357. spin_unlock_irqrestore(&priv->lock, flags);
  358. }
  359. static int iwl4965_apm_reset(struct iwl_priv *priv)
  360. {
  361. int ret = 0;
  362. iwl4965_apm_stop_master(priv);
  363. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  364. udelay(10);
  365. /* FIXME: put here L1A -L0S w/a */
  366. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  367. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  368. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  369. if (ret < 0)
  370. goto out;
  371. udelay(10);
  372. /* Enable DMA and BSM Clock */
  373. iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  374. APMG_CLK_VAL_BSM_CLK_RQT);
  375. udelay(10);
  376. /* disable L1A */
  377. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  378. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  379. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  380. wake_up_interruptible(&priv->wait_command_queue);
  381. out:
  382. return ret;
  383. }
  384. /* Reset differential Rx gains in NIC to prepare for chain noise calibration.
  385. * Called after every association, but this runs only once!
  386. * ... once chain noise is calibrated the first time, it's good forever. */
  387. static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
  388. {
  389. struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
  390. if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
  391. struct iwl_calib_diff_gain_cmd cmd;
  392. memset(&cmd, 0, sizeof(cmd));
  393. cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
  394. cmd.diff_gain_a = 0;
  395. cmd.diff_gain_b = 0;
  396. cmd.diff_gain_c = 0;
  397. if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  398. sizeof(cmd), &cmd))
  399. IWL_ERR(priv,
  400. "Could not send REPLY_PHY_CALIBRATION_CMD\n");
  401. data->state = IWL_CHAIN_NOISE_ACCUMULATE;
  402. IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
  403. }
  404. }
  405. static void iwl4965_gain_computation(struct iwl_priv *priv,
  406. u32 *average_noise,
  407. u16 min_average_noise_antenna_i,
  408. u32 min_average_noise)
  409. {
  410. int i, ret;
  411. struct iwl_chain_noise_data *data = &priv->chain_noise_data;
  412. data->delta_gain_code[min_average_noise_antenna_i] = 0;
  413. for (i = 0; i < NUM_RX_CHAINS; i++) {
  414. s32 delta_g = 0;
  415. if (!(data->disconn_array[i]) &&
  416. (data->delta_gain_code[i] ==
  417. CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
  418. delta_g = average_noise[i] - min_average_noise;
  419. data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
  420. data->delta_gain_code[i] =
  421. min(data->delta_gain_code[i],
  422. (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
  423. data->delta_gain_code[i] =
  424. (data->delta_gain_code[i] | (1 << 2));
  425. } else {
  426. data->delta_gain_code[i] = 0;
  427. }
  428. }
  429. IWL_DEBUG_CALIB(priv, "delta_gain_codes: a %d b %d c %d\n",
  430. data->delta_gain_code[0],
  431. data->delta_gain_code[1],
  432. data->delta_gain_code[2]);
  433. /* Differential gain gets sent to uCode only once */
  434. if (!data->radio_write) {
  435. struct iwl_calib_diff_gain_cmd cmd;
  436. data->radio_write = 1;
  437. memset(&cmd, 0, sizeof(cmd));
  438. cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
  439. cmd.diff_gain_a = data->delta_gain_code[0];
  440. cmd.diff_gain_b = data->delta_gain_code[1];
  441. cmd.diff_gain_c = data->delta_gain_code[2];
  442. ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  443. sizeof(cmd), &cmd);
  444. if (ret)
  445. IWL_DEBUG_CALIB(priv, "fail sending cmd "
  446. "REPLY_PHY_CALIBRATION_CMD \n");
  447. /* TODO we might want recalculate
  448. * rx_chain in rxon cmd */
  449. /* Mark so we run this algo only once! */
  450. data->state = IWL_CHAIN_NOISE_CALIBRATED;
  451. }
  452. data->chain_noise_a = 0;
  453. data->chain_noise_b = 0;
  454. data->chain_noise_c = 0;
  455. data->chain_signal_a = 0;
  456. data->chain_signal_b = 0;
  457. data->chain_signal_c = 0;
  458. data->beacon_count = 0;
  459. }
  460. static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  461. __le32 *tx_flags)
  462. {
  463. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  464. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  465. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  466. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  467. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  468. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  469. }
  470. }
  471. static void iwl4965_bg_txpower_work(struct work_struct *work)
  472. {
  473. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  474. txpower_work);
  475. /* If a scan happened to start before we got here
  476. * then just return; the statistics notification will
  477. * kick off another scheduled work to compensate for
  478. * any temperature delta we missed here. */
  479. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  480. test_bit(STATUS_SCANNING, &priv->status))
  481. return;
  482. mutex_lock(&priv->mutex);
  483. /* Regardless of if we are associated, we must reconfigure the
  484. * TX power since frames can be sent on non-radar channels while
  485. * not associated */
  486. iwl4965_send_tx_power(priv);
  487. /* Update last_temperature to keep is_calib_needed from running
  488. * when it isn't needed... */
  489. priv->last_temperature = priv->temperature;
  490. mutex_unlock(&priv->mutex);
  491. }
  492. /*
  493. * Acquire priv->lock before calling this function !
  494. */
  495. static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
  496. {
  497. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  498. (index & 0xff) | (txq_id << 8));
  499. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
  500. }
  501. /**
  502. * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
  503. * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
  504. * @scd_retry: (1) Indicates queue will be used in aggregation mode
  505. *
  506. * NOTE: Acquire priv->lock before calling this function !
  507. */
  508. static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
  509. struct iwl_tx_queue *txq,
  510. int tx_fifo_id, int scd_retry)
  511. {
  512. int txq_id = txq->q.id;
  513. /* Find out whether to activate Tx queue */
  514. int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
  515. /* Set up and activate */
  516. iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  517. (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  518. (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
  519. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
  520. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
  521. IWL49_SCD_QUEUE_STTS_REG_MSK);
  522. txq->sched_retry = scd_retry;
  523. IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
  524. active ? "Activate" : "Deactivate",
  525. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  526. }
  527. static const u16 default_queue_to_tx_fifo[] = {
  528. IWL_TX_FIFO_AC3,
  529. IWL_TX_FIFO_AC2,
  530. IWL_TX_FIFO_AC1,
  531. IWL_TX_FIFO_AC0,
  532. IWL49_CMD_FIFO_NUM,
  533. IWL_TX_FIFO_HCCA_1,
  534. IWL_TX_FIFO_HCCA_2
  535. };
  536. static int iwl4965_alive_notify(struct iwl_priv *priv)
  537. {
  538. u32 a;
  539. unsigned long flags;
  540. int i, chan;
  541. u32 reg_val;
  542. spin_lock_irqsave(&priv->lock, flags);
  543. /* Clear 4965's internal Tx Scheduler data base */
  544. priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
  545. a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
  546. for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
  547. iwl_write_targ_mem(priv, a, 0);
  548. for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
  549. iwl_write_targ_mem(priv, a, 0);
  550. for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
  551. iwl_write_targ_mem(priv, a, 0);
  552. /* Tel 4965 where to find Tx byte count tables */
  553. iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
  554. priv->scd_bc_tbls.dma >> 10);
  555. /* Enable DMA channel */
  556. for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
  557. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  558. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  559. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  560. /* Update FH chicken bits */
  561. reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
  562. iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
  563. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  564. /* Disable chain mode for all queues */
  565. iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
  566. /* Initialize each Tx queue (including the command queue) */
  567. for (i = 0; i < priv->hw_params.max_txq_num; i++) {
  568. /* TFD circular buffer read/write indexes */
  569. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
  570. iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
  571. /* Max Tx Window size for Scheduler-ACK mode */
  572. iwl_write_targ_mem(priv, priv->scd_base_addr +
  573. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
  574. (SCD_WIN_SIZE <<
  575. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  576. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  577. /* Frame limit */
  578. iwl_write_targ_mem(priv, priv->scd_base_addr +
  579. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
  580. sizeof(u32),
  581. (SCD_FRAME_LIMIT <<
  582. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  583. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  584. }
  585. iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
  586. (1 << priv->hw_params.max_txq_num) - 1);
  587. /* Activate all Tx DMA/FIFO channels */
  588. priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6));
  589. iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
  590. /* Map each Tx/cmd queue to its corresponding fifo */
  591. for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
  592. int ac = default_queue_to_tx_fifo[i];
  593. iwl_txq_ctx_activate(priv, i);
  594. iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
  595. }
  596. spin_unlock_irqrestore(&priv->lock, flags);
  597. return 0;
  598. }
  599. static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
  600. .min_nrg_cck = 97,
  601. .max_nrg_cck = 0,
  602. .auto_corr_min_ofdm = 85,
  603. .auto_corr_min_ofdm_mrc = 170,
  604. .auto_corr_min_ofdm_x1 = 105,
  605. .auto_corr_min_ofdm_mrc_x1 = 220,
  606. .auto_corr_max_ofdm = 120,
  607. .auto_corr_max_ofdm_mrc = 210,
  608. .auto_corr_max_ofdm_x1 = 140,
  609. .auto_corr_max_ofdm_mrc_x1 = 270,
  610. .auto_corr_min_cck = 125,
  611. .auto_corr_max_cck = 200,
  612. .auto_corr_min_cck_mrc = 200,
  613. .auto_corr_max_cck_mrc = 400,
  614. .nrg_th_cck = 100,
  615. .nrg_th_ofdm = 100,
  616. };
  617. static void iwl4965_set_ct_threshold(struct iwl_priv *priv)
  618. {
  619. /* want Kelvin */
  620. priv->hw_params.ct_kill_threshold = CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD);
  621. }
  622. /**
  623. * iwl4965_hw_set_hw_params
  624. *
  625. * Called when initializing driver
  626. */
  627. static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
  628. {
  629. if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
  630. (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
  631. IWL_ERR(priv,
  632. "invalid queues_num, should be between %d and %d\n",
  633. IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
  634. return -EINVAL;
  635. }
  636. priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
  637. priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
  638. priv->hw_params.scd_bc_tbls_size =
  639. IWL49_NUM_QUEUES * sizeof(struct iwl4965_scd_bc_tbl);
  640. priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
  641. priv->hw_params.max_stations = IWL4965_STATION_COUNT;
  642. priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
  643. priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
  644. priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
  645. priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
  646. priv->hw_params.fat_channel = BIT(IEEE80211_BAND_5GHZ);
  647. priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
  648. priv->hw_params.tx_chains_num = 2;
  649. priv->hw_params.rx_chains_num = 2;
  650. priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
  651. priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
  652. if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
  653. priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
  654. priv->hw_params.sens = &iwl4965_sensitivity;
  655. return 0;
  656. }
  657. static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
  658. {
  659. s32 sign = 1;
  660. if (num < 0) {
  661. sign = -sign;
  662. num = -num;
  663. }
  664. if (denom < 0) {
  665. sign = -sign;
  666. denom = -denom;
  667. }
  668. *res = 1;
  669. *res = ((num * 2 + denom) / (denom * 2)) * sign;
  670. return 1;
  671. }
  672. /**
  673. * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
  674. *
  675. * Determines power supply voltage compensation for txpower calculations.
  676. * Returns number of 1/2-dB steps to subtract from gain table index,
  677. * to compensate for difference between power supply voltage during
  678. * factory measurements, vs. current power supply voltage.
  679. *
  680. * Voltage indication is higher for lower voltage.
  681. * Lower voltage requires more gain (lower gain table index).
  682. */
  683. static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
  684. s32 current_voltage)
  685. {
  686. s32 comp = 0;
  687. if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
  688. (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
  689. return 0;
  690. iwl4965_math_div_round(current_voltage - eeprom_voltage,
  691. TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
  692. if (current_voltage > eeprom_voltage)
  693. comp *= 2;
  694. if ((comp < -2) || (comp > 2))
  695. comp = 0;
  696. return comp;
  697. }
  698. static s32 iwl4965_get_tx_atten_grp(u16 channel)
  699. {
  700. if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
  701. channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
  702. return CALIB_CH_GROUP_5;
  703. if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
  704. channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
  705. return CALIB_CH_GROUP_1;
  706. if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
  707. channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
  708. return CALIB_CH_GROUP_2;
  709. if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
  710. channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
  711. return CALIB_CH_GROUP_3;
  712. if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
  713. channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
  714. return CALIB_CH_GROUP_4;
  715. return -1;
  716. }
  717. static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
  718. {
  719. s32 b = -1;
  720. for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
  721. if (priv->calib_info->band_info[b].ch_from == 0)
  722. continue;
  723. if ((channel >= priv->calib_info->band_info[b].ch_from)
  724. && (channel <= priv->calib_info->band_info[b].ch_to))
  725. break;
  726. }
  727. return b;
  728. }
  729. static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
  730. {
  731. s32 val;
  732. if (x2 == x1)
  733. return y1;
  734. else {
  735. iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
  736. return val + y2;
  737. }
  738. }
  739. /**
  740. * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
  741. *
  742. * Interpolates factory measurements from the two sample channels within a
  743. * sub-band, to apply to channel of interest. Interpolation is proportional to
  744. * differences in channel frequencies, which is proportional to differences
  745. * in channel number.
  746. */
  747. static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
  748. struct iwl_eeprom_calib_ch_info *chan_info)
  749. {
  750. s32 s = -1;
  751. u32 c;
  752. u32 m;
  753. const struct iwl_eeprom_calib_measure *m1;
  754. const struct iwl_eeprom_calib_measure *m2;
  755. struct iwl_eeprom_calib_measure *omeas;
  756. u32 ch_i1;
  757. u32 ch_i2;
  758. s = iwl4965_get_sub_band(priv, channel);
  759. if (s >= EEPROM_TX_POWER_BANDS) {
  760. IWL_ERR(priv, "Tx Power can not find channel %d\n", channel);
  761. return -1;
  762. }
  763. ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
  764. ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
  765. chan_info->ch_num = (u8) channel;
  766. IWL_DEBUG_TXPOWER(priv, "channel %d subband %d factory cal ch %d & %d\n",
  767. channel, s, ch_i1, ch_i2);
  768. for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
  769. for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
  770. m1 = &(priv->calib_info->band_info[s].ch1.
  771. measurements[c][m]);
  772. m2 = &(priv->calib_info->band_info[s].ch2.
  773. measurements[c][m]);
  774. omeas = &(chan_info->measurements[c][m]);
  775. omeas->actual_pow =
  776. (u8) iwl4965_interpolate_value(channel, ch_i1,
  777. m1->actual_pow,
  778. ch_i2,
  779. m2->actual_pow);
  780. omeas->gain_idx =
  781. (u8) iwl4965_interpolate_value(channel, ch_i1,
  782. m1->gain_idx, ch_i2,
  783. m2->gain_idx);
  784. omeas->temperature =
  785. (u8) iwl4965_interpolate_value(channel, ch_i1,
  786. m1->temperature,
  787. ch_i2,
  788. m2->temperature);
  789. omeas->pa_det =
  790. (s8) iwl4965_interpolate_value(channel, ch_i1,
  791. m1->pa_det, ch_i2,
  792. m2->pa_det);
  793. IWL_DEBUG_TXPOWER(priv,
  794. "chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
  795. m1->actual_pow, m2->actual_pow, omeas->actual_pow);
  796. IWL_DEBUG_TXPOWER(priv,
  797. "chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
  798. m1->gain_idx, m2->gain_idx, omeas->gain_idx);
  799. IWL_DEBUG_TXPOWER(priv,
  800. "chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
  801. m1->pa_det, m2->pa_det, omeas->pa_det);
  802. IWL_DEBUG_TXPOWER(priv,
  803. "chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
  804. m1->temperature, m2->temperature,
  805. omeas->temperature);
  806. }
  807. }
  808. return 0;
  809. }
  810. /* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
  811. * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
  812. static s32 back_off_table[] = {
  813. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
  814. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
  815. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
  816. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
  817. 10 /* CCK */
  818. };
  819. /* Thermal compensation values for txpower for various frequency ranges ...
  820. * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
  821. static struct iwl4965_txpower_comp_entry {
  822. s32 degrees_per_05db_a;
  823. s32 degrees_per_05db_a_denom;
  824. } tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
  825. {9, 2}, /* group 0 5.2, ch 34-43 */
  826. {4, 1}, /* group 1 5.2, ch 44-70 */
  827. {4, 1}, /* group 2 5.2, ch 71-124 */
  828. {4, 1}, /* group 3 5.2, ch 125-200 */
  829. {3, 1} /* group 4 2.4, ch all */
  830. };
  831. static s32 get_min_power_index(s32 rate_power_index, u32 band)
  832. {
  833. if (!band) {
  834. if ((rate_power_index & 7) <= 4)
  835. return MIN_TX_GAIN_INDEX_52GHZ_EXT;
  836. }
  837. return MIN_TX_GAIN_INDEX;
  838. }
  839. struct gain_entry {
  840. u8 dsp;
  841. u8 radio;
  842. };
  843. static const struct gain_entry gain_table[2][108] = {
  844. /* 5.2GHz power gain index table */
  845. {
  846. {123, 0x3F}, /* highest txpower */
  847. {117, 0x3F},
  848. {110, 0x3F},
  849. {104, 0x3F},
  850. {98, 0x3F},
  851. {110, 0x3E},
  852. {104, 0x3E},
  853. {98, 0x3E},
  854. {110, 0x3D},
  855. {104, 0x3D},
  856. {98, 0x3D},
  857. {110, 0x3C},
  858. {104, 0x3C},
  859. {98, 0x3C},
  860. {110, 0x3B},
  861. {104, 0x3B},
  862. {98, 0x3B},
  863. {110, 0x3A},
  864. {104, 0x3A},
  865. {98, 0x3A},
  866. {110, 0x39},
  867. {104, 0x39},
  868. {98, 0x39},
  869. {110, 0x38},
  870. {104, 0x38},
  871. {98, 0x38},
  872. {110, 0x37},
  873. {104, 0x37},
  874. {98, 0x37},
  875. {110, 0x36},
  876. {104, 0x36},
  877. {98, 0x36},
  878. {110, 0x35},
  879. {104, 0x35},
  880. {98, 0x35},
  881. {110, 0x34},
  882. {104, 0x34},
  883. {98, 0x34},
  884. {110, 0x33},
  885. {104, 0x33},
  886. {98, 0x33},
  887. {110, 0x32},
  888. {104, 0x32},
  889. {98, 0x32},
  890. {110, 0x31},
  891. {104, 0x31},
  892. {98, 0x31},
  893. {110, 0x30},
  894. {104, 0x30},
  895. {98, 0x30},
  896. {110, 0x25},
  897. {104, 0x25},
  898. {98, 0x25},
  899. {110, 0x24},
  900. {104, 0x24},
  901. {98, 0x24},
  902. {110, 0x23},
  903. {104, 0x23},
  904. {98, 0x23},
  905. {110, 0x22},
  906. {104, 0x18},
  907. {98, 0x18},
  908. {110, 0x17},
  909. {104, 0x17},
  910. {98, 0x17},
  911. {110, 0x16},
  912. {104, 0x16},
  913. {98, 0x16},
  914. {110, 0x15},
  915. {104, 0x15},
  916. {98, 0x15},
  917. {110, 0x14},
  918. {104, 0x14},
  919. {98, 0x14},
  920. {110, 0x13},
  921. {104, 0x13},
  922. {98, 0x13},
  923. {110, 0x12},
  924. {104, 0x08},
  925. {98, 0x08},
  926. {110, 0x07},
  927. {104, 0x07},
  928. {98, 0x07},
  929. {110, 0x06},
  930. {104, 0x06},
  931. {98, 0x06},
  932. {110, 0x05},
  933. {104, 0x05},
  934. {98, 0x05},
  935. {110, 0x04},
  936. {104, 0x04},
  937. {98, 0x04},
  938. {110, 0x03},
  939. {104, 0x03},
  940. {98, 0x03},
  941. {110, 0x02},
  942. {104, 0x02},
  943. {98, 0x02},
  944. {110, 0x01},
  945. {104, 0x01},
  946. {98, 0x01},
  947. {110, 0x00},
  948. {104, 0x00},
  949. {98, 0x00},
  950. {93, 0x00},
  951. {88, 0x00},
  952. {83, 0x00},
  953. {78, 0x00},
  954. },
  955. /* 2.4GHz power gain index table */
  956. {
  957. {110, 0x3f}, /* highest txpower */
  958. {104, 0x3f},
  959. {98, 0x3f},
  960. {110, 0x3e},
  961. {104, 0x3e},
  962. {98, 0x3e},
  963. {110, 0x3d},
  964. {104, 0x3d},
  965. {98, 0x3d},
  966. {110, 0x3c},
  967. {104, 0x3c},
  968. {98, 0x3c},
  969. {110, 0x3b},
  970. {104, 0x3b},
  971. {98, 0x3b},
  972. {110, 0x3a},
  973. {104, 0x3a},
  974. {98, 0x3a},
  975. {110, 0x39},
  976. {104, 0x39},
  977. {98, 0x39},
  978. {110, 0x38},
  979. {104, 0x38},
  980. {98, 0x38},
  981. {110, 0x37},
  982. {104, 0x37},
  983. {98, 0x37},
  984. {110, 0x36},
  985. {104, 0x36},
  986. {98, 0x36},
  987. {110, 0x35},
  988. {104, 0x35},
  989. {98, 0x35},
  990. {110, 0x34},
  991. {104, 0x34},
  992. {98, 0x34},
  993. {110, 0x33},
  994. {104, 0x33},
  995. {98, 0x33},
  996. {110, 0x32},
  997. {104, 0x32},
  998. {98, 0x32},
  999. {110, 0x31},
  1000. {104, 0x31},
  1001. {98, 0x31},
  1002. {110, 0x30},
  1003. {104, 0x30},
  1004. {98, 0x30},
  1005. {110, 0x6},
  1006. {104, 0x6},
  1007. {98, 0x6},
  1008. {110, 0x5},
  1009. {104, 0x5},
  1010. {98, 0x5},
  1011. {110, 0x4},
  1012. {104, 0x4},
  1013. {98, 0x4},
  1014. {110, 0x3},
  1015. {104, 0x3},
  1016. {98, 0x3},
  1017. {110, 0x2},
  1018. {104, 0x2},
  1019. {98, 0x2},
  1020. {110, 0x1},
  1021. {104, 0x1},
  1022. {98, 0x1},
  1023. {110, 0x0},
  1024. {104, 0x0},
  1025. {98, 0x0},
  1026. {97, 0},
  1027. {96, 0},
  1028. {95, 0},
  1029. {94, 0},
  1030. {93, 0},
  1031. {92, 0},
  1032. {91, 0},
  1033. {90, 0},
  1034. {89, 0},
  1035. {88, 0},
  1036. {87, 0},
  1037. {86, 0},
  1038. {85, 0},
  1039. {84, 0},
  1040. {83, 0},
  1041. {82, 0},
  1042. {81, 0},
  1043. {80, 0},
  1044. {79, 0},
  1045. {78, 0},
  1046. {77, 0},
  1047. {76, 0},
  1048. {75, 0},
  1049. {74, 0},
  1050. {73, 0},
  1051. {72, 0},
  1052. {71, 0},
  1053. {70, 0},
  1054. {69, 0},
  1055. {68, 0},
  1056. {67, 0},
  1057. {66, 0},
  1058. {65, 0},
  1059. {64, 0},
  1060. {63, 0},
  1061. {62, 0},
  1062. {61, 0},
  1063. {60, 0},
  1064. {59, 0},
  1065. }
  1066. };
  1067. static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
  1068. u8 is_fat, u8 ctrl_chan_high,
  1069. struct iwl4965_tx_power_db *tx_power_tbl)
  1070. {
  1071. u8 saturation_power;
  1072. s32 target_power;
  1073. s32 user_target_power;
  1074. s32 power_limit;
  1075. s32 current_temp;
  1076. s32 reg_limit;
  1077. s32 current_regulatory;
  1078. s32 txatten_grp = CALIB_CH_GROUP_MAX;
  1079. int i;
  1080. int c;
  1081. const struct iwl_channel_info *ch_info = NULL;
  1082. struct iwl_eeprom_calib_ch_info ch_eeprom_info;
  1083. const struct iwl_eeprom_calib_measure *measurement;
  1084. s16 voltage;
  1085. s32 init_voltage;
  1086. s32 voltage_compensation;
  1087. s32 degrees_per_05db_num;
  1088. s32 degrees_per_05db_denom;
  1089. s32 factory_temp;
  1090. s32 temperature_comp[2];
  1091. s32 factory_gain_index[2];
  1092. s32 factory_actual_pwr[2];
  1093. s32 power_index;
  1094. /* tx_power_user_lmt is in dBm, convert to half-dBm (half-dB units
  1095. * are used for indexing into txpower table) */
  1096. user_target_power = 2 * priv->tx_power_user_lmt;
  1097. /* Get current (RXON) channel, band, width */
  1098. IWL_DEBUG_TXPOWER(priv, "chan %d band %d is_fat %d\n", channel, band,
  1099. is_fat);
  1100. ch_info = iwl_get_channel_info(priv, priv->band, channel);
  1101. if (!is_channel_valid(ch_info))
  1102. return -EINVAL;
  1103. /* get txatten group, used to select 1) thermal txpower adjustment
  1104. * and 2) mimo txpower balance between Tx chains. */
  1105. txatten_grp = iwl4965_get_tx_atten_grp(channel);
  1106. if (txatten_grp < 0) {
  1107. IWL_ERR(priv, "Can't find txatten group for channel %d.\n",
  1108. channel);
  1109. return -EINVAL;
  1110. }
  1111. IWL_DEBUG_TXPOWER(priv, "channel %d belongs to txatten group %d\n",
  1112. channel, txatten_grp);
  1113. if (is_fat) {
  1114. if (ctrl_chan_high)
  1115. channel -= 2;
  1116. else
  1117. channel += 2;
  1118. }
  1119. /* hardware txpower limits ...
  1120. * saturation (clipping distortion) txpowers are in half-dBm */
  1121. if (band)
  1122. saturation_power = priv->calib_info->saturation_power24;
  1123. else
  1124. saturation_power = priv->calib_info->saturation_power52;
  1125. if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
  1126. saturation_power > IWL_TX_POWER_SATURATION_MAX) {
  1127. if (band)
  1128. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
  1129. else
  1130. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
  1131. }
  1132. /* regulatory txpower limits ... reg_limit values are in half-dBm,
  1133. * max_power_avg values are in dBm, convert * 2 */
  1134. if (is_fat)
  1135. reg_limit = ch_info->fat_max_power_avg * 2;
  1136. else
  1137. reg_limit = ch_info->max_power_avg * 2;
  1138. if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
  1139. (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
  1140. if (band)
  1141. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
  1142. else
  1143. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
  1144. }
  1145. /* Interpolate txpower calibration values for this channel,
  1146. * based on factory calibration tests on spaced channels. */
  1147. iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
  1148. /* calculate tx gain adjustment based on power supply voltage */
  1149. voltage = priv->calib_info->voltage;
  1150. init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
  1151. voltage_compensation =
  1152. iwl4965_get_voltage_compensation(voltage, init_voltage);
  1153. IWL_DEBUG_TXPOWER(priv, "curr volt %d eeprom volt %d volt comp %d\n",
  1154. init_voltage,
  1155. voltage, voltage_compensation);
  1156. /* get current temperature (Celsius) */
  1157. current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
  1158. current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
  1159. current_temp = KELVIN_TO_CELSIUS(current_temp);
  1160. /* select thermal txpower adjustment params, based on channel group
  1161. * (same frequency group used for mimo txatten adjustment) */
  1162. degrees_per_05db_num =
  1163. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
  1164. degrees_per_05db_denom =
  1165. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
  1166. /* get per-chain txpower values from factory measurements */
  1167. for (c = 0; c < 2; c++) {
  1168. measurement = &ch_eeprom_info.measurements[c][1];
  1169. /* txgain adjustment (in half-dB steps) based on difference
  1170. * between factory and current temperature */
  1171. factory_temp = measurement->temperature;
  1172. iwl4965_math_div_round((current_temp - factory_temp) *
  1173. degrees_per_05db_denom,
  1174. degrees_per_05db_num,
  1175. &temperature_comp[c]);
  1176. factory_gain_index[c] = measurement->gain_idx;
  1177. factory_actual_pwr[c] = measurement->actual_pow;
  1178. IWL_DEBUG_TXPOWER(priv, "chain = %d\n", c);
  1179. IWL_DEBUG_TXPOWER(priv, "fctry tmp %d, "
  1180. "curr tmp %d, comp %d steps\n",
  1181. factory_temp, current_temp,
  1182. temperature_comp[c]);
  1183. IWL_DEBUG_TXPOWER(priv, "fctry idx %d, fctry pwr %d\n",
  1184. factory_gain_index[c],
  1185. factory_actual_pwr[c]);
  1186. }
  1187. /* for each of 33 bit-rates (including 1 for CCK) */
  1188. for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
  1189. u8 is_mimo_rate;
  1190. union iwl4965_tx_power_dual_stream tx_power;
  1191. /* for mimo, reduce each chain's txpower by half
  1192. * (3dB, 6 steps), so total output power is regulatory
  1193. * compliant. */
  1194. if (i & 0x8) {
  1195. current_regulatory = reg_limit -
  1196. IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
  1197. is_mimo_rate = 1;
  1198. } else {
  1199. current_regulatory = reg_limit;
  1200. is_mimo_rate = 0;
  1201. }
  1202. /* find txpower limit, either hardware or regulatory */
  1203. power_limit = saturation_power - back_off_table[i];
  1204. if (power_limit > current_regulatory)
  1205. power_limit = current_regulatory;
  1206. /* reduce user's txpower request if necessary
  1207. * for this rate on this channel */
  1208. target_power = user_target_power;
  1209. if (target_power > power_limit)
  1210. target_power = power_limit;
  1211. IWL_DEBUG_TXPOWER(priv, "rate %d sat %d reg %d usr %d tgt %d\n",
  1212. i, saturation_power - back_off_table[i],
  1213. current_regulatory, user_target_power,
  1214. target_power);
  1215. /* for each of 2 Tx chains (radio transmitters) */
  1216. for (c = 0; c < 2; c++) {
  1217. s32 atten_value;
  1218. if (is_mimo_rate)
  1219. atten_value =
  1220. (s32)le32_to_cpu(priv->card_alive_init.
  1221. tx_atten[txatten_grp][c]);
  1222. else
  1223. atten_value = 0;
  1224. /* calculate index; higher index means lower txpower */
  1225. power_index = (u8) (factory_gain_index[c] -
  1226. (target_power -
  1227. factory_actual_pwr[c]) -
  1228. temperature_comp[c] -
  1229. voltage_compensation +
  1230. atten_value);
  1231. /* IWL_DEBUG_TXPOWER(priv, "calculated txpower index %d\n",
  1232. power_index); */
  1233. if (power_index < get_min_power_index(i, band))
  1234. power_index = get_min_power_index(i, band);
  1235. /* adjust 5 GHz index to support negative indexes */
  1236. if (!band)
  1237. power_index += 9;
  1238. /* CCK, rate 32, reduce txpower for CCK */
  1239. if (i == POWER_TABLE_CCK_ENTRY)
  1240. power_index +=
  1241. IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
  1242. /* stay within the table! */
  1243. if (power_index > 107) {
  1244. IWL_WARN(priv, "txpower index %d > 107\n",
  1245. power_index);
  1246. power_index = 107;
  1247. }
  1248. if (power_index < 0) {
  1249. IWL_WARN(priv, "txpower index %d < 0\n",
  1250. power_index);
  1251. power_index = 0;
  1252. }
  1253. /* fill txpower command for this rate/chain */
  1254. tx_power.s.radio_tx_gain[c] =
  1255. gain_table[band][power_index].radio;
  1256. tx_power.s.dsp_predis_atten[c] =
  1257. gain_table[band][power_index].dsp;
  1258. IWL_DEBUG_TXPOWER(priv, "chain %d mimo %d index %d "
  1259. "gain 0x%02x dsp %d\n",
  1260. c, atten_value, power_index,
  1261. tx_power.s.radio_tx_gain[c],
  1262. tx_power.s.dsp_predis_atten[c]);
  1263. } /* for each chain */
  1264. tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
  1265. } /* for each rate */
  1266. return 0;
  1267. }
  1268. /**
  1269. * iwl4965_send_tx_power - Configure the TXPOWER level user limit
  1270. *
  1271. * Uses the active RXON for channel, band, and characteristics (fat, high)
  1272. * The power limit is taken from priv->tx_power_user_lmt.
  1273. */
  1274. static int iwl4965_send_tx_power(struct iwl_priv *priv)
  1275. {
  1276. struct iwl4965_txpowertable_cmd cmd = { 0 };
  1277. int ret;
  1278. u8 band = 0;
  1279. u8 is_fat = 0;
  1280. u8 ctrl_chan_high = 0;
  1281. if (test_bit(STATUS_SCANNING, &priv->status)) {
  1282. /* If this gets hit a lot, switch it to a BUG() and catch
  1283. * the stack trace to find out who is calling this during
  1284. * a scan. */
  1285. IWL_WARN(priv, "TX Power requested while scanning!\n");
  1286. return -EAGAIN;
  1287. }
  1288. band = priv->band == IEEE80211_BAND_2GHZ;
  1289. is_fat = is_fat_channel(priv->active_rxon.flags);
  1290. if (is_fat &&
  1291. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1292. ctrl_chan_high = 1;
  1293. cmd.band = band;
  1294. cmd.channel = priv->active_rxon.channel;
  1295. ret = iwl4965_fill_txpower_tbl(priv, band,
  1296. le16_to_cpu(priv->active_rxon.channel),
  1297. is_fat, ctrl_chan_high, &cmd.tx_power);
  1298. if (ret)
  1299. goto out;
  1300. ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
  1301. out:
  1302. return ret;
  1303. }
  1304. static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
  1305. {
  1306. int ret = 0;
  1307. struct iwl4965_rxon_assoc_cmd rxon_assoc;
  1308. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  1309. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  1310. if ((rxon1->flags == rxon2->flags) &&
  1311. (rxon1->filter_flags == rxon2->filter_flags) &&
  1312. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1313. (rxon1->ofdm_ht_single_stream_basic_rates ==
  1314. rxon2->ofdm_ht_single_stream_basic_rates) &&
  1315. (rxon1->ofdm_ht_dual_stream_basic_rates ==
  1316. rxon2->ofdm_ht_dual_stream_basic_rates) &&
  1317. (rxon1->rx_chain == rxon2->rx_chain) &&
  1318. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1319. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1320. return 0;
  1321. }
  1322. rxon_assoc.flags = priv->staging_rxon.flags;
  1323. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1324. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1325. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1326. rxon_assoc.reserved = 0;
  1327. rxon_assoc.ofdm_ht_single_stream_basic_rates =
  1328. priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
  1329. rxon_assoc.ofdm_ht_dual_stream_basic_rates =
  1330. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
  1331. rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
  1332. ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
  1333. sizeof(rxon_assoc), &rxon_assoc, NULL);
  1334. if (ret)
  1335. return ret;
  1336. return ret;
  1337. }
  1338. #ifdef IEEE80211_CONF_CHANNEL_SWITCH
  1339. static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1340. {
  1341. int rc;
  1342. u8 band = 0;
  1343. u8 is_fat = 0;
  1344. u8 ctrl_chan_high = 0;
  1345. struct iwl4965_channel_switch_cmd cmd = { 0 };
  1346. const struct iwl_channel_info *ch_info;
  1347. band = priv->band == IEEE80211_BAND_2GHZ;
  1348. ch_info = iwl_get_channel_info(priv, priv->band, channel);
  1349. is_fat = is_fat_channel(priv->staging_rxon.flags);
  1350. if (is_fat &&
  1351. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1352. ctrl_chan_high = 1;
  1353. cmd.band = band;
  1354. cmd.expect_beacon = 0;
  1355. cmd.channel = cpu_to_le16(channel);
  1356. cmd.rxon_flags = priv->active_rxon.flags;
  1357. cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
  1358. cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
  1359. if (ch_info)
  1360. cmd.expect_beacon = is_channel_radar(ch_info);
  1361. else
  1362. cmd.expect_beacon = 1;
  1363. rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_fat,
  1364. ctrl_chan_high, &cmd.tx_power);
  1365. if (rc) {
  1366. IWL_DEBUG_11H(priv, "error:%d fill txpower_tbl\n", rc);
  1367. return rc;
  1368. }
  1369. rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
  1370. return rc;
  1371. }
  1372. #endif
  1373. /**
  1374. * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  1375. */
  1376. static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
  1377. struct iwl_tx_queue *txq,
  1378. u16 byte_cnt)
  1379. {
  1380. struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  1381. int txq_id = txq->q.id;
  1382. int write_ptr = txq->q.write_ptr;
  1383. int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  1384. __le16 bc_ent;
  1385. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  1386. bc_ent = cpu_to_le16(len & 0xFFF);
  1387. /* Set up byte count within first 256 entries */
  1388. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  1389. /* If within first 64 entries, duplicate at end */
  1390. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  1391. scd_bc_tbl[txq_id].
  1392. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  1393. }
  1394. /**
  1395. * sign_extend - Sign extend a value using specified bit as sign-bit
  1396. *
  1397. * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
  1398. * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
  1399. *
  1400. * @param oper value to sign extend
  1401. * @param index 0 based bit index (0<=index<32) to sign bit
  1402. */
  1403. static s32 sign_extend(u32 oper, int index)
  1404. {
  1405. u8 shift = 31 - index;
  1406. return (s32)(oper << shift) >> shift;
  1407. }
  1408. /**
  1409. * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
  1410. * @statistics: Provides the temperature reading from the uCode
  1411. *
  1412. * A return of <0 indicates bogus data in the statistics
  1413. */
  1414. static int iwl4965_hw_get_temperature(const struct iwl_priv *priv)
  1415. {
  1416. s32 temperature;
  1417. s32 vt;
  1418. s32 R1, R2, R3;
  1419. u32 R4;
  1420. if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
  1421. (priv->statistics.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)) {
  1422. IWL_DEBUG_TEMP(priv, "Running FAT temperature calibration\n");
  1423. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
  1424. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
  1425. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
  1426. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
  1427. } else {
  1428. IWL_DEBUG_TEMP(priv, "Running temperature calibration\n");
  1429. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
  1430. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
  1431. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
  1432. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
  1433. }
  1434. /*
  1435. * Temperature is only 23 bits, so sign extend out to 32.
  1436. *
  1437. * NOTE If we haven't received a statistics notification yet
  1438. * with an updated temperature, use R4 provided to us in the
  1439. * "initialize" ALIVE response.
  1440. */
  1441. if (!test_bit(STATUS_TEMPERATURE, &priv->status))
  1442. vt = sign_extend(R4, 23);
  1443. else
  1444. vt = sign_extend(
  1445. le32_to_cpu(priv->statistics.general.temperature), 23);
  1446. IWL_DEBUG_TEMP(priv, "Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
  1447. if (R3 == R1) {
  1448. IWL_ERR(priv, "Calibration conflict R1 == R3\n");
  1449. return -1;
  1450. }
  1451. /* Calculate temperature in degrees Kelvin, adjust by 97%.
  1452. * Add offset to center the adjustment around 0 degrees Centigrade. */
  1453. temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
  1454. temperature /= (R3 - R1);
  1455. temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
  1456. IWL_DEBUG_TEMP(priv, "Calibrated temperature: %dK, %dC\n",
  1457. temperature, KELVIN_TO_CELSIUS(temperature));
  1458. return temperature;
  1459. }
  1460. /* Adjust Txpower only if temperature variance is greater than threshold. */
  1461. #define IWL_TEMPERATURE_THRESHOLD 3
  1462. /**
  1463. * iwl4965_is_temp_calib_needed - determines if new calibration is needed
  1464. *
  1465. * If the temperature changed has changed sufficiently, then a recalibration
  1466. * is needed.
  1467. *
  1468. * Assumes caller will replace priv->last_temperature once calibration
  1469. * executed.
  1470. */
  1471. static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
  1472. {
  1473. int temp_diff;
  1474. if (!test_bit(STATUS_STATISTICS, &priv->status)) {
  1475. IWL_DEBUG_TEMP(priv, "Temperature not updated -- no statistics.\n");
  1476. return 0;
  1477. }
  1478. temp_diff = priv->temperature - priv->last_temperature;
  1479. /* get absolute value */
  1480. if (temp_diff < 0) {
  1481. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d, \n", temp_diff);
  1482. temp_diff = -temp_diff;
  1483. } else if (temp_diff == 0)
  1484. IWL_DEBUG_POWER(priv, "Same temp, \n");
  1485. else
  1486. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d, \n", temp_diff);
  1487. if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
  1488. IWL_DEBUG_POWER(priv, "Thermal txpower calib not needed\n");
  1489. return 0;
  1490. }
  1491. IWL_DEBUG_POWER(priv, "Thermal txpower calib needed\n");
  1492. return 1;
  1493. }
  1494. static void iwl4965_temperature_calib(struct iwl_priv *priv)
  1495. {
  1496. s32 temp;
  1497. temp = iwl4965_hw_get_temperature(priv);
  1498. if (temp < 0)
  1499. return;
  1500. if (priv->temperature != temp) {
  1501. if (priv->temperature)
  1502. IWL_DEBUG_TEMP(priv, "Temperature changed "
  1503. "from %dC to %dC\n",
  1504. KELVIN_TO_CELSIUS(priv->temperature),
  1505. KELVIN_TO_CELSIUS(temp));
  1506. else
  1507. IWL_DEBUG_TEMP(priv, "Temperature "
  1508. "initialized to %dC\n",
  1509. KELVIN_TO_CELSIUS(temp));
  1510. }
  1511. priv->temperature = temp;
  1512. set_bit(STATUS_TEMPERATURE, &priv->status);
  1513. if (!priv->disable_tx_power_cal &&
  1514. unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
  1515. iwl4965_is_temp_calib_needed(priv))
  1516. queue_work(priv->workqueue, &priv->txpower_work);
  1517. }
  1518. /**
  1519. * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
  1520. */
  1521. static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
  1522. u16 txq_id)
  1523. {
  1524. /* Simply stop the queue, but don't change any configuration;
  1525. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  1526. iwl_write_prph(priv,
  1527. IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  1528. (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  1529. (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  1530. }
  1531. /**
  1532. * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
  1533. * priv->lock must be held by the caller
  1534. */
  1535. static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
  1536. u16 ssn_idx, u8 tx_fifo)
  1537. {
  1538. if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1539. (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
  1540. IWL_WARN(priv,
  1541. "queue number out of range: %d, must be %d to %d\n",
  1542. txq_id, IWL49_FIRST_AMPDU_QUEUE,
  1543. IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
  1544. return -EINVAL;
  1545. }
  1546. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  1547. iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1548. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1549. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1550. /* supposes that ssn_idx is valid (!= 0xFFF) */
  1551. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  1552. iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1553. iwl_txq_ctx_deactivate(priv, txq_id);
  1554. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
  1555. return 0;
  1556. }
  1557. /**
  1558. * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
  1559. */
  1560. static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
  1561. u16 txq_id)
  1562. {
  1563. u32 tbl_dw_addr;
  1564. u32 tbl_dw;
  1565. u16 scd_q2ratid;
  1566. scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  1567. tbl_dw_addr = priv->scd_base_addr +
  1568. IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  1569. tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
  1570. if (txq_id & 0x1)
  1571. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  1572. else
  1573. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  1574. iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
  1575. return 0;
  1576. }
  1577. /**
  1578. * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
  1579. *
  1580. * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
  1581. * i.e. it must be one of the higher queues used for aggregation
  1582. */
  1583. static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
  1584. int tx_fifo, int sta_id, int tid, u16 ssn_idx)
  1585. {
  1586. unsigned long flags;
  1587. u16 ra_tid;
  1588. if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1589. (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
  1590. IWL_WARN(priv,
  1591. "queue number out of range: %d, must be %d to %d\n",
  1592. txq_id, IWL49_FIRST_AMPDU_QUEUE,
  1593. IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
  1594. return -EINVAL;
  1595. }
  1596. ra_tid = BUILD_RAxTID(sta_id, tid);
  1597. /* Modify device's station table to Tx this TID */
  1598. iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
  1599. spin_lock_irqsave(&priv->lock, flags);
  1600. /* Stop this Tx queue before configuring it */
  1601. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  1602. /* Map receiver-address / traffic-ID to this queue */
  1603. iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
  1604. /* Set this queue as a chain-building queue */
  1605. iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1606. /* Place first TFD at index corresponding to start sequence number.
  1607. * Assumes that ssn_idx is valid (!= 0xFFF) */
  1608. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1609. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1610. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  1611. /* Set up Tx window size and frame limit for this queue */
  1612. iwl_write_targ_mem(priv,
  1613. priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
  1614. (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  1615. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  1616. iwl_write_targ_mem(priv, priv->scd_base_addr +
  1617. IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  1618. (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
  1619. & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  1620. iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1621. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  1622. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
  1623. spin_unlock_irqrestore(&priv->lock, flags);
  1624. return 0;
  1625. }
  1626. static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
  1627. {
  1628. switch (cmd_id) {
  1629. case REPLY_RXON:
  1630. return (u16) sizeof(struct iwl4965_rxon_cmd);
  1631. default:
  1632. return len;
  1633. }
  1634. }
  1635. static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  1636. {
  1637. struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
  1638. addsta->mode = cmd->mode;
  1639. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1640. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  1641. addsta->station_flags = cmd->station_flags;
  1642. addsta->station_flags_msk = cmd->station_flags_msk;
  1643. addsta->tid_disable_tx = cmd->tid_disable_tx;
  1644. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1645. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1646. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1647. addsta->reserved1 = cpu_to_le16(0);
  1648. addsta->reserved2 = cpu_to_le32(0);
  1649. return (u16)sizeof(struct iwl4965_addsta_cmd);
  1650. }
  1651. static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
  1652. {
  1653. return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
  1654. }
  1655. /**
  1656. * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
  1657. */
  1658. static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
  1659. struct iwl_ht_agg *agg,
  1660. struct iwl4965_tx_resp *tx_resp,
  1661. int txq_id, u16 start_idx)
  1662. {
  1663. u16 status;
  1664. struct agg_tx_status *frame_status = tx_resp->u.agg_status;
  1665. struct ieee80211_tx_info *info = NULL;
  1666. struct ieee80211_hdr *hdr = NULL;
  1667. u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  1668. int i, sh, idx;
  1669. u16 seq;
  1670. if (agg->wait_for_ba)
  1671. IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
  1672. agg->frame_count = tx_resp->frame_count;
  1673. agg->start_idx = start_idx;
  1674. agg->rate_n_flags = rate_n_flags;
  1675. agg->bitmap = 0;
  1676. /* num frames attempted by Tx command */
  1677. if (agg->frame_count == 1) {
  1678. /* Only one frame was attempted; no block-ack will arrive */
  1679. status = le16_to_cpu(frame_status[0].status);
  1680. idx = start_idx;
  1681. /* FIXME: code repetition */
  1682. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
  1683. agg->frame_count, agg->start_idx, idx);
  1684. info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
  1685. info->status.rates[0].count = tx_resp->failure_frame + 1;
  1686. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  1687. info->flags |= iwl_is_tx_success(status) ?
  1688. IEEE80211_TX_STAT_ACK : 0;
  1689. iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
  1690. /* FIXME: code repetition end */
  1691. IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
  1692. status & 0xff, tx_resp->failure_frame);
  1693. IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
  1694. agg->wait_for_ba = 0;
  1695. } else {
  1696. /* Two or more frames were attempted; expect block-ack */
  1697. u64 bitmap = 0;
  1698. int start = agg->start_idx;
  1699. /* Construct bit-map of pending frames within Tx window */
  1700. for (i = 0; i < agg->frame_count; i++) {
  1701. u16 sc;
  1702. status = le16_to_cpu(frame_status[i].status);
  1703. seq = le16_to_cpu(frame_status[i].sequence);
  1704. idx = SEQ_TO_INDEX(seq);
  1705. txq_id = SEQ_TO_QUEUE(seq);
  1706. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  1707. AGG_TX_STATE_ABORT_MSK))
  1708. continue;
  1709. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
  1710. agg->frame_count, txq_id, idx);
  1711. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  1712. sc = le16_to_cpu(hdr->seq_ctrl);
  1713. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  1714. IWL_ERR(priv,
  1715. "BUG_ON idx doesn't match seq control"
  1716. " idx=%d, seq_idx=%d, seq=%d\n",
  1717. idx, SEQ_TO_SN(sc), hdr->seq_ctrl);
  1718. return -1;
  1719. }
  1720. IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
  1721. i, idx, SEQ_TO_SN(sc));
  1722. sh = idx - start;
  1723. if (sh > 64) {
  1724. sh = (start - idx) + 0xff;
  1725. bitmap = bitmap << sh;
  1726. sh = 0;
  1727. start = idx;
  1728. } else if (sh < -64)
  1729. sh = 0xff - (start - idx);
  1730. else if (sh < 0) {
  1731. sh = start - idx;
  1732. start = idx;
  1733. bitmap = bitmap << sh;
  1734. sh = 0;
  1735. }
  1736. bitmap |= 1ULL << sh;
  1737. IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
  1738. start, (unsigned long long)bitmap);
  1739. }
  1740. agg->bitmap = bitmap;
  1741. agg->start_idx = start;
  1742. IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
  1743. agg->frame_count, agg->start_idx,
  1744. (unsigned long long)agg->bitmap);
  1745. if (bitmap)
  1746. agg->wait_for_ba = 1;
  1747. }
  1748. return 0;
  1749. }
  1750. /**
  1751. * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
  1752. */
  1753. static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
  1754. struct iwl_rx_mem_buffer *rxb)
  1755. {
  1756. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1757. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  1758. int txq_id = SEQ_TO_QUEUE(sequence);
  1759. int index = SEQ_TO_INDEX(sequence);
  1760. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  1761. struct ieee80211_hdr *hdr;
  1762. struct ieee80211_tx_info *info;
  1763. struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  1764. u32 status = le32_to_cpu(tx_resp->u.status);
  1765. int tid = MAX_TID_COUNT;
  1766. int sta_id;
  1767. int freed;
  1768. u8 *qc = NULL;
  1769. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  1770. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  1771. "is out of range [0-%d] %d %d\n", txq_id,
  1772. index, txq->q.n_bd, txq->q.write_ptr,
  1773. txq->q.read_ptr);
  1774. return;
  1775. }
  1776. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  1777. memset(&info->status, 0, sizeof(info->status));
  1778. hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
  1779. if (ieee80211_is_data_qos(hdr->frame_control)) {
  1780. qc = ieee80211_get_qos_ctl(hdr);
  1781. tid = qc[0] & 0xf;
  1782. }
  1783. sta_id = iwl_get_ra_sta_id(priv, hdr);
  1784. if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
  1785. IWL_ERR(priv, "Station not known\n");
  1786. return;
  1787. }
  1788. if (txq->sched_retry) {
  1789. const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
  1790. struct iwl_ht_agg *agg = NULL;
  1791. WARN_ON(!qc);
  1792. agg = &priv->stations[sta_id].tid[tid].agg;
  1793. iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  1794. /* check if BAR is needed */
  1795. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  1796. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1797. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  1798. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  1799. IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim scd_ssn "
  1800. "%d index %d\n", scd_ssn , index);
  1801. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1802. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1803. if (priv->mac80211_registered &&
  1804. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1805. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
  1806. if (agg->state == IWL_AGG_OFF)
  1807. iwl_wake_queue(priv, txq_id);
  1808. else
  1809. iwl_wake_queue(priv, txq->swq_id);
  1810. }
  1811. }
  1812. } else {
  1813. info->status.rates[0].count = tx_resp->failure_frame + 1;
  1814. info->flags |= iwl_is_tx_success(status) ?
  1815. IEEE80211_TX_STAT_ACK : 0;
  1816. iwl_hwrate_to_tx_control(priv,
  1817. le32_to_cpu(tx_resp->rate_n_flags),
  1818. info);
  1819. IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) "
  1820. "rate_n_flags 0x%x retries %d\n",
  1821. txq_id,
  1822. iwl_get_tx_fail_reason(status), status,
  1823. le32_to_cpu(tx_resp->rate_n_flags),
  1824. tx_resp->failure_frame);
  1825. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1826. if (qc && likely(sta_id != IWL_INVALID_STATION))
  1827. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1828. if (priv->mac80211_registered &&
  1829. (iwl_queue_space(&txq->q) > txq->q.low_mark))
  1830. iwl_wake_queue(priv, txq_id);
  1831. }
  1832. if (qc && likely(sta_id != IWL_INVALID_STATION))
  1833. iwl_txq_check_empty(priv, sta_id, tid, txq_id);
  1834. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  1835. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  1836. }
  1837. static int iwl4965_calc_rssi(struct iwl_priv *priv,
  1838. struct iwl_rx_phy_res *rx_resp)
  1839. {
  1840. /* data from PHY/DSP regarding signal strength, etc.,
  1841. * contents are always there, not configurable by host. */
  1842. struct iwl4965_rx_non_cfg_phy *ncphy =
  1843. (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
  1844. u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
  1845. >> IWL49_AGC_DB_POS;
  1846. u32 valid_antennae =
  1847. (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
  1848. >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
  1849. u8 max_rssi = 0;
  1850. u32 i;
  1851. /* Find max rssi among 3 possible receivers.
  1852. * These values are measured by the digital signal processor (DSP).
  1853. * They should stay fairly constant even as the signal strength varies,
  1854. * if the radio's automatic gain control (AGC) is working right.
  1855. * AGC value (see below) will provide the "interesting" info. */
  1856. for (i = 0; i < 3; i++)
  1857. if (valid_antennae & (1 << i))
  1858. max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
  1859. IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  1860. ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
  1861. max_rssi, agc);
  1862. /* dBm = max_rssi dB - agc dB - constant.
  1863. * Higher AGC (higher radio gain) means lower signal. */
  1864. return max_rssi - agc - IWL49_RSSI_OFFSET;
  1865. }
  1866. /* Set up 4965-specific Rx frame reply handlers */
  1867. static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
  1868. {
  1869. /* Legacy Rx frames */
  1870. priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
  1871. /* Tx response */
  1872. priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
  1873. }
  1874. static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
  1875. {
  1876. INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
  1877. }
  1878. static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
  1879. {
  1880. cancel_work_sync(&priv->txpower_work);
  1881. }
  1882. static struct iwl_station_mgmt_ops iwl4965_station_mgmt = {
  1883. .add_station = iwl_add_station_flags,
  1884. .remove_station = iwl_remove_station,
  1885. .find_station = iwl_find_station,
  1886. .clear_station_table = iwl_clear_stations_table,
  1887. };
  1888. static struct iwl_hcmd_ops iwl4965_hcmd = {
  1889. .rxon_assoc = iwl4965_send_rxon_assoc,
  1890. .commit_rxon = iwl_commit_rxon,
  1891. .set_rxon_chain = iwl_set_rxon_chain,
  1892. };
  1893. static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
  1894. .get_hcmd_size = iwl4965_get_hcmd_size,
  1895. .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
  1896. .chain_noise_reset = iwl4965_chain_noise_reset,
  1897. .gain_computation = iwl4965_gain_computation,
  1898. .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
  1899. .calc_rssi = iwl4965_calc_rssi,
  1900. };
  1901. static struct iwl_lib_ops iwl4965_lib = {
  1902. .set_hw_params = iwl4965_hw_set_hw_params,
  1903. .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
  1904. .txq_set_sched = iwl4965_txq_set_sched,
  1905. .txq_agg_enable = iwl4965_txq_agg_enable,
  1906. .txq_agg_disable = iwl4965_txq_agg_disable,
  1907. .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
  1908. .txq_free_tfd = iwl_hw_txq_free_tfd,
  1909. .txq_init = iwl_hw_tx_queue_init,
  1910. .rx_handler_setup = iwl4965_rx_handler_setup,
  1911. .setup_deferred_work = iwl4965_setup_deferred_work,
  1912. .cancel_deferred_work = iwl4965_cancel_deferred_work,
  1913. .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
  1914. .alive_notify = iwl4965_alive_notify,
  1915. .init_alive_start = iwl4965_init_alive_start,
  1916. .load_ucode = iwl4965_load_bsm,
  1917. .apm_ops = {
  1918. .init = iwl4965_apm_init,
  1919. .reset = iwl4965_apm_reset,
  1920. .stop = iwl4965_apm_stop,
  1921. .config = iwl4965_nic_config,
  1922. .set_pwr_src = iwl_set_pwr_src,
  1923. },
  1924. .eeprom_ops = {
  1925. .regulatory_bands = {
  1926. EEPROM_REGULATORY_BAND_1_CHANNELS,
  1927. EEPROM_REGULATORY_BAND_2_CHANNELS,
  1928. EEPROM_REGULATORY_BAND_3_CHANNELS,
  1929. EEPROM_REGULATORY_BAND_4_CHANNELS,
  1930. EEPROM_REGULATORY_BAND_5_CHANNELS,
  1931. EEPROM_4965_REGULATORY_BAND_24_FAT_CHANNELS,
  1932. EEPROM_4965_REGULATORY_BAND_52_FAT_CHANNELS
  1933. },
  1934. .verify_signature = iwlcore_eeprom_verify_signature,
  1935. .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
  1936. .release_semaphore = iwlcore_eeprom_release_semaphore,
  1937. .calib_version = iwl4965_eeprom_calib_version,
  1938. .query_addr = iwlcore_eeprom_query_addr,
  1939. },
  1940. .send_tx_power = iwl4965_send_tx_power,
  1941. .update_chain_flags = iwl_update_chain_flags,
  1942. .post_associate = iwl_post_associate,
  1943. .config_ap = iwl_config_ap,
  1944. .temp_ops = {
  1945. .temperature = iwl4965_temperature_calib,
  1946. .set_ct_kill = iwl4965_set_ct_threshold,
  1947. },
  1948. };
  1949. static struct iwl_ops iwl4965_ops = {
  1950. .lib = &iwl4965_lib,
  1951. .hcmd = &iwl4965_hcmd,
  1952. .utils = &iwl4965_hcmd_utils,
  1953. .smgmt = &iwl4965_station_mgmt,
  1954. };
  1955. struct iwl_cfg iwl4965_agn_cfg = {
  1956. .name = "4965AGN",
  1957. .fw_name_pre = IWL4965_FW_PRE,
  1958. .ucode_api_max = IWL4965_UCODE_API_MAX,
  1959. .ucode_api_min = IWL4965_UCODE_API_MIN,
  1960. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  1961. .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
  1962. .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
  1963. .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
  1964. .ops = &iwl4965_ops,
  1965. .mod_params = &iwl4965_mod_params,
  1966. };
  1967. /* Module firmware */
  1968. MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX));
  1969. module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
  1970. MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
  1971. module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
  1972. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  1973. module_param_named(debug, iwl4965_mod_params.debug, uint, 0444);
  1974. MODULE_PARM_DESC(debug, "debug output mask");
  1975. module_param_named(
  1976. disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
  1977. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  1978. module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
  1979. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  1980. /* 11n */
  1981. module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444);
  1982. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  1983. module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
  1984. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  1985. module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444);
  1986. MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");