clock.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.c
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #undef DEBUG
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/device.h>
  19. #include <linux/list.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <asm/bitops.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/sram.h>
  27. #include <asm/arch/cpu.h>
  28. #include <asm/div64.h>
  29. #include "memory.h"
  30. #include "sdrc.h"
  31. #include "clock.h"
  32. #include "prm.h"
  33. #include "prm-regbits-24xx.h"
  34. #include "cm.h"
  35. #include "cm-regbits-24xx.h"
  36. #include "cm-regbits-34xx.h"
  37. #define MAX_CLOCK_ENABLE_WAIT 100000
  38. u8 cpu_mask;
  39. /*-------------------------------------------------------------------------
  40. * Omap2 specific clock functions
  41. *-------------------------------------------------------------------------*/
  42. /**
  43. * omap2_init_clksel_parent - set a clksel clk's parent field from the hardware
  44. * @clk: OMAP clock struct ptr to use
  45. *
  46. * Given a pointer to a source-selectable struct clk, read the hardware
  47. * register and determine what its parent is currently set to. Update the
  48. * clk->parent field with the appropriate clk ptr.
  49. */
  50. void omap2_init_clksel_parent(struct clk *clk)
  51. {
  52. const struct clksel *clks;
  53. const struct clksel_rate *clkr;
  54. u32 r, found = 0;
  55. if (!clk->clksel)
  56. return;
  57. r = __raw_readl(clk->clksel_reg) & clk->clksel_mask;
  58. r >>= __ffs(clk->clksel_mask);
  59. for (clks = clk->clksel; clks->parent && !found; clks++) {
  60. for (clkr = clks->rates; clkr->div && !found; clkr++) {
  61. if ((clkr->flags & cpu_mask) && (clkr->val == r)) {
  62. if (clk->parent != clks->parent) {
  63. pr_debug("clock: inited %s parent "
  64. "to %s (was %s)\n",
  65. clk->name, clks->parent->name,
  66. ((clk->parent) ?
  67. clk->parent->name : "NULL"));
  68. clk->parent = clks->parent;
  69. };
  70. found = 1;
  71. }
  72. }
  73. }
  74. if (!found)
  75. printk(KERN_ERR "clock: init parent: could not find "
  76. "regval %0x for clock %s\n", r, clk->name);
  77. return;
  78. }
  79. /* Returns the DPLL rate */
  80. u32 omap2_get_dpll_rate(struct clk *clk)
  81. {
  82. long long dpll_clk;
  83. u32 dpll_mult, dpll_div, dpll;
  84. const struct dpll_data *dd;
  85. dd = clk->dpll_data;
  86. /* REVISIT: What do we return on error? */
  87. if (!dd)
  88. return 0;
  89. dpll = __raw_readl(dd->mult_div1_reg);
  90. dpll_mult = dpll & dd->mult_mask;
  91. dpll_mult >>= __ffs(dd->mult_mask);
  92. dpll_div = dpll & dd->div1_mask;
  93. dpll_div >>= __ffs(dd->div1_mask);
  94. dpll_clk = (long long)clk->parent->rate * dpll_mult;
  95. do_div(dpll_clk, dpll_div + 1);
  96. return dpll_clk;
  97. }
  98. /*
  99. * Used for clocks that have the same value as the parent clock,
  100. * divided by some factor
  101. */
  102. void omap2_fixed_divisor_recalc(struct clk *clk)
  103. {
  104. WARN_ON(!clk->fixed_div);
  105. clk->rate = clk->parent->rate / clk->fixed_div;
  106. if (clk->flags & RATE_PROPAGATES)
  107. propagate_rate(clk);
  108. }
  109. /**
  110. * omap2_wait_clock_ready - wait for clock to enable
  111. * @reg: physical address of clock IDLEST register
  112. * @mask: value to mask against to determine if the clock is active
  113. * @name: name of the clock (for printk)
  114. *
  115. * Returns 1 if the clock enabled in time, or 0 if it failed to enable
  116. * in roughly MAX_CLOCK_ENABLE_WAIT microseconds.
  117. */
  118. int omap2_wait_clock_ready(void __iomem *reg, u32 mask, const char *name)
  119. {
  120. int i = 0;
  121. int ena = 0;
  122. /*
  123. * 24xx uses 0 to indicate not ready, and 1 to indicate ready.
  124. * 34xx reverses this, just to keep us on our toes
  125. */
  126. if (cpu_mask & (RATE_IN_242X | RATE_IN_243X)) {
  127. ena = mask;
  128. } else if (cpu_mask & RATE_IN_343X) {
  129. ena = 0;
  130. }
  131. /* Wait for lock */
  132. while (((__raw_readl(reg) & mask) != ena) &&
  133. (i++ < MAX_CLOCK_ENABLE_WAIT)) {
  134. udelay(1);
  135. }
  136. if (i < MAX_CLOCK_ENABLE_WAIT)
  137. pr_debug("Clock %s stable after %d loops\n", name, i);
  138. else
  139. printk(KERN_ERR "Clock %s didn't enable in %d tries\n",
  140. name, MAX_CLOCK_ENABLE_WAIT);
  141. return (i < MAX_CLOCK_ENABLE_WAIT) ? 1 : 0;
  142. };
  143. /*
  144. * Note: We don't need special code here for INVERT_ENABLE
  145. * for the time being since INVERT_ENABLE only applies to clocks enabled by
  146. * CM_CLKEN_PLL
  147. */
  148. static void omap2_clk_wait_ready(struct clk *clk)
  149. {
  150. void __iomem *reg, *other_reg, *st_reg;
  151. u32 bit;
  152. /*
  153. * REVISIT: This code is pretty ugly. It would be nice to generalize
  154. * it and pull it into struct clk itself somehow.
  155. */
  156. reg = clk->enable_reg;
  157. if ((((u32)reg & 0xff) >= CM_FCLKEN1) &&
  158. (((u32)reg & 0xff) <= OMAP24XX_CM_FCLKEN2))
  159. other_reg = (void __iomem *)(((u32)reg & ~0xf0) | 0x10); /* CM_ICLKEN* */
  160. else if ((((u32)reg & 0xff) >= CM_ICLKEN1) &&
  161. (((u32)reg & 0xff) <= OMAP24XX_CM_ICLKEN4))
  162. other_reg = (void __iomem *)(((u32)reg & ~0xf0) | 0x00); /* CM_FCLKEN* */
  163. else
  164. return;
  165. /* REVISIT: What are the appropriate exclusions for 34XX? */
  166. /* No check for DSS or cam clocks */
  167. if (cpu_is_omap24xx() && ((u32)reg & 0x0f) == 0) { /* CM_{F,I}CLKEN1 */
  168. if (clk->enable_bit == OMAP24XX_EN_DSS2_SHIFT ||
  169. clk->enable_bit == OMAP24XX_EN_DSS1_SHIFT ||
  170. clk->enable_bit == OMAP24XX_EN_CAM_SHIFT)
  171. return;
  172. }
  173. /* REVISIT: What are the appropriate exclusions for 34XX? */
  174. /* OMAP3: ignore DSS-mod clocks */
  175. if (cpu_is_omap34xx() &&
  176. (((u32)reg & ~0xff) == (u32)OMAP_CM_REGADDR(OMAP3430_DSS_MOD, 0) ||
  177. ((((u32)reg & ~0xff) == (u32)OMAP_CM_REGADDR(CORE_MOD, 0)) &&
  178. clk->enable_bit == OMAP3430_EN_SSI_SHIFT)))
  179. return;
  180. /* Check if both functional and interface clocks
  181. * are running. */
  182. bit = 1 << clk->enable_bit;
  183. if (!(__raw_readl(other_reg) & bit))
  184. return;
  185. st_reg = (void __iomem *)(((u32)other_reg & ~0xf0) | 0x20); /* CM_IDLEST* */
  186. omap2_wait_clock_ready(st_reg, bit, clk->name);
  187. }
  188. /* Enables clock without considering parent dependencies or use count
  189. * REVISIT: Maybe change this to use clk->enable like on omap1?
  190. */
  191. int _omap2_clk_enable(struct clk *clk)
  192. {
  193. u32 regval32;
  194. if (clk->flags & (ALWAYS_ENABLED | PARENT_CONTROLS_CLOCK))
  195. return 0;
  196. if (clk->enable)
  197. return clk->enable(clk);
  198. if (unlikely(clk->enable_reg == 0)) {
  199. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  200. clk->name);
  201. return 0; /* REVISIT: -EINVAL */
  202. }
  203. regval32 = __raw_readl(clk->enable_reg);
  204. if (clk->flags & INVERT_ENABLE)
  205. regval32 &= ~(1 << clk->enable_bit);
  206. else
  207. regval32 |= (1 << clk->enable_bit);
  208. __raw_writel(regval32, clk->enable_reg);
  209. wmb();
  210. omap2_clk_wait_ready(clk);
  211. return 0;
  212. }
  213. /* Disables clock without considering parent dependencies or use count */
  214. void _omap2_clk_disable(struct clk *clk)
  215. {
  216. u32 regval32;
  217. if (clk->flags & (ALWAYS_ENABLED | PARENT_CONTROLS_CLOCK))
  218. return;
  219. if (clk->disable) {
  220. clk->disable(clk);
  221. return;
  222. }
  223. if (clk->enable_reg == 0) {
  224. /*
  225. * 'Independent' here refers to a clock which is not
  226. * controlled by its parent.
  227. */
  228. printk(KERN_ERR "clock: clk_disable called on independent "
  229. "clock %s which has no enable_reg\n", clk->name);
  230. return;
  231. }
  232. regval32 = __raw_readl(clk->enable_reg);
  233. if (clk->flags & INVERT_ENABLE)
  234. regval32 |= (1 << clk->enable_bit);
  235. else
  236. regval32 &= ~(1 << clk->enable_bit);
  237. __raw_writel(regval32, clk->enable_reg);
  238. wmb();
  239. }
  240. void omap2_clk_disable(struct clk *clk)
  241. {
  242. if (clk->usecount > 0 && !(--clk->usecount)) {
  243. _omap2_clk_disable(clk);
  244. if (likely((u32)clk->parent))
  245. omap2_clk_disable(clk->parent);
  246. }
  247. }
  248. int omap2_clk_enable(struct clk *clk)
  249. {
  250. int ret = 0;
  251. if (clk->usecount++ == 0) {
  252. if (likely((u32)clk->parent))
  253. ret = omap2_clk_enable(clk->parent);
  254. if (unlikely(ret != 0)) {
  255. clk->usecount--;
  256. return ret;
  257. }
  258. ret = _omap2_clk_enable(clk);
  259. if (unlikely(ret != 0) && clk->parent) {
  260. omap2_clk_disable(clk->parent);
  261. clk->usecount--;
  262. }
  263. }
  264. return ret;
  265. }
  266. /*
  267. * Used for clocks that are part of CLKSEL_xyz governed clocks.
  268. * REVISIT: Maybe change to use clk->enable() functions like on omap1?
  269. */
  270. void omap2_clksel_recalc(struct clk *clk)
  271. {
  272. u32 div = 0;
  273. pr_debug("clock: recalc'ing clksel clk %s\n", clk->name);
  274. div = omap2_clksel_get_divisor(clk);
  275. if (div == 0)
  276. return;
  277. if (unlikely(clk->rate == clk->parent->rate / div))
  278. return;
  279. clk->rate = clk->parent->rate / div;
  280. pr_debug("clock: new clock rate is %ld (div %d)\n", clk->rate, div);
  281. if (unlikely(clk->flags & RATE_PROPAGATES))
  282. propagate_rate(clk);
  283. }
  284. /**
  285. * omap2_get_clksel_by_parent - return clksel struct for a given clk & parent
  286. * @clk: OMAP struct clk ptr to inspect
  287. * @src_clk: OMAP struct clk ptr of the parent clk to search for
  288. *
  289. * Scan the struct clksel array associated with the clock to find
  290. * the element associated with the supplied parent clock address.
  291. * Returns a pointer to the struct clksel on success or NULL on error.
  292. */
  293. const struct clksel *omap2_get_clksel_by_parent(struct clk *clk,
  294. struct clk *src_clk)
  295. {
  296. const struct clksel *clks;
  297. if (!clk->clksel)
  298. return NULL;
  299. for (clks = clk->clksel; clks->parent; clks++) {
  300. if (clks->parent == src_clk)
  301. break; /* Found the requested parent */
  302. }
  303. if (!clks->parent) {
  304. printk(KERN_ERR "clock: Could not find parent clock %s in "
  305. "clksel array of clock %s\n", src_clk->name,
  306. clk->name);
  307. return NULL;
  308. }
  309. return clks;
  310. }
  311. /**
  312. * omap2_clksel_round_rate_div - find divisor for the given clock and rate
  313. * @clk: OMAP struct clk to use
  314. * @target_rate: desired clock rate
  315. * @new_div: ptr to where we should store the divisor
  316. *
  317. * Finds 'best' divider value in an array based on the source and target
  318. * rates. The divider array must be sorted with smallest divider first.
  319. * Note that this will not work for clocks which are part of CONFIG_PARTICIPANT,
  320. * they are only settable as part of virtual_prcm set.
  321. *
  322. * Returns the rounded clock rate or returns 0xffffffff on error.
  323. */
  324. u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
  325. u32 *new_div)
  326. {
  327. unsigned long test_rate;
  328. const struct clksel *clks;
  329. const struct clksel_rate *clkr;
  330. u32 last_div = 0;
  331. printk(KERN_INFO "clock: clksel_round_rate_div: %s target_rate %ld\n",
  332. clk->name, target_rate);
  333. *new_div = 1;
  334. clks = omap2_get_clksel_by_parent(clk, clk->parent);
  335. if (clks == NULL)
  336. return ~0;
  337. for (clkr = clks->rates; clkr->div; clkr++) {
  338. if (!(clkr->flags & cpu_mask))
  339. continue;
  340. /* Sanity check */
  341. if (clkr->div <= last_div)
  342. printk(KERN_ERR "clock: clksel_rate table not sorted "
  343. "for clock %s", clk->name);
  344. last_div = clkr->div;
  345. test_rate = clk->parent->rate / clkr->div;
  346. if (test_rate <= target_rate)
  347. break; /* found it */
  348. }
  349. if (!clkr->div) {
  350. printk(KERN_ERR "clock: Could not find divisor for target "
  351. "rate %ld for clock %s parent %s\n", target_rate,
  352. clk->name, clk->parent->name);
  353. return ~0;
  354. }
  355. *new_div = clkr->div;
  356. printk(KERN_INFO "clock: new_div = %d, new_rate = %ld\n", *new_div,
  357. (clk->parent->rate / clkr->div));
  358. return (clk->parent->rate / clkr->div);
  359. }
  360. /**
  361. * omap2_clksel_round_rate - find rounded rate for the given clock and rate
  362. * @clk: OMAP struct clk to use
  363. * @target_rate: desired clock rate
  364. *
  365. * Compatibility wrapper for OMAP clock framework
  366. * Finds best target rate based on the source clock and possible dividers.
  367. * rates. The divider array must be sorted with smallest divider first.
  368. * Note that this will not work for clocks which are part of CONFIG_PARTICIPANT,
  369. * they are only settable as part of virtual_prcm set.
  370. *
  371. * Returns the rounded clock rate or returns 0xffffffff on error.
  372. */
  373. long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate)
  374. {
  375. u32 new_div;
  376. return omap2_clksel_round_rate_div(clk, target_rate, &new_div);
  377. }
  378. /* Given a clock and a rate apply a clock specific rounding function */
  379. long omap2_clk_round_rate(struct clk *clk, unsigned long rate)
  380. {
  381. if (clk->round_rate != 0)
  382. return clk->round_rate(clk, rate);
  383. if (clk->flags & RATE_FIXED)
  384. printk(KERN_ERR "clock: generic omap2_clk_round_rate called "
  385. "on fixed-rate clock %s\n", clk->name);
  386. return clk->rate;
  387. }
  388. /**
  389. * omap2_clksel_to_divisor() - turn clksel field value into integer divider
  390. * @clk: OMAP struct clk to use
  391. * @field_val: register field value to find
  392. *
  393. * Given a struct clk of a rate-selectable clksel clock, and a register field
  394. * value to search for, find the corresponding clock divisor. The register
  395. * field value should be pre-masked and shifted down so the LSB is at bit 0
  396. * before calling. Returns 0 on error
  397. */
  398. u32 omap2_clksel_to_divisor(struct clk *clk, u32 field_val)
  399. {
  400. const struct clksel *clks;
  401. const struct clksel_rate *clkr;
  402. clks = omap2_get_clksel_by_parent(clk, clk->parent);
  403. if (clks == NULL)
  404. return 0;
  405. for (clkr = clks->rates; clkr->div; clkr++) {
  406. if ((clkr->flags & cpu_mask) && (clkr->val == field_val))
  407. break;
  408. }
  409. if (!clkr->div) {
  410. printk(KERN_ERR "clock: Could not find fieldval %d for "
  411. "clock %s parent %s\n", field_val, clk->name,
  412. clk->parent->name);
  413. return 0;
  414. }
  415. return clkr->div;
  416. }
  417. /**
  418. * omap2_divisor_to_clksel() - turn clksel integer divisor into a field value
  419. * @clk: OMAP struct clk to use
  420. * @div: integer divisor to search for
  421. *
  422. * Given a struct clk of a rate-selectable clksel clock, and a clock divisor,
  423. * find the corresponding register field value. The return register value is
  424. * the value before left-shifting. Returns 0xffffffff on error
  425. */
  426. u32 omap2_divisor_to_clksel(struct clk *clk, u32 div)
  427. {
  428. const struct clksel *clks;
  429. const struct clksel_rate *clkr;
  430. /* should never happen */
  431. WARN_ON(div == 0);
  432. clks = omap2_get_clksel_by_parent(clk, clk->parent);
  433. if (clks == NULL)
  434. return 0;
  435. for (clkr = clks->rates; clkr->div; clkr++) {
  436. if ((clkr->flags & cpu_mask) && (clkr->div == div))
  437. break;
  438. }
  439. if (!clkr->div) {
  440. printk(KERN_ERR "clock: Could not find divisor %d for "
  441. "clock %s parent %s\n", div, clk->name,
  442. clk->parent->name);
  443. return 0;
  444. }
  445. return clkr->val;
  446. }
  447. /**
  448. * omap2_get_clksel - find clksel register addr & field mask for a clk
  449. * @clk: struct clk to use
  450. * @field_mask: ptr to u32 to store the register field mask
  451. *
  452. * Returns the address of the clksel register upon success or NULL on error.
  453. */
  454. void __iomem *omap2_get_clksel(struct clk *clk, u32 *field_mask)
  455. {
  456. if (unlikely((clk->clksel_reg == 0) || (clk->clksel_mask == 0)))
  457. return NULL;
  458. *field_mask = clk->clksel_mask;
  459. return clk->clksel_reg;
  460. }
  461. /**
  462. * omap2_clksel_get_divisor - get current divider applied to parent clock.
  463. * @clk: OMAP struct clk to use.
  464. *
  465. * Returns the integer divisor upon success or 0 on error.
  466. */
  467. u32 omap2_clksel_get_divisor(struct clk *clk)
  468. {
  469. u32 field_mask, field_val;
  470. void __iomem *div_addr;
  471. div_addr = omap2_get_clksel(clk, &field_mask);
  472. if (div_addr == 0)
  473. return 0;
  474. field_val = __raw_readl(div_addr) & field_mask;
  475. field_val >>= __ffs(field_mask);
  476. return omap2_clksel_to_divisor(clk, field_val);
  477. }
  478. int omap2_clksel_set_rate(struct clk *clk, unsigned long rate)
  479. {
  480. u32 field_mask, field_val, reg_val, validrate, new_div = 0;
  481. void __iomem *div_addr;
  482. validrate = omap2_clksel_round_rate_div(clk, rate, &new_div);
  483. if (validrate != rate)
  484. return -EINVAL;
  485. div_addr = omap2_get_clksel(clk, &field_mask);
  486. if (div_addr == 0)
  487. return -EINVAL;
  488. field_val = omap2_divisor_to_clksel(clk, new_div);
  489. if (field_val == ~0)
  490. return -EINVAL;
  491. reg_val = __raw_readl(div_addr);
  492. reg_val &= ~field_mask;
  493. reg_val |= (field_val << __ffs(field_mask));
  494. __raw_writel(reg_val, div_addr);
  495. wmb();
  496. clk->rate = clk->parent->rate / new_div;
  497. if (clk->flags & DELAYED_APP && cpu_is_omap24xx()) {
  498. __raw_writel(OMAP24XX_VALID_CONFIG, OMAP24XX_PRCM_CLKCFG_CTRL);
  499. wmb();
  500. }
  501. return 0;
  502. }
  503. /* Set the clock rate for a clock source */
  504. int omap2_clk_set_rate(struct clk *clk, unsigned long rate)
  505. {
  506. int ret = -EINVAL;
  507. pr_debug("clock: set_rate for clock %s to rate %ld\n", clk->name, rate);
  508. /* CONFIG_PARTICIPANT clocks are changed only in sets via the
  509. rate table mechanism, driven by mpu_speed */
  510. if (clk->flags & CONFIG_PARTICIPANT)
  511. return -EINVAL;
  512. /* dpll_ck, core_ck, virt_prcm_set; plus all clksel clocks */
  513. if (clk->set_rate != 0)
  514. ret = clk->set_rate(clk, rate);
  515. if (unlikely(ret == 0 && (clk->flags & RATE_PROPAGATES)))
  516. propagate_rate(clk);
  517. return ret;
  518. }
  519. /*
  520. * Converts encoded control register address into a full address
  521. * On error, *src_addr will be returned as 0.
  522. */
  523. static u32 omap2_clksel_get_src_field(void __iomem **src_addr,
  524. struct clk *src_clk, u32 *field_mask,
  525. struct clk *clk, u32 *parent_div)
  526. {
  527. const struct clksel *clks;
  528. const struct clksel_rate *clkr;
  529. *parent_div = 0;
  530. *src_addr = 0;
  531. clks = omap2_get_clksel_by_parent(clk, src_clk);
  532. if (clks == NULL)
  533. return 0;
  534. for (clkr = clks->rates; clkr->div; clkr++) {
  535. if (clkr->flags & (cpu_mask | DEFAULT_RATE))
  536. break; /* Found the default rate for this platform */
  537. }
  538. if (!clkr->div) {
  539. printk(KERN_ERR "clock: Could not find default rate for "
  540. "clock %s parent %s\n", clk->name,
  541. src_clk->parent->name);
  542. return 0;
  543. }
  544. /* Should never happen. Add a clksel mask to the struct clk. */
  545. WARN_ON(clk->clksel_mask == 0);
  546. *field_mask = clk->clksel_mask;
  547. *src_addr = clk->clksel_reg;
  548. *parent_div = clkr->div;
  549. return clkr->val;
  550. }
  551. int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent)
  552. {
  553. void __iomem *src_addr;
  554. u32 field_val, field_mask, reg_val, parent_div;
  555. if (unlikely(clk->flags & CONFIG_PARTICIPANT))
  556. return -EINVAL;
  557. if (!clk->clksel)
  558. return -EINVAL;
  559. field_val = omap2_clksel_get_src_field(&src_addr, new_parent,
  560. &field_mask, clk, &parent_div);
  561. if (src_addr == 0)
  562. return -EINVAL;
  563. if (clk->usecount > 0)
  564. _omap2_clk_disable(clk);
  565. /* Set new source value (previous dividers if any in effect) */
  566. reg_val = __raw_readl(src_addr) & ~field_mask;
  567. reg_val |= (field_val << __ffs(field_mask));
  568. __raw_writel(reg_val, src_addr);
  569. wmb();
  570. if (clk->flags & DELAYED_APP && cpu_is_omap24xx()) {
  571. __raw_writel(OMAP24XX_VALID_CONFIG, OMAP24XX_PRCM_CLKCFG_CTRL);
  572. wmb();
  573. }
  574. if (clk->usecount > 0)
  575. _omap2_clk_enable(clk);
  576. clk->parent = new_parent;
  577. /* CLKSEL clocks follow their parents' rates, divided by a divisor */
  578. clk->rate = new_parent->rate;
  579. if (parent_div > 0)
  580. clk->rate /= parent_div;
  581. pr_debug("clock: set parent of %s to %s (new rate %ld)\n",
  582. clk->name, clk->parent->name, clk->rate);
  583. if (unlikely(clk->flags & RATE_PROPAGATES))
  584. propagate_rate(clk);
  585. return 0;
  586. }
  587. /*-------------------------------------------------------------------------
  588. * Omap2 clock reset and init functions
  589. *-------------------------------------------------------------------------*/
  590. #ifdef CONFIG_OMAP_RESET_CLOCKS
  591. void omap2_clk_disable_unused(struct clk *clk)
  592. {
  593. u32 regval32, v;
  594. v = (clk->flags & INVERT_ENABLE) ? (1 << clk->enable_bit) : 0;
  595. regval32 = __raw_readl(clk->enable_reg);
  596. if ((regval32 & (1 << clk->enable_bit)) == v)
  597. return;
  598. printk(KERN_INFO "Disabling unused clock \"%s\"\n", clk->name);
  599. _omap2_clk_disable(clk);
  600. }
  601. #endif