intc.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. * Copyright (C) 2009, 2010 Paul Mundt
  6. *
  7. * Based on intc2.c and ipr.c
  8. *
  9. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  10. * Copyright (C) 2000 Kazumoto Kojima
  11. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  12. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  13. * Copyright (C) 2005, 2006 Paul Mundt
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file "COPYING" in the main directory of this archive
  17. * for more details.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/irq.h>
  21. #include <linux/module.h>
  22. #include <linux/io.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sh_intc.h>
  25. #include <linux/sysdev.h>
  26. #include <linux/list.h>
  27. #include <linux/topology.h>
  28. #include <linux/bitmap.h>
  29. #include <linux/cpumask.h>
  30. #define _INTC_MK(fn, mode, addr_e, addr_d, width, shift) \
  31. ((shift) | ((width) << 5) | ((fn) << 9) | ((mode) << 13) | \
  32. ((addr_e) << 16) | ((addr_d << 24)))
  33. #define _INTC_SHIFT(h) (h & 0x1f)
  34. #define _INTC_WIDTH(h) ((h >> 5) & 0xf)
  35. #define _INTC_FN(h) ((h >> 9) & 0xf)
  36. #define _INTC_MODE(h) ((h >> 13) & 0x7)
  37. #define _INTC_ADDR_E(h) ((h >> 16) & 0xff)
  38. #define _INTC_ADDR_D(h) ((h >> 24) & 0xff)
  39. struct intc_handle_int {
  40. unsigned int irq;
  41. unsigned long handle;
  42. };
  43. struct intc_desc_int {
  44. struct list_head list;
  45. struct sys_device sysdev;
  46. pm_message_t state;
  47. unsigned long *reg;
  48. #ifdef CONFIG_SMP
  49. unsigned long *smp;
  50. #endif
  51. unsigned int nr_reg;
  52. struct intc_handle_int *prio;
  53. unsigned int nr_prio;
  54. struct intc_handle_int *sense;
  55. unsigned int nr_sense;
  56. struct irq_chip chip;
  57. };
  58. static LIST_HEAD(intc_list);
  59. /*
  60. * The intc_irq_map provides a global map of bound IRQ vectors for a
  61. * given platform. Allocation of IRQs are either static through the CPU
  62. * vector map, or dynamic in the case of board mux vectors or MSI.
  63. *
  64. * As this is a central point for all IRQ controllers on the system,
  65. * each of the available sources are mapped out here. This combined with
  66. * sparseirq makes it quite trivial to keep the vector map tightly packed
  67. * when dynamically creating IRQs, as well as tying in to otherwise
  68. * unused irq_desc positions in the sparse array.
  69. */
  70. static DECLARE_BITMAP(intc_irq_map, NR_IRQS);
  71. static DEFINE_SPINLOCK(vector_lock);
  72. #ifdef CONFIG_SMP
  73. #define IS_SMP(x) x.smp
  74. #define INTC_REG(d, x, c) (d->reg[(x)] + ((d->smp[(x)] & 0xff) * c))
  75. #define SMP_NR(d, x) ((d->smp[(x)] >> 8) ? (d->smp[(x)] >> 8) : 1)
  76. #else
  77. #define IS_SMP(x) 0
  78. #define INTC_REG(d, x, c) (d->reg[(x)])
  79. #define SMP_NR(d, x) 1
  80. #endif
  81. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  82. static unsigned long ack_handle[NR_IRQS];
  83. static inline struct intc_desc_int *get_intc_desc(unsigned int irq)
  84. {
  85. struct irq_chip *chip = get_irq_chip(irq);
  86. return container_of(chip, struct intc_desc_int, chip);
  87. }
  88. static inline unsigned int set_field(unsigned int value,
  89. unsigned int field_value,
  90. unsigned int handle)
  91. {
  92. unsigned int width = _INTC_WIDTH(handle);
  93. unsigned int shift = _INTC_SHIFT(handle);
  94. value &= ~(((1 << width) - 1) << shift);
  95. value |= field_value << shift;
  96. return value;
  97. }
  98. static void write_8(unsigned long addr, unsigned long h, unsigned long data)
  99. {
  100. __raw_writeb(set_field(0, data, h), addr);
  101. (void)__raw_readb(addr); /* Defeat write posting */
  102. }
  103. static void write_16(unsigned long addr, unsigned long h, unsigned long data)
  104. {
  105. __raw_writew(set_field(0, data, h), addr);
  106. (void)__raw_readw(addr); /* Defeat write posting */
  107. }
  108. static void write_32(unsigned long addr, unsigned long h, unsigned long data)
  109. {
  110. __raw_writel(set_field(0, data, h), addr);
  111. (void)__raw_readl(addr); /* Defeat write posting */
  112. }
  113. static void modify_8(unsigned long addr, unsigned long h, unsigned long data)
  114. {
  115. unsigned long flags;
  116. local_irq_save(flags);
  117. __raw_writeb(set_field(__raw_readb(addr), data, h), addr);
  118. (void)__raw_readb(addr); /* Defeat write posting */
  119. local_irq_restore(flags);
  120. }
  121. static void modify_16(unsigned long addr, unsigned long h, unsigned long data)
  122. {
  123. unsigned long flags;
  124. local_irq_save(flags);
  125. __raw_writew(set_field(__raw_readw(addr), data, h), addr);
  126. (void)__raw_readw(addr); /* Defeat write posting */
  127. local_irq_restore(flags);
  128. }
  129. static void modify_32(unsigned long addr, unsigned long h, unsigned long data)
  130. {
  131. unsigned long flags;
  132. local_irq_save(flags);
  133. __raw_writel(set_field(__raw_readl(addr), data, h), addr);
  134. (void)__raw_readl(addr); /* Defeat write posting */
  135. local_irq_restore(flags);
  136. }
  137. enum { REG_FN_ERR = 0, REG_FN_WRITE_BASE = 1, REG_FN_MODIFY_BASE = 5 };
  138. static void (*intc_reg_fns[])(unsigned long addr,
  139. unsigned long h,
  140. unsigned long data) = {
  141. [REG_FN_WRITE_BASE + 0] = write_8,
  142. [REG_FN_WRITE_BASE + 1] = write_16,
  143. [REG_FN_WRITE_BASE + 3] = write_32,
  144. [REG_FN_MODIFY_BASE + 0] = modify_8,
  145. [REG_FN_MODIFY_BASE + 1] = modify_16,
  146. [REG_FN_MODIFY_BASE + 3] = modify_32,
  147. };
  148. enum { MODE_ENABLE_REG = 0, /* Bit(s) set -> interrupt enabled */
  149. MODE_MASK_REG, /* Bit(s) set -> interrupt disabled */
  150. MODE_DUAL_REG, /* Two registers, set bit to enable / disable */
  151. MODE_PRIO_REG, /* Priority value written to enable interrupt */
  152. MODE_PCLR_REG, /* Above plus all bits set to disable interrupt */
  153. };
  154. static void intc_mode_field(unsigned long addr,
  155. unsigned long handle,
  156. void (*fn)(unsigned long,
  157. unsigned long,
  158. unsigned long),
  159. unsigned int irq)
  160. {
  161. fn(addr, handle, ((1 << _INTC_WIDTH(handle)) - 1));
  162. }
  163. static void intc_mode_zero(unsigned long addr,
  164. unsigned long handle,
  165. void (*fn)(unsigned long,
  166. unsigned long,
  167. unsigned long),
  168. unsigned int irq)
  169. {
  170. fn(addr, handle, 0);
  171. }
  172. static void intc_mode_prio(unsigned long addr,
  173. unsigned long handle,
  174. void (*fn)(unsigned long,
  175. unsigned long,
  176. unsigned long),
  177. unsigned int irq)
  178. {
  179. fn(addr, handle, intc_prio_level[irq]);
  180. }
  181. static void (*intc_enable_fns[])(unsigned long addr,
  182. unsigned long handle,
  183. void (*fn)(unsigned long,
  184. unsigned long,
  185. unsigned long),
  186. unsigned int irq) = {
  187. [MODE_ENABLE_REG] = intc_mode_field,
  188. [MODE_MASK_REG] = intc_mode_zero,
  189. [MODE_DUAL_REG] = intc_mode_field,
  190. [MODE_PRIO_REG] = intc_mode_prio,
  191. [MODE_PCLR_REG] = intc_mode_prio,
  192. };
  193. static void (*intc_disable_fns[])(unsigned long addr,
  194. unsigned long handle,
  195. void (*fn)(unsigned long,
  196. unsigned long,
  197. unsigned long),
  198. unsigned int irq) = {
  199. [MODE_ENABLE_REG] = intc_mode_zero,
  200. [MODE_MASK_REG] = intc_mode_field,
  201. [MODE_DUAL_REG] = intc_mode_field,
  202. [MODE_PRIO_REG] = intc_mode_zero,
  203. [MODE_PCLR_REG] = intc_mode_field,
  204. };
  205. static inline void _intc_enable(unsigned int irq, unsigned long handle)
  206. {
  207. struct intc_desc_int *d = get_intc_desc(irq);
  208. unsigned long addr;
  209. unsigned int cpu;
  210. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
  211. #ifdef CONFIG_SMP
  212. if (!cpumask_test_cpu(cpu, irq_to_desc(irq)->affinity))
  213. continue;
  214. #endif
  215. addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
  216. intc_enable_fns[_INTC_MODE(handle)](addr, handle, intc_reg_fns\
  217. [_INTC_FN(handle)], irq);
  218. }
  219. }
  220. static void intc_enable(unsigned int irq)
  221. {
  222. _intc_enable(irq, (unsigned long)get_irq_chip_data(irq));
  223. }
  224. static void intc_disable(unsigned int irq)
  225. {
  226. struct intc_desc_int *d = get_intc_desc(irq);
  227. unsigned long handle = (unsigned long) get_irq_chip_data(irq);
  228. unsigned long addr;
  229. unsigned int cpu;
  230. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
  231. #ifdef CONFIG_SMP
  232. if (!cpumask_test_cpu(cpu, irq_to_desc(irq)->affinity))
  233. continue;
  234. #endif
  235. addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
  236. intc_disable_fns[_INTC_MODE(handle)](addr, handle,intc_reg_fns\
  237. [_INTC_FN(handle)], irq);
  238. }
  239. }
  240. static void (*intc_enable_noprio_fns[])(unsigned long addr,
  241. unsigned long handle,
  242. void (*fn)(unsigned long,
  243. unsigned long,
  244. unsigned long),
  245. unsigned int irq) = {
  246. [MODE_ENABLE_REG] = intc_mode_field,
  247. [MODE_MASK_REG] = intc_mode_zero,
  248. [MODE_DUAL_REG] = intc_mode_field,
  249. [MODE_PRIO_REG] = intc_mode_field,
  250. [MODE_PCLR_REG] = intc_mode_field,
  251. };
  252. static void intc_enable_disable(struct intc_desc_int *d,
  253. unsigned long handle, int do_enable)
  254. {
  255. unsigned long addr;
  256. unsigned int cpu;
  257. void (*fn)(unsigned long, unsigned long,
  258. void (*)(unsigned long, unsigned long, unsigned long),
  259. unsigned int);
  260. if (do_enable) {
  261. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
  262. addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
  263. fn = intc_enable_noprio_fns[_INTC_MODE(handle)];
  264. fn(addr, handle, intc_reg_fns[_INTC_FN(handle)], 0);
  265. }
  266. } else {
  267. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
  268. addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
  269. fn = intc_disable_fns[_INTC_MODE(handle)];
  270. fn(addr, handle, intc_reg_fns[_INTC_FN(handle)], 0);
  271. }
  272. }
  273. }
  274. static int intc_set_wake(unsigned int irq, unsigned int on)
  275. {
  276. return 0; /* allow wakeup, but setup hardware in intc_suspend() */
  277. }
  278. #ifdef CONFIG_SMP
  279. /*
  280. * This is held with the irq desc lock held, so we don't require any
  281. * additional locking here at the intc desc level. The affinity mask is
  282. * later tested in the enable/disable paths.
  283. */
  284. static int intc_set_affinity(unsigned int irq, const struct cpumask *cpumask)
  285. {
  286. if (!cpumask_intersects(cpumask, cpu_online_mask))
  287. return -1;
  288. cpumask_copy(irq_to_desc(irq)->affinity, cpumask);
  289. return 0;
  290. }
  291. #endif
  292. static void intc_mask_ack(unsigned int irq)
  293. {
  294. struct intc_desc_int *d = get_intc_desc(irq);
  295. unsigned long handle = ack_handle[irq];
  296. unsigned long addr;
  297. intc_disable(irq);
  298. /* read register and write zero only to the assocaited bit */
  299. if (handle) {
  300. addr = INTC_REG(d, _INTC_ADDR_D(handle), 0);
  301. switch (_INTC_FN(handle)) {
  302. case REG_FN_MODIFY_BASE + 0: /* 8bit */
  303. __raw_readb(addr);
  304. __raw_writeb(0xff ^ set_field(0, 1, handle), addr);
  305. break;
  306. case REG_FN_MODIFY_BASE + 1: /* 16bit */
  307. __raw_readw(addr);
  308. __raw_writew(0xffff ^ set_field(0, 1, handle), addr);
  309. break;
  310. case REG_FN_MODIFY_BASE + 3: /* 32bit */
  311. __raw_readl(addr);
  312. __raw_writel(0xffffffff ^ set_field(0, 1, handle), addr);
  313. break;
  314. default:
  315. BUG();
  316. break;
  317. }
  318. }
  319. }
  320. static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp,
  321. unsigned int nr_hp,
  322. unsigned int irq)
  323. {
  324. int i;
  325. /* this doesn't scale well, but...
  326. *
  327. * this function should only be used for cerain uncommon
  328. * operations such as intc_set_priority() and intc_set_sense()
  329. * and in those rare cases performance doesn't matter that much.
  330. * keeping the memory footprint low is more important.
  331. *
  332. * one rather simple way to speed this up and still keep the
  333. * memory footprint down is to make sure the array is sorted
  334. * and then perform a bisect to lookup the irq.
  335. */
  336. for (i = 0; i < nr_hp; i++) {
  337. if ((hp + i)->irq != irq)
  338. continue;
  339. return hp + i;
  340. }
  341. return NULL;
  342. }
  343. int intc_set_priority(unsigned int irq, unsigned int prio)
  344. {
  345. struct intc_desc_int *d = get_intc_desc(irq);
  346. struct intc_handle_int *ihp;
  347. if (!intc_prio_level[irq] || prio <= 1)
  348. return -EINVAL;
  349. ihp = intc_find_irq(d->prio, d->nr_prio, irq);
  350. if (ihp) {
  351. if (prio >= (1 << _INTC_WIDTH(ihp->handle)))
  352. return -EINVAL;
  353. intc_prio_level[irq] = prio;
  354. /*
  355. * only set secondary masking method directly
  356. * primary masking method is using intc_prio_level[irq]
  357. * priority level will be set during next enable()
  358. */
  359. if (_INTC_FN(ihp->handle) != REG_FN_ERR)
  360. _intc_enable(irq, ihp->handle);
  361. }
  362. return 0;
  363. }
  364. #define VALID(x) (x | 0x80)
  365. static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
  366. [IRQ_TYPE_EDGE_FALLING] = VALID(0),
  367. [IRQ_TYPE_EDGE_RISING] = VALID(1),
  368. [IRQ_TYPE_LEVEL_LOW] = VALID(2),
  369. /* SH7706, SH7707 and SH7709 do not support high level triggered */
  370. #if !defined(CONFIG_CPU_SUBTYPE_SH7706) && \
  371. !defined(CONFIG_CPU_SUBTYPE_SH7707) && \
  372. !defined(CONFIG_CPU_SUBTYPE_SH7709)
  373. [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
  374. #endif
  375. };
  376. static int intc_set_sense(unsigned int irq, unsigned int type)
  377. {
  378. struct intc_desc_int *d = get_intc_desc(irq);
  379. unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
  380. struct intc_handle_int *ihp;
  381. unsigned long addr;
  382. if (!value)
  383. return -EINVAL;
  384. ihp = intc_find_irq(d->sense, d->nr_sense, irq);
  385. if (ihp) {
  386. addr = INTC_REG(d, _INTC_ADDR_E(ihp->handle), 0);
  387. intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value);
  388. }
  389. return 0;
  390. }
  391. static unsigned int __init intc_get_reg(struct intc_desc_int *d,
  392. unsigned long address)
  393. {
  394. unsigned int k;
  395. for (k = 0; k < d->nr_reg; k++) {
  396. if (d->reg[k] == address)
  397. return k;
  398. }
  399. BUG();
  400. return 0;
  401. }
  402. static intc_enum __init intc_grp_id(struct intc_desc *desc,
  403. intc_enum enum_id)
  404. {
  405. struct intc_group *g = desc->hw.groups;
  406. unsigned int i, j;
  407. for (i = 0; g && enum_id && i < desc->hw.nr_groups; i++) {
  408. g = desc->hw.groups + i;
  409. for (j = 0; g->enum_ids[j]; j++) {
  410. if (g->enum_ids[j] != enum_id)
  411. continue;
  412. return g->enum_id;
  413. }
  414. }
  415. return 0;
  416. }
  417. static unsigned int __init _intc_mask_data(struct intc_desc *desc,
  418. struct intc_desc_int *d,
  419. intc_enum enum_id,
  420. unsigned int *reg_idx,
  421. unsigned int *fld_idx)
  422. {
  423. struct intc_mask_reg *mr = desc->hw.mask_regs;
  424. unsigned int fn, mode;
  425. unsigned long reg_e, reg_d;
  426. while (mr && enum_id && *reg_idx < desc->hw.nr_mask_regs) {
  427. mr = desc->hw.mask_regs + *reg_idx;
  428. for (; *fld_idx < ARRAY_SIZE(mr->enum_ids); (*fld_idx)++) {
  429. if (mr->enum_ids[*fld_idx] != enum_id)
  430. continue;
  431. if (mr->set_reg && mr->clr_reg) {
  432. fn = REG_FN_WRITE_BASE;
  433. mode = MODE_DUAL_REG;
  434. reg_e = mr->clr_reg;
  435. reg_d = mr->set_reg;
  436. } else {
  437. fn = REG_FN_MODIFY_BASE;
  438. if (mr->set_reg) {
  439. mode = MODE_ENABLE_REG;
  440. reg_e = mr->set_reg;
  441. reg_d = mr->set_reg;
  442. } else {
  443. mode = MODE_MASK_REG;
  444. reg_e = mr->clr_reg;
  445. reg_d = mr->clr_reg;
  446. }
  447. }
  448. fn += (mr->reg_width >> 3) - 1;
  449. return _INTC_MK(fn, mode,
  450. intc_get_reg(d, reg_e),
  451. intc_get_reg(d, reg_d),
  452. 1,
  453. (mr->reg_width - 1) - *fld_idx);
  454. }
  455. *fld_idx = 0;
  456. (*reg_idx)++;
  457. }
  458. return 0;
  459. }
  460. static unsigned int __init intc_mask_data(struct intc_desc *desc,
  461. struct intc_desc_int *d,
  462. intc_enum enum_id, int do_grps)
  463. {
  464. unsigned int i = 0;
  465. unsigned int j = 0;
  466. unsigned int ret;
  467. ret = _intc_mask_data(desc, d, enum_id, &i, &j);
  468. if (ret)
  469. return ret;
  470. if (do_grps)
  471. return intc_mask_data(desc, d, intc_grp_id(desc, enum_id), 0);
  472. return 0;
  473. }
  474. static unsigned int __init _intc_prio_data(struct intc_desc *desc,
  475. struct intc_desc_int *d,
  476. intc_enum enum_id,
  477. unsigned int *reg_idx,
  478. unsigned int *fld_idx)
  479. {
  480. struct intc_prio_reg *pr = desc->hw.prio_regs;
  481. unsigned int fn, n, mode, bit;
  482. unsigned long reg_e, reg_d;
  483. while (pr && enum_id && *reg_idx < desc->hw.nr_prio_regs) {
  484. pr = desc->hw.prio_regs + *reg_idx;
  485. for (; *fld_idx < ARRAY_SIZE(pr->enum_ids); (*fld_idx)++) {
  486. if (pr->enum_ids[*fld_idx] != enum_id)
  487. continue;
  488. if (pr->set_reg && pr->clr_reg) {
  489. fn = REG_FN_WRITE_BASE;
  490. mode = MODE_PCLR_REG;
  491. reg_e = pr->set_reg;
  492. reg_d = pr->clr_reg;
  493. } else {
  494. fn = REG_FN_MODIFY_BASE;
  495. mode = MODE_PRIO_REG;
  496. if (!pr->set_reg)
  497. BUG();
  498. reg_e = pr->set_reg;
  499. reg_d = pr->set_reg;
  500. }
  501. fn += (pr->reg_width >> 3) - 1;
  502. n = *fld_idx + 1;
  503. BUG_ON(n * pr->field_width > pr->reg_width);
  504. bit = pr->reg_width - (n * pr->field_width);
  505. return _INTC_MK(fn, mode,
  506. intc_get_reg(d, reg_e),
  507. intc_get_reg(d, reg_d),
  508. pr->field_width, bit);
  509. }
  510. *fld_idx = 0;
  511. (*reg_idx)++;
  512. }
  513. return 0;
  514. }
  515. static unsigned int __init intc_prio_data(struct intc_desc *desc,
  516. struct intc_desc_int *d,
  517. intc_enum enum_id, int do_grps)
  518. {
  519. unsigned int i = 0;
  520. unsigned int j = 0;
  521. unsigned int ret;
  522. ret = _intc_prio_data(desc, d, enum_id, &i, &j);
  523. if (ret)
  524. return ret;
  525. if (do_grps)
  526. return intc_prio_data(desc, d, intc_grp_id(desc, enum_id), 0);
  527. return 0;
  528. }
  529. static void __init intc_enable_disable_enum(struct intc_desc *desc,
  530. struct intc_desc_int *d,
  531. intc_enum enum_id, int enable)
  532. {
  533. unsigned int i, j, data;
  534. /* go through and enable/disable all mask bits */
  535. i = j = 0;
  536. do {
  537. data = _intc_mask_data(desc, d, enum_id, &i, &j);
  538. if (data)
  539. intc_enable_disable(d, data, enable);
  540. j++;
  541. } while (data);
  542. /* go through and enable/disable all priority fields */
  543. i = j = 0;
  544. do {
  545. data = _intc_prio_data(desc, d, enum_id, &i, &j);
  546. if (data)
  547. intc_enable_disable(d, data, enable);
  548. j++;
  549. } while (data);
  550. }
  551. static unsigned int __init intc_ack_data(struct intc_desc *desc,
  552. struct intc_desc_int *d,
  553. intc_enum enum_id)
  554. {
  555. struct intc_mask_reg *mr = desc->hw.ack_regs;
  556. unsigned int i, j, fn, mode;
  557. unsigned long reg_e, reg_d;
  558. for (i = 0; mr && enum_id && i < desc->hw.nr_ack_regs; i++) {
  559. mr = desc->hw.ack_regs + i;
  560. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  561. if (mr->enum_ids[j] != enum_id)
  562. continue;
  563. fn = REG_FN_MODIFY_BASE;
  564. mode = MODE_ENABLE_REG;
  565. reg_e = mr->set_reg;
  566. reg_d = mr->set_reg;
  567. fn += (mr->reg_width >> 3) - 1;
  568. return _INTC_MK(fn, mode,
  569. intc_get_reg(d, reg_e),
  570. intc_get_reg(d, reg_d),
  571. 1,
  572. (mr->reg_width - 1) - j);
  573. }
  574. }
  575. return 0;
  576. }
  577. static unsigned int __init intc_sense_data(struct intc_desc *desc,
  578. struct intc_desc_int *d,
  579. intc_enum enum_id)
  580. {
  581. struct intc_sense_reg *sr = desc->hw.sense_regs;
  582. unsigned int i, j, fn, bit;
  583. for (i = 0; sr && enum_id && i < desc->hw.nr_sense_regs; i++) {
  584. sr = desc->hw.sense_regs + i;
  585. for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
  586. if (sr->enum_ids[j] != enum_id)
  587. continue;
  588. fn = REG_FN_MODIFY_BASE;
  589. fn += (sr->reg_width >> 3) - 1;
  590. BUG_ON((j + 1) * sr->field_width > sr->reg_width);
  591. bit = sr->reg_width - ((j + 1) * sr->field_width);
  592. return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg),
  593. 0, sr->field_width, bit);
  594. }
  595. }
  596. return 0;
  597. }
  598. static void __init intc_register_irq(struct intc_desc *desc,
  599. struct intc_desc_int *d,
  600. intc_enum enum_id,
  601. unsigned int irq)
  602. {
  603. struct intc_handle_int *hp;
  604. unsigned int data[2], primary;
  605. /*
  606. * Register the IRQ position with the global IRQ map
  607. */
  608. set_bit(irq, intc_irq_map);
  609. /* Prefer single interrupt source bitmap over other combinations:
  610. * 1. bitmap, single interrupt source
  611. * 2. priority, single interrupt source
  612. * 3. bitmap, multiple interrupt sources (groups)
  613. * 4. priority, multiple interrupt sources (groups)
  614. */
  615. data[0] = intc_mask_data(desc, d, enum_id, 0);
  616. data[1] = intc_prio_data(desc, d, enum_id, 0);
  617. primary = 0;
  618. if (!data[0] && data[1])
  619. primary = 1;
  620. if (!data[0] && !data[1])
  621. pr_warning("intc: missing unique irq mask for "
  622. "irq %d (vect 0x%04x)\n", irq, irq2evt(irq));
  623. data[0] = data[0] ? data[0] : intc_mask_data(desc, d, enum_id, 1);
  624. data[1] = data[1] ? data[1] : intc_prio_data(desc, d, enum_id, 1);
  625. if (!data[primary])
  626. primary ^= 1;
  627. BUG_ON(!data[primary]); /* must have primary masking method */
  628. disable_irq_nosync(irq);
  629. set_irq_chip_and_handler_name(irq, &d->chip,
  630. handle_level_irq, "level");
  631. set_irq_chip_data(irq, (void *)data[primary]);
  632. /* set priority level
  633. * - this needs to be at least 2 for 5-bit priorities on 7780
  634. */
  635. intc_prio_level[irq] = 2;
  636. /* enable secondary masking method if present */
  637. if (data[!primary])
  638. _intc_enable(irq, data[!primary]);
  639. /* add irq to d->prio list if priority is available */
  640. if (data[1]) {
  641. hp = d->prio + d->nr_prio;
  642. hp->irq = irq;
  643. hp->handle = data[1];
  644. if (primary) {
  645. /*
  646. * only secondary priority should access registers, so
  647. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  648. */
  649. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  650. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  651. }
  652. d->nr_prio++;
  653. }
  654. /* add irq to d->sense list if sense is available */
  655. data[0] = intc_sense_data(desc, d, enum_id);
  656. if (data[0]) {
  657. (d->sense + d->nr_sense)->irq = irq;
  658. (d->sense + d->nr_sense)->handle = data[0];
  659. d->nr_sense++;
  660. }
  661. /* irq should be disabled by default */
  662. d->chip.mask(irq);
  663. if (desc->hw.ack_regs)
  664. ack_handle[irq] = intc_ack_data(desc, d, enum_id);
  665. }
  666. static unsigned int __init save_reg(struct intc_desc_int *d,
  667. unsigned int cnt,
  668. unsigned long value,
  669. unsigned int smp)
  670. {
  671. if (value) {
  672. d->reg[cnt] = value;
  673. #ifdef CONFIG_SMP
  674. d->smp[cnt] = smp;
  675. #endif
  676. return 1;
  677. }
  678. return 0;
  679. }
  680. static void intc_redirect_irq(unsigned int irq, struct irq_desc *desc)
  681. {
  682. generic_handle_irq((unsigned int)get_irq_data(irq));
  683. }
  684. void __init register_intc_controller(struct intc_desc *desc)
  685. {
  686. unsigned int i, k, smp;
  687. struct intc_hw_desc *hw = &desc->hw;
  688. struct intc_desc_int *d;
  689. d = kzalloc(sizeof(*d), GFP_NOWAIT);
  690. INIT_LIST_HEAD(&d->list);
  691. list_add(&d->list, &intc_list);
  692. d->nr_reg = hw->mask_regs ? hw->nr_mask_regs * 2 : 0;
  693. d->nr_reg += hw->prio_regs ? hw->nr_prio_regs * 2 : 0;
  694. d->nr_reg += hw->sense_regs ? hw->nr_sense_regs : 0;
  695. d->nr_reg += hw->ack_regs ? hw->nr_ack_regs : 0;
  696. d->reg = kzalloc(d->nr_reg * sizeof(*d->reg), GFP_NOWAIT);
  697. #ifdef CONFIG_SMP
  698. d->smp = kzalloc(d->nr_reg * sizeof(*d->smp), GFP_NOWAIT);
  699. #endif
  700. k = 0;
  701. if (hw->mask_regs) {
  702. for (i = 0; i < hw->nr_mask_regs; i++) {
  703. smp = IS_SMP(hw->mask_regs[i]);
  704. k += save_reg(d, k, hw->mask_regs[i].set_reg, smp);
  705. k += save_reg(d, k, hw->mask_regs[i].clr_reg, smp);
  706. }
  707. }
  708. if (hw->prio_regs) {
  709. d->prio = kzalloc(hw->nr_vectors * sizeof(*d->prio),
  710. GFP_NOWAIT);
  711. for (i = 0; i < hw->nr_prio_regs; i++) {
  712. smp = IS_SMP(hw->prio_regs[i]);
  713. k += save_reg(d, k, hw->prio_regs[i].set_reg, smp);
  714. k += save_reg(d, k, hw->prio_regs[i].clr_reg, smp);
  715. }
  716. }
  717. if (hw->sense_regs) {
  718. d->sense = kzalloc(hw->nr_vectors * sizeof(*d->sense),
  719. GFP_NOWAIT);
  720. for (i = 0; i < hw->nr_sense_regs; i++)
  721. k += save_reg(d, k, hw->sense_regs[i].reg, 0);
  722. }
  723. d->chip.name = desc->name;
  724. d->chip.mask = intc_disable;
  725. d->chip.unmask = intc_enable;
  726. d->chip.mask_ack = intc_disable;
  727. d->chip.enable = intc_enable;
  728. d->chip.disable = intc_disable;
  729. d->chip.shutdown = intc_disable;
  730. d->chip.set_type = intc_set_sense;
  731. d->chip.set_wake = intc_set_wake;
  732. #ifdef CONFIG_SMP
  733. d->chip.set_affinity = intc_set_affinity;
  734. #endif
  735. if (hw->ack_regs) {
  736. for (i = 0; i < hw->nr_ack_regs; i++)
  737. k += save_reg(d, k, hw->ack_regs[i].set_reg, 0);
  738. d->chip.mask_ack = intc_mask_ack;
  739. }
  740. /* disable bits matching force_disable before registering irqs */
  741. if (desc->force_disable)
  742. intc_enable_disable_enum(desc, d, desc->force_disable, 0);
  743. /* disable bits matching force_enable before registering irqs */
  744. if (desc->force_enable)
  745. intc_enable_disable_enum(desc, d, desc->force_enable, 0);
  746. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  747. /* register the vectors one by one */
  748. for (i = 0; i < hw->nr_vectors; i++) {
  749. struct intc_vect *vect = hw->vectors + i;
  750. unsigned int irq = evt2irq(vect->vect);
  751. struct irq_desc *irq_desc;
  752. if (!vect->enum_id)
  753. continue;
  754. irq_desc = irq_to_desc_alloc_node(irq, numa_node_id());
  755. if (unlikely(!irq_desc)) {
  756. pr_info("can't get irq_desc for %d\n", irq);
  757. continue;
  758. }
  759. intc_register_irq(desc, d, vect->enum_id, irq);
  760. for (k = i + 1; k < hw->nr_vectors; k++) {
  761. struct intc_vect *vect2 = hw->vectors + k;
  762. unsigned int irq2 = evt2irq(vect2->vect);
  763. if (vect->enum_id != vect2->enum_id)
  764. continue;
  765. /*
  766. * In the case of multi-evt handling and sparse
  767. * IRQ support, each vector still needs to have
  768. * its own backing irq_desc.
  769. */
  770. irq_desc = irq_to_desc_alloc_node(irq2, numa_node_id());
  771. if (unlikely(!irq_desc)) {
  772. pr_info("can't get irq_desc for %d\n", irq2);
  773. continue;
  774. }
  775. vect2->enum_id = 0;
  776. /* redirect this interrupts to the first one */
  777. set_irq_chip(irq2, &dummy_irq_chip);
  778. set_irq_chained_handler(irq2, intc_redirect_irq);
  779. set_irq_data(irq2, (void *)irq);
  780. }
  781. }
  782. /* enable bits matching force_enable after registering irqs */
  783. if (desc->force_enable)
  784. intc_enable_disable_enum(desc, d, desc->force_enable, 1);
  785. }
  786. static int intc_suspend(struct sys_device *dev, pm_message_t state)
  787. {
  788. struct intc_desc_int *d;
  789. struct irq_desc *desc;
  790. int irq;
  791. /* get intc controller associated with this sysdev */
  792. d = container_of(dev, struct intc_desc_int, sysdev);
  793. switch (state.event) {
  794. case PM_EVENT_ON:
  795. if (d->state.event != PM_EVENT_FREEZE)
  796. break;
  797. for_each_irq_desc(irq, desc) {
  798. if (desc->handle_irq == intc_redirect_irq)
  799. continue;
  800. if (desc->chip != &d->chip)
  801. continue;
  802. if (desc->status & IRQ_DISABLED)
  803. intc_disable(irq);
  804. else
  805. intc_enable(irq);
  806. }
  807. break;
  808. case PM_EVENT_FREEZE:
  809. /* nothing has to be done */
  810. break;
  811. case PM_EVENT_SUSPEND:
  812. /* enable wakeup irqs belonging to this intc controller */
  813. for_each_irq_desc(irq, desc) {
  814. if ((desc->status & IRQ_WAKEUP) && (desc->chip == &d->chip))
  815. intc_enable(irq);
  816. }
  817. break;
  818. }
  819. d->state = state;
  820. return 0;
  821. }
  822. static int intc_resume(struct sys_device *dev)
  823. {
  824. return intc_suspend(dev, PMSG_ON);
  825. }
  826. static struct sysdev_class intc_sysdev_class = {
  827. .name = "intc",
  828. .suspend = intc_suspend,
  829. .resume = intc_resume,
  830. };
  831. /* register this intc as sysdev to allow suspend/resume */
  832. static int __init register_intc_sysdevs(void)
  833. {
  834. struct intc_desc_int *d;
  835. int error;
  836. int id = 0;
  837. error = sysdev_class_register(&intc_sysdev_class);
  838. if (!error) {
  839. list_for_each_entry(d, &intc_list, list) {
  840. d->sysdev.id = id;
  841. d->sysdev.cls = &intc_sysdev_class;
  842. error = sysdev_register(&d->sysdev);
  843. if (error)
  844. break;
  845. id++;
  846. }
  847. }
  848. if (error)
  849. pr_warning("intc: sysdev registration error\n");
  850. return error;
  851. }
  852. device_initcall(register_intc_sysdevs);
  853. /*
  854. * Dynamic IRQ allocation and deallocation
  855. */
  856. unsigned int create_irq_nr(unsigned int irq_want, int node)
  857. {
  858. unsigned int irq = 0, new;
  859. unsigned long flags;
  860. struct irq_desc *desc;
  861. spin_lock_irqsave(&vector_lock, flags);
  862. /*
  863. * First try the wanted IRQ
  864. */
  865. if (test_and_set_bit(irq_want, intc_irq_map) == 0) {
  866. new = irq_want;
  867. } else {
  868. /* .. then fall back to scanning. */
  869. new = find_first_zero_bit(intc_irq_map, nr_irqs);
  870. if (unlikely(new == nr_irqs))
  871. goto out_unlock;
  872. __set_bit(new, intc_irq_map);
  873. }
  874. desc = irq_to_desc_alloc_node(new, node);
  875. if (unlikely(!desc)) {
  876. pr_info("can't get irq_desc for %d\n", new);
  877. goto out_unlock;
  878. }
  879. desc = move_irq_desc(desc, node);
  880. irq = new;
  881. out_unlock:
  882. spin_unlock_irqrestore(&vector_lock, flags);
  883. if (irq > 0)
  884. dynamic_irq_init(irq);
  885. return irq;
  886. }
  887. int create_irq(void)
  888. {
  889. int nid = cpu_to_node(smp_processor_id());
  890. int irq;
  891. irq = create_irq_nr(NR_IRQS_LEGACY, nid);
  892. if (irq == 0)
  893. irq = -1;
  894. return irq;
  895. }
  896. void destroy_irq(unsigned int irq)
  897. {
  898. unsigned long flags;
  899. dynamic_irq_cleanup(irq);
  900. spin_lock_irqsave(&vector_lock, flags);
  901. __clear_bit(irq, intc_irq_map);
  902. spin_unlock_irqrestore(&vector_lock, flags);
  903. }
  904. int reserve_irq_vector(unsigned int irq)
  905. {
  906. unsigned long flags;
  907. int ret = 0;
  908. spin_lock_irqsave(&vector_lock, flags);
  909. if (test_and_set_bit(irq, intc_irq_map))
  910. ret = -EBUSY;
  911. spin_unlock_irqrestore(&vector_lock, flags);
  912. return ret;
  913. }
  914. void reserve_irq_legacy(void)
  915. {
  916. unsigned long flags;
  917. int i, j;
  918. spin_lock_irqsave(&vector_lock, flags);
  919. j = find_first_bit(intc_irq_map, nr_irqs);
  920. for (i = 0; i < j; i++)
  921. __set_bit(i, intc_irq_map);
  922. spin_unlock_irqrestore(&vector_lock, flags);
  923. }