smpboot.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * Much of the core SMP work is based on previous work by Thomas Radke, to
  8. * whom a great many thanks are extended.
  9. *
  10. * Thanks to Intel for making available several different Pentium,
  11. * Pentium Pro and Pentium-II/Xeon MP machines.
  12. * Original development of Linux SMP code supported by Caldera.
  13. *
  14. * This code is released under the GNU General Public License version 2 or
  15. * later.
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Martin J. Bligh : Added support for multi-quad systems
  33. * Dave Jones : Report invalid combinations of Athlon CPUs.
  34. * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/kernel.h>
  38. #include <linux/mm.h>
  39. #include <linux/sched.h>
  40. #include <linux/kernel_stat.h>
  41. #include <linux/smp_lock.h>
  42. #include <linux/bootmem.h>
  43. #include <linux/notifier.h>
  44. #include <linux/cpu.h>
  45. #include <linux/percpu.h>
  46. #include <linux/nmi.h>
  47. #include <linux/delay.h>
  48. #include <linux/mc146818rtc.h>
  49. #include <asm/tlbflush.h>
  50. #include <asm/desc.h>
  51. #include <asm/arch_hooks.h>
  52. #include <asm/nmi.h>
  53. #include <asm/pda.h>
  54. #include <mach_apic.h>
  55. #include <mach_wakecpu.h>
  56. #include <smpboot_hooks.h>
  57. #include <asm/vmi.h>
  58. /* Set if we find a B stepping CPU */
  59. static int __devinitdata smp_b_stepping;
  60. /* Number of siblings per CPU package */
  61. int smp_num_siblings = 1;
  62. EXPORT_SYMBOL(smp_num_siblings);
  63. /* Last level cache ID of each logical CPU */
  64. int cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
  65. /* representing HT siblings of each logical CPU */
  66. cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
  67. EXPORT_SYMBOL(cpu_sibling_map);
  68. /* representing HT and core siblings of each logical CPU */
  69. cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
  70. EXPORT_SYMBOL(cpu_core_map);
  71. /* bitmap of online cpus */
  72. cpumask_t cpu_online_map __read_mostly;
  73. EXPORT_SYMBOL(cpu_online_map);
  74. cpumask_t cpu_callin_map;
  75. cpumask_t cpu_callout_map;
  76. EXPORT_SYMBOL(cpu_callout_map);
  77. cpumask_t cpu_possible_map;
  78. EXPORT_SYMBOL(cpu_possible_map);
  79. static cpumask_t smp_commenced_mask;
  80. /* Per CPU bogomips and other parameters */
  81. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  82. EXPORT_SYMBOL(cpu_data);
  83. u8 x86_cpu_to_apicid[NR_CPUS] __read_mostly =
  84. { [0 ... NR_CPUS-1] = 0xff };
  85. EXPORT_SYMBOL(x86_cpu_to_apicid);
  86. u8 apicid_2_node[MAX_APICID];
  87. /*
  88. * Trampoline 80x86 program as an array.
  89. */
  90. extern unsigned char trampoline_data [];
  91. extern unsigned char trampoline_end [];
  92. static unsigned char *trampoline_base;
  93. static int trampoline_exec;
  94. static void map_cpu_to_logical_apicid(void);
  95. /* State of each CPU. */
  96. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  97. /*
  98. * Currently trivial. Write the real->protected mode
  99. * bootstrap into the page concerned. The caller
  100. * has made sure it's suitably aligned.
  101. */
  102. static unsigned long __devinit setup_trampoline(void)
  103. {
  104. memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
  105. return virt_to_phys(trampoline_base);
  106. }
  107. /*
  108. * We are called very early to get the low memory for the
  109. * SMP bootup trampoline page.
  110. */
  111. void __init smp_alloc_memory(void)
  112. {
  113. trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
  114. /*
  115. * Has to be in very low memory so we can execute
  116. * real-mode AP code.
  117. */
  118. if (__pa(trampoline_base) >= 0x9F000)
  119. BUG();
  120. /*
  121. * Make the SMP trampoline executable:
  122. */
  123. trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
  124. }
  125. /*
  126. * The bootstrap kernel entry code has set these up. Save them for
  127. * a given CPU
  128. */
  129. static void __cpuinit smp_store_cpu_info(int id)
  130. {
  131. struct cpuinfo_x86 *c = cpu_data + id;
  132. *c = boot_cpu_data;
  133. if (id!=0)
  134. identify_cpu(c);
  135. /*
  136. * Mask B, Pentium, but not Pentium MMX
  137. */
  138. if (c->x86_vendor == X86_VENDOR_INTEL &&
  139. c->x86 == 5 &&
  140. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  141. c->x86_model <= 3)
  142. /*
  143. * Remember we have B step Pentia with bugs
  144. */
  145. smp_b_stepping = 1;
  146. /*
  147. * Certain Athlons might work (for various values of 'work') in SMP
  148. * but they are not certified as MP capable.
  149. */
  150. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  151. if (num_possible_cpus() == 1)
  152. goto valid_k7;
  153. /* Athlon 660/661 is valid. */
  154. if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
  155. goto valid_k7;
  156. /* Duron 670 is valid */
  157. if ((c->x86_model==7) && (c->x86_mask==0))
  158. goto valid_k7;
  159. /*
  160. * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
  161. * It's worth noting that the A5 stepping (662) of some Athlon XP's
  162. * have the MP bit set.
  163. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
  164. */
  165. if (((c->x86_model==6) && (c->x86_mask>=2)) ||
  166. ((c->x86_model==7) && (c->x86_mask>=1)) ||
  167. (c->x86_model> 7))
  168. if (cpu_has_mp)
  169. goto valid_k7;
  170. /* If we get here, it's not a certified SMP capable AMD system. */
  171. add_taint(TAINT_UNSAFE_SMP);
  172. }
  173. valid_k7:
  174. ;
  175. }
  176. extern void calibrate_delay(void);
  177. static atomic_t init_deasserted;
  178. static void __cpuinit smp_callin(void)
  179. {
  180. int cpuid, phys_id;
  181. unsigned long timeout;
  182. /*
  183. * If waken up by an INIT in an 82489DX configuration
  184. * we may get here before an INIT-deassert IPI reaches
  185. * our local APIC. We have to wait for the IPI or we'll
  186. * lock up on an APIC access.
  187. */
  188. wait_for_init_deassert(&init_deasserted);
  189. /*
  190. * (This works even if the APIC is not enabled.)
  191. */
  192. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  193. cpuid = smp_processor_id();
  194. if (cpu_isset(cpuid, cpu_callin_map)) {
  195. printk("huh, phys CPU#%d, CPU#%d already present??\n",
  196. phys_id, cpuid);
  197. BUG();
  198. }
  199. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  200. /*
  201. * STARTUP IPIs are fragile beasts as they might sometimes
  202. * trigger some glue motherboard logic. Complete APIC bus
  203. * silence for 1 second, this overestimates the time the
  204. * boot CPU is spending to send the up to 2 STARTUP IPIs
  205. * by a factor of two. This should be enough.
  206. */
  207. /*
  208. * Waiting 2s total for startup (udelay is not yet working)
  209. */
  210. timeout = jiffies + 2*HZ;
  211. while (time_before(jiffies, timeout)) {
  212. /*
  213. * Has the boot CPU finished it's STARTUP sequence?
  214. */
  215. if (cpu_isset(cpuid, cpu_callout_map))
  216. break;
  217. rep_nop();
  218. }
  219. if (!time_before(jiffies, timeout)) {
  220. printk("BUG: CPU%d started up but did not get a callout!\n",
  221. cpuid);
  222. BUG();
  223. }
  224. /*
  225. * the boot CPU has finished the init stage and is spinning
  226. * on callin_map until we finish. We are free to set up this
  227. * CPU, first the APIC. (this is probably redundant on most
  228. * boards)
  229. */
  230. Dprintk("CALLIN, before setup_local_APIC().\n");
  231. smp_callin_clear_local_apic();
  232. setup_local_APIC();
  233. map_cpu_to_logical_apicid();
  234. /*
  235. * Get our bogomips.
  236. */
  237. calibrate_delay();
  238. Dprintk("Stack at about %p\n",&cpuid);
  239. /*
  240. * Save our processor parameters
  241. */
  242. smp_store_cpu_info(cpuid);
  243. /*
  244. * Allow the master to continue.
  245. */
  246. cpu_set(cpuid, cpu_callin_map);
  247. }
  248. static int cpucount;
  249. /* maps the cpu to the sched domain representing multi-core */
  250. cpumask_t cpu_coregroup_map(int cpu)
  251. {
  252. struct cpuinfo_x86 *c = cpu_data + cpu;
  253. /*
  254. * For perf, we return last level cache shared map.
  255. * And for power savings, we return cpu_core_map
  256. */
  257. if (sched_mc_power_savings || sched_smt_power_savings)
  258. return cpu_core_map[cpu];
  259. else
  260. return c->llc_shared_map;
  261. }
  262. /* representing cpus for which sibling maps can be computed */
  263. static cpumask_t cpu_sibling_setup_map;
  264. static inline void
  265. set_cpu_sibling_map(int cpu)
  266. {
  267. int i;
  268. struct cpuinfo_x86 *c = cpu_data;
  269. cpu_set(cpu, cpu_sibling_setup_map);
  270. if (smp_num_siblings > 1) {
  271. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  272. if (c[cpu].phys_proc_id == c[i].phys_proc_id &&
  273. c[cpu].cpu_core_id == c[i].cpu_core_id) {
  274. cpu_set(i, cpu_sibling_map[cpu]);
  275. cpu_set(cpu, cpu_sibling_map[i]);
  276. cpu_set(i, cpu_core_map[cpu]);
  277. cpu_set(cpu, cpu_core_map[i]);
  278. cpu_set(i, c[cpu].llc_shared_map);
  279. cpu_set(cpu, c[i].llc_shared_map);
  280. }
  281. }
  282. } else {
  283. cpu_set(cpu, cpu_sibling_map[cpu]);
  284. }
  285. cpu_set(cpu, c[cpu].llc_shared_map);
  286. if (current_cpu_data.x86_max_cores == 1) {
  287. cpu_core_map[cpu] = cpu_sibling_map[cpu];
  288. c[cpu].booted_cores = 1;
  289. return;
  290. }
  291. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  292. if (cpu_llc_id[cpu] != BAD_APICID &&
  293. cpu_llc_id[cpu] == cpu_llc_id[i]) {
  294. cpu_set(i, c[cpu].llc_shared_map);
  295. cpu_set(cpu, c[i].llc_shared_map);
  296. }
  297. if (c[cpu].phys_proc_id == c[i].phys_proc_id) {
  298. cpu_set(i, cpu_core_map[cpu]);
  299. cpu_set(cpu, cpu_core_map[i]);
  300. /*
  301. * Does this new cpu bringup a new core?
  302. */
  303. if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
  304. /*
  305. * for each core in package, increment
  306. * the booted_cores for this new cpu
  307. */
  308. if (first_cpu(cpu_sibling_map[i]) == i)
  309. c[cpu].booted_cores++;
  310. /*
  311. * increment the core count for all
  312. * the other cpus in this package
  313. */
  314. if (i != cpu)
  315. c[i].booted_cores++;
  316. } else if (i != cpu && !c[cpu].booted_cores)
  317. c[cpu].booted_cores = c[i].booted_cores;
  318. }
  319. }
  320. }
  321. /*
  322. * Activate a secondary processor.
  323. */
  324. static void __cpuinit start_secondary(void *unused)
  325. {
  326. /*
  327. * Don't put *anything* before secondary_cpu_init(), SMP
  328. * booting is too fragile that we want to limit the
  329. * things done here to the most necessary things.
  330. */
  331. #ifdef CONFIG_VMI
  332. vmi_bringup();
  333. #endif
  334. secondary_cpu_init();
  335. preempt_disable();
  336. smp_callin();
  337. while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
  338. rep_nop();
  339. /*
  340. * Check TSC synchronization with the BP:
  341. */
  342. check_tsc_sync_target();
  343. setup_secondary_clock();
  344. if (nmi_watchdog == NMI_IO_APIC) {
  345. disable_8259A_irq(0);
  346. enable_NMI_through_LVT0(NULL);
  347. enable_8259A_irq(0);
  348. }
  349. /*
  350. * low-memory mappings have been cleared, flush them from
  351. * the local TLBs too.
  352. */
  353. local_flush_tlb();
  354. /* This must be done before setting cpu_online_map */
  355. set_cpu_sibling_map(raw_smp_processor_id());
  356. wmb();
  357. /*
  358. * We need to hold call_lock, so there is no inconsistency
  359. * between the time smp_call_function() determines number of
  360. * IPI receipients, and the time when the determination is made
  361. * for which cpus receive the IPI. Holding this
  362. * lock helps us to not include this cpu in a currently in progress
  363. * smp_call_function().
  364. */
  365. lock_ipi_call_lock();
  366. cpu_set(smp_processor_id(), cpu_online_map);
  367. unlock_ipi_call_lock();
  368. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  369. /* We can take interrupts now: we're officially "up". */
  370. local_irq_enable();
  371. wmb();
  372. cpu_idle();
  373. }
  374. /*
  375. * Everything has been set up for the secondary
  376. * CPUs - they just need to reload everything
  377. * from the task structure
  378. * This function must not return.
  379. */
  380. void __devinit initialize_secondary(void)
  381. {
  382. /*
  383. * switch to the per CPU GDT we already set up
  384. * in do_boot_cpu()
  385. */
  386. cpu_set_gdt(current_thread_info()->cpu);
  387. /*
  388. * We don't actually need to load the full TSS,
  389. * basically just the stack pointer and the eip.
  390. */
  391. asm volatile(
  392. "movl %0,%%esp\n\t"
  393. "jmp *%1"
  394. :
  395. :"m" (current->thread.esp),"m" (current->thread.eip));
  396. }
  397. /* Static state in head.S used to set up a CPU */
  398. extern struct {
  399. void * esp;
  400. unsigned short ss;
  401. } stack_start;
  402. extern struct i386_pda *start_pda;
  403. #ifdef CONFIG_NUMA
  404. /* which logical CPUs are on which nodes */
  405. cpumask_t node_2_cpu_mask[MAX_NUMNODES] __read_mostly =
  406. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  407. EXPORT_SYMBOL(node_2_cpu_mask);
  408. /* which node each logical CPU is on */
  409. int cpu_2_node[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  410. EXPORT_SYMBOL(cpu_2_node);
  411. /* set up a mapping between cpu and node. */
  412. static inline void map_cpu_to_node(int cpu, int node)
  413. {
  414. printk("Mapping cpu %d to node %d\n", cpu, node);
  415. cpu_set(cpu, node_2_cpu_mask[node]);
  416. cpu_2_node[cpu] = node;
  417. }
  418. /* undo a mapping between cpu and node. */
  419. static inline void unmap_cpu_to_node(int cpu)
  420. {
  421. int node;
  422. printk("Unmapping cpu %d from all nodes\n", cpu);
  423. for (node = 0; node < MAX_NUMNODES; node ++)
  424. cpu_clear(cpu, node_2_cpu_mask[node]);
  425. cpu_2_node[cpu] = 0;
  426. }
  427. #else /* !CONFIG_NUMA */
  428. #define map_cpu_to_node(cpu, node) ({})
  429. #define unmap_cpu_to_node(cpu) ({})
  430. #endif /* CONFIG_NUMA */
  431. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
  432. static void map_cpu_to_logical_apicid(void)
  433. {
  434. int cpu = smp_processor_id();
  435. int apicid = logical_smp_processor_id();
  436. int node = apicid_to_node(apicid);
  437. if (!node_online(node))
  438. node = first_online_node;
  439. cpu_2_logical_apicid[cpu] = apicid;
  440. map_cpu_to_node(cpu, node);
  441. }
  442. static void unmap_cpu_to_logical_apicid(int cpu)
  443. {
  444. cpu_2_logical_apicid[cpu] = BAD_APICID;
  445. unmap_cpu_to_node(cpu);
  446. }
  447. #if APIC_DEBUG
  448. static inline void __inquire_remote_apic(int apicid)
  449. {
  450. int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  451. char *names[] = { "ID", "VERSION", "SPIV" };
  452. int timeout, status;
  453. printk("Inquiring remote APIC #%d...\n", apicid);
  454. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  455. printk("... APIC #%d %s: ", apicid, names[i]);
  456. /*
  457. * Wait for idle.
  458. */
  459. apic_wait_icr_idle();
  460. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  461. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  462. timeout = 0;
  463. do {
  464. udelay(100);
  465. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  466. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  467. switch (status) {
  468. case APIC_ICR_RR_VALID:
  469. status = apic_read(APIC_RRR);
  470. printk("%08x\n", status);
  471. break;
  472. default:
  473. printk("failed\n");
  474. }
  475. }
  476. }
  477. #endif
  478. #ifdef WAKE_SECONDARY_VIA_NMI
  479. /*
  480. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  481. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  482. * won't ... remember to clear down the APIC, etc later.
  483. */
  484. static int __devinit
  485. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  486. {
  487. unsigned long send_status = 0, accept_status = 0;
  488. int timeout, maxlvt;
  489. /* Target chip */
  490. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  491. /* Boot on the stack */
  492. /* Kick the second */
  493. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  494. Dprintk("Waiting for send to finish...\n");
  495. timeout = 0;
  496. do {
  497. Dprintk("+");
  498. udelay(100);
  499. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  500. } while (send_status && (timeout++ < 1000));
  501. /*
  502. * Give the other CPU some time to accept the IPI.
  503. */
  504. udelay(200);
  505. /*
  506. * Due to the Pentium erratum 3AP.
  507. */
  508. maxlvt = lapic_get_maxlvt();
  509. if (maxlvt > 3) {
  510. apic_read_around(APIC_SPIV);
  511. apic_write(APIC_ESR, 0);
  512. }
  513. accept_status = (apic_read(APIC_ESR) & 0xEF);
  514. Dprintk("NMI sent.\n");
  515. if (send_status)
  516. printk("APIC never delivered???\n");
  517. if (accept_status)
  518. printk("APIC delivery error (%lx).\n", accept_status);
  519. return (send_status | accept_status);
  520. }
  521. #endif /* WAKE_SECONDARY_VIA_NMI */
  522. #ifdef WAKE_SECONDARY_VIA_INIT
  523. static int __devinit
  524. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  525. {
  526. unsigned long send_status = 0, accept_status = 0;
  527. int maxlvt, timeout, num_starts, j;
  528. /*
  529. * Be paranoid about clearing APIC errors.
  530. */
  531. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  532. apic_read_around(APIC_SPIV);
  533. apic_write(APIC_ESR, 0);
  534. apic_read(APIC_ESR);
  535. }
  536. Dprintk("Asserting INIT.\n");
  537. /*
  538. * Turn INIT on target chip
  539. */
  540. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  541. /*
  542. * Send IPI
  543. */
  544. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  545. | APIC_DM_INIT);
  546. Dprintk("Waiting for send to finish...\n");
  547. timeout = 0;
  548. do {
  549. Dprintk("+");
  550. udelay(100);
  551. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  552. } while (send_status && (timeout++ < 1000));
  553. mdelay(10);
  554. Dprintk("Deasserting INIT.\n");
  555. /* Target chip */
  556. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  557. /* Send IPI */
  558. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  559. Dprintk("Waiting for send to finish...\n");
  560. timeout = 0;
  561. do {
  562. Dprintk("+");
  563. udelay(100);
  564. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  565. } while (send_status && (timeout++ < 1000));
  566. atomic_set(&init_deasserted, 1);
  567. /*
  568. * Should we send STARTUP IPIs ?
  569. *
  570. * Determine this based on the APIC version.
  571. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  572. */
  573. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  574. num_starts = 2;
  575. else
  576. num_starts = 0;
  577. /*
  578. * Paravirt / VMI wants a startup IPI hook here to set up the
  579. * target processor state.
  580. */
  581. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  582. (unsigned long) stack_start.esp);
  583. /*
  584. * Run STARTUP IPI loop.
  585. */
  586. Dprintk("#startup loops: %d.\n", num_starts);
  587. maxlvt = lapic_get_maxlvt();
  588. for (j = 1; j <= num_starts; j++) {
  589. Dprintk("Sending STARTUP #%d.\n",j);
  590. apic_read_around(APIC_SPIV);
  591. apic_write(APIC_ESR, 0);
  592. apic_read(APIC_ESR);
  593. Dprintk("After apic_write.\n");
  594. /*
  595. * STARTUP IPI
  596. */
  597. /* Target chip */
  598. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  599. /* Boot on the stack */
  600. /* Kick the second */
  601. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  602. | (start_eip >> 12));
  603. /*
  604. * Give the other CPU some time to accept the IPI.
  605. */
  606. udelay(300);
  607. Dprintk("Startup point 1.\n");
  608. Dprintk("Waiting for send to finish...\n");
  609. timeout = 0;
  610. do {
  611. Dprintk("+");
  612. udelay(100);
  613. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  614. } while (send_status && (timeout++ < 1000));
  615. /*
  616. * Give the other CPU some time to accept the IPI.
  617. */
  618. udelay(200);
  619. /*
  620. * Due to the Pentium erratum 3AP.
  621. */
  622. if (maxlvt > 3) {
  623. apic_read_around(APIC_SPIV);
  624. apic_write(APIC_ESR, 0);
  625. }
  626. accept_status = (apic_read(APIC_ESR) & 0xEF);
  627. if (send_status || accept_status)
  628. break;
  629. }
  630. Dprintk("After Startup.\n");
  631. if (send_status)
  632. printk("APIC never delivered???\n");
  633. if (accept_status)
  634. printk("APIC delivery error (%lx).\n", accept_status);
  635. return (send_status | accept_status);
  636. }
  637. #endif /* WAKE_SECONDARY_VIA_INIT */
  638. extern cpumask_t cpu_initialized;
  639. static inline int alloc_cpu_id(void)
  640. {
  641. cpumask_t tmp_map;
  642. int cpu;
  643. cpus_complement(tmp_map, cpu_present_map);
  644. cpu = first_cpu(tmp_map);
  645. if (cpu >= NR_CPUS)
  646. return -ENODEV;
  647. return cpu;
  648. }
  649. #ifdef CONFIG_HOTPLUG_CPU
  650. static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
  651. static inline struct task_struct * alloc_idle_task(int cpu)
  652. {
  653. struct task_struct *idle;
  654. if ((idle = cpu_idle_tasks[cpu]) != NULL) {
  655. /* initialize thread_struct. we really want to avoid destroy
  656. * idle tread
  657. */
  658. idle->thread.esp = (unsigned long)task_pt_regs(idle);
  659. init_idle(idle, cpu);
  660. return idle;
  661. }
  662. idle = fork_idle(cpu);
  663. if (!IS_ERR(idle))
  664. cpu_idle_tasks[cpu] = idle;
  665. return idle;
  666. }
  667. #else
  668. #define alloc_idle_task(cpu) fork_idle(cpu)
  669. #endif
  670. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  671. /*
  672. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  673. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  674. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  675. */
  676. {
  677. struct task_struct *idle;
  678. unsigned long boot_error;
  679. int timeout;
  680. unsigned long start_eip;
  681. unsigned short nmi_high = 0, nmi_low = 0;
  682. /*
  683. * We can't use kernel_thread since we must avoid to
  684. * reschedule the child.
  685. */
  686. idle = alloc_idle_task(cpu);
  687. if (IS_ERR(idle))
  688. panic("failed fork for CPU %d", cpu);
  689. /* Pre-allocate and initialize the CPU's GDT and PDA so it
  690. doesn't have to do any memory allocation during the
  691. delicate CPU-bringup phase. */
  692. if (!init_gdt(cpu, idle)) {
  693. printk(KERN_INFO "Couldn't allocate GDT/PDA for CPU %d\n", cpu);
  694. return -1; /* ? */
  695. }
  696. idle->thread.eip = (unsigned long) start_secondary;
  697. /* start_eip had better be page-aligned! */
  698. start_eip = setup_trampoline();
  699. ++cpucount;
  700. alternatives_smp_switch(1);
  701. /* So we see what's up */
  702. printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
  703. /* Stack for startup_32 can be just as for start_secondary onwards */
  704. stack_start.esp = (void *) idle->thread.esp;
  705. irq_ctx_init(cpu);
  706. x86_cpu_to_apicid[cpu] = apicid;
  707. /*
  708. * This grunge runs the startup process for
  709. * the targeted processor.
  710. */
  711. atomic_set(&init_deasserted, 0);
  712. Dprintk("Setting warm reset code and vector.\n");
  713. store_NMI_vector(&nmi_high, &nmi_low);
  714. smpboot_setup_warm_reset_vector(start_eip);
  715. /*
  716. * Starting actual IPI sequence...
  717. */
  718. boot_error = wakeup_secondary_cpu(apicid, start_eip);
  719. if (!boot_error) {
  720. /*
  721. * allow APs to start initializing.
  722. */
  723. Dprintk("Before Callout %d.\n", cpu);
  724. cpu_set(cpu, cpu_callout_map);
  725. Dprintk("After Callout %d.\n", cpu);
  726. /*
  727. * Wait 5s total for a response
  728. */
  729. for (timeout = 0; timeout < 50000; timeout++) {
  730. if (cpu_isset(cpu, cpu_callin_map))
  731. break; /* It has booted */
  732. udelay(100);
  733. }
  734. if (cpu_isset(cpu, cpu_callin_map)) {
  735. /* number CPUs logically, starting from 1 (BSP is 0) */
  736. Dprintk("OK.\n");
  737. printk("CPU%d: ", cpu);
  738. print_cpu_info(&cpu_data[cpu]);
  739. Dprintk("CPU has booted.\n");
  740. } else {
  741. boot_error= 1;
  742. if (*((volatile unsigned char *)trampoline_base)
  743. == 0xA5)
  744. /* trampoline started but...? */
  745. printk("Stuck ??\n");
  746. else
  747. /* trampoline code not run */
  748. printk("Not responding.\n");
  749. inquire_remote_apic(apicid);
  750. }
  751. }
  752. if (boot_error) {
  753. /* Try to put things back the way they were before ... */
  754. unmap_cpu_to_logical_apicid(cpu);
  755. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  756. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  757. cpucount--;
  758. } else {
  759. x86_cpu_to_apicid[cpu] = apicid;
  760. cpu_set(cpu, cpu_present_map);
  761. }
  762. /* mark "stuck" area as not stuck */
  763. *((volatile unsigned long *)trampoline_base) = 0;
  764. return boot_error;
  765. }
  766. #ifdef CONFIG_HOTPLUG_CPU
  767. void cpu_exit_clear(void)
  768. {
  769. int cpu = raw_smp_processor_id();
  770. idle_task_exit();
  771. cpucount --;
  772. cpu_uninit();
  773. irq_ctx_exit(cpu);
  774. cpu_clear(cpu, cpu_callout_map);
  775. cpu_clear(cpu, cpu_callin_map);
  776. cpu_clear(cpu, smp_commenced_mask);
  777. unmap_cpu_to_logical_apicid(cpu);
  778. }
  779. struct warm_boot_cpu_info {
  780. struct completion *complete;
  781. struct work_struct task;
  782. int apicid;
  783. int cpu;
  784. };
  785. static void __cpuinit do_warm_boot_cpu(struct work_struct *work)
  786. {
  787. struct warm_boot_cpu_info *info =
  788. container_of(work, struct warm_boot_cpu_info, task);
  789. do_boot_cpu(info->apicid, info->cpu);
  790. complete(info->complete);
  791. }
  792. static int __cpuinit __smp_prepare_cpu(int cpu)
  793. {
  794. DECLARE_COMPLETION_ONSTACK(done);
  795. struct warm_boot_cpu_info info;
  796. int apicid, ret;
  797. struct Xgt_desc_struct *cpu_gdt_descr = &per_cpu(cpu_gdt_descr, cpu);
  798. apicid = x86_cpu_to_apicid[cpu];
  799. if (apicid == BAD_APICID) {
  800. ret = -ENODEV;
  801. goto exit;
  802. }
  803. /*
  804. * the CPU isn't initialized at boot time, allocate gdt table here.
  805. * cpu_init will initialize it
  806. */
  807. if (!cpu_gdt_descr->address) {
  808. cpu_gdt_descr->address = get_zeroed_page(GFP_KERNEL);
  809. if (!cpu_gdt_descr->address)
  810. printk(KERN_CRIT "CPU%d failed to allocate GDT\n", cpu);
  811. ret = -ENOMEM;
  812. goto exit;
  813. }
  814. info.complete = &done;
  815. info.apicid = apicid;
  816. info.cpu = cpu;
  817. INIT_WORK(&info.task, do_warm_boot_cpu);
  818. /* init low mem mapping */
  819. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  820. min_t(unsigned long, KERNEL_PGD_PTRS, USER_PGD_PTRS));
  821. flush_tlb_all();
  822. schedule_work(&info.task);
  823. wait_for_completion(&done);
  824. zap_low_mappings();
  825. ret = 0;
  826. exit:
  827. return ret;
  828. }
  829. #endif
  830. static void smp_tune_scheduling(void)
  831. {
  832. unsigned long cachesize; /* kB */
  833. if (cpu_khz) {
  834. cachesize = boot_cpu_data.x86_cache_size;
  835. if (cachesize > 0)
  836. max_cache_size = cachesize * 1024;
  837. }
  838. }
  839. /*
  840. * Cycle through the processors sending APIC IPIs to boot each.
  841. */
  842. static int boot_cpu_logical_apicid;
  843. /* Where the IO area was mapped on multiquad, always 0 otherwise */
  844. void *xquad_portio;
  845. #ifdef CONFIG_X86_NUMAQ
  846. EXPORT_SYMBOL(xquad_portio);
  847. #endif
  848. static void __init smp_boot_cpus(unsigned int max_cpus)
  849. {
  850. int apicid, cpu, bit, kicked;
  851. unsigned long bogosum = 0;
  852. /*
  853. * Setup boot CPU information
  854. */
  855. smp_store_cpu_info(0); /* Final full version of the data */
  856. printk("CPU%d: ", 0);
  857. print_cpu_info(&cpu_data[0]);
  858. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  859. boot_cpu_logical_apicid = logical_smp_processor_id();
  860. x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
  861. current_thread_info()->cpu = 0;
  862. smp_tune_scheduling();
  863. set_cpu_sibling_map(0);
  864. /*
  865. * If we couldn't find an SMP configuration at boot time,
  866. * get out of here now!
  867. */
  868. if (!smp_found_config && !acpi_lapic) {
  869. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  870. smpboot_clear_io_apic_irqs();
  871. phys_cpu_present_map = physid_mask_of_physid(0);
  872. if (APIC_init_uniprocessor())
  873. printk(KERN_NOTICE "Local APIC not detected."
  874. " Using dummy APIC emulation.\n");
  875. map_cpu_to_logical_apicid();
  876. cpu_set(0, cpu_sibling_map[0]);
  877. cpu_set(0, cpu_core_map[0]);
  878. return;
  879. }
  880. /*
  881. * Should not be necessary because the MP table should list the boot
  882. * CPU too, but we do it for the sake of robustness anyway.
  883. * Makes no sense to do this check in clustered apic mode, so skip it
  884. */
  885. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  886. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  887. boot_cpu_physical_apicid);
  888. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  889. }
  890. /*
  891. * If we couldn't find a local APIC, then get out of here now!
  892. */
  893. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
  894. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  895. boot_cpu_physical_apicid);
  896. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  897. smpboot_clear_io_apic_irqs();
  898. phys_cpu_present_map = physid_mask_of_physid(0);
  899. cpu_set(0, cpu_sibling_map[0]);
  900. cpu_set(0, cpu_core_map[0]);
  901. return;
  902. }
  903. verify_local_APIC();
  904. /*
  905. * If SMP should be disabled, then really disable it!
  906. */
  907. if (!max_cpus) {
  908. smp_found_config = 0;
  909. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  910. smpboot_clear_io_apic_irqs();
  911. phys_cpu_present_map = physid_mask_of_physid(0);
  912. cpu_set(0, cpu_sibling_map[0]);
  913. cpu_set(0, cpu_core_map[0]);
  914. return;
  915. }
  916. connect_bsp_APIC();
  917. setup_local_APIC();
  918. map_cpu_to_logical_apicid();
  919. setup_portio_remap();
  920. /*
  921. * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
  922. *
  923. * In clustered apic mode, phys_cpu_present_map is a constructed thus:
  924. * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
  925. * clustered apic ID.
  926. */
  927. Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
  928. kicked = 1;
  929. for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
  930. apicid = cpu_present_to_apicid(bit);
  931. /*
  932. * Don't even attempt to start the boot CPU!
  933. */
  934. if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
  935. continue;
  936. if (!check_apicid_present(bit))
  937. continue;
  938. if (max_cpus <= cpucount+1)
  939. continue;
  940. if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
  941. printk("CPU #%d not responding - cannot use it.\n",
  942. apicid);
  943. else
  944. ++kicked;
  945. }
  946. /*
  947. * Cleanup possible dangling ends...
  948. */
  949. smpboot_restore_warm_reset_vector();
  950. /*
  951. * Allow the user to impress friends.
  952. */
  953. Dprintk("Before bogomips.\n");
  954. for (cpu = 0; cpu < NR_CPUS; cpu++)
  955. if (cpu_isset(cpu, cpu_callout_map))
  956. bogosum += cpu_data[cpu].loops_per_jiffy;
  957. printk(KERN_INFO
  958. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  959. cpucount+1,
  960. bogosum/(500000/HZ),
  961. (bogosum/(5000/HZ))%100);
  962. Dprintk("Before bogocount - setting activated=1.\n");
  963. if (smp_b_stepping)
  964. printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
  965. /*
  966. * Don't taint if we are running SMP kernel on a single non-MP
  967. * approved Athlon
  968. */
  969. if (tainted & TAINT_UNSAFE_SMP) {
  970. if (cpucount)
  971. printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
  972. else
  973. tainted &= ~TAINT_UNSAFE_SMP;
  974. }
  975. Dprintk("Boot done.\n");
  976. /*
  977. * construct cpu_sibling_map[], so that we can tell sibling CPUs
  978. * efficiently.
  979. */
  980. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  981. cpus_clear(cpu_sibling_map[cpu]);
  982. cpus_clear(cpu_core_map[cpu]);
  983. }
  984. cpu_set(0, cpu_sibling_map[0]);
  985. cpu_set(0, cpu_core_map[0]);
  986. smpboot_setup_io_apic();
  987. setup_boot_clock();
  988. }
  989. /* These are wrappers to interface to the new boot process. Someone
  990. who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
  991. void __init smp_prepare_cpus(unsigned int max_cpus)
  992. {
  993. smp_commenced_mask = cpumask_of_cpu(0);
  994. cpu_callin_map = cpumask_of_cpu(0);
  995. mb();
  996. smp_boot_cpus(max_cpus);
  997. }
  998. void __devinit smp_prepare_boot_cpu(void)
  999. {
  1000. cpu_set(smp_processor_id(), cpu_online_map);
  1001. cpu_set(smp_processor_id(), cpu_callout_map);
  1002. cpu_set(smp_processor_id(), cpu_present_map);
  1003. cpu_set(smp_processor_id(), cpu_possible_map);
  1004. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  1005. }
  1006. #ifdef CONFIG_HOTPLUG_CPU
  1007. static void
  1008. remove_siblinginfo(int cpu)
  1009. {
  1010. int sibling;
  1011. struct cpuinfo_x86 *c = cpu_data;
  1012. for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
  1013. cpu_clear(cpu, cpu_core_map[sibling]);
  1014. /*
  1015. * last thread sibling in this cpu core going down
  1016. */
  1017. if (cpus_weight(cpu_sibling_map[cpu]) == 1)
  1018. c[sibling].booted_cores--;
  1019. }
  1020. for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
  1021. cpu_clear(cpu, cpu_sibling_map[sibling]);
  1022. cpus_clear(cpu_sibling_map[cpu]);
  1023. cpus_clear(cpu_core_map[cpu]);
  1024. c[cpu].phys_proc_id = 0;
  1025. c[cpu].cpu_core_id = 0;
  1026. cpu_clear(cpu, cpu_sibling_setup_map);
  1027. }
  1028. int __cpu_disable(void)
  1029. {
  1030. cpumask_t map = cpu_online_map;
  1031. int cpu = smp_processor_id();
  1032. /*
  1033. * Perhaps use cpufreq to drop frequency, but that could go
  1034. * into generic code.
  1035. *
  1036. * We won't take down the boot processor on i386 due to some
  1037. * interrupts only being able to be serviced by the BSP.
  1038. * Especially so if we're not using an IOAPIC -zwane
  1039. */
  1040. if (cpu == 0)
  1041. return -EBUSY;
  1042. if (nmi_watchdog == NMI_LOCAL_APIC)
  1043. stop_apic_nmi_watchdog(NULL);
  1044. clear_local_APIC();
  1045. /* Allow any queued timer interrupts to get serviced */
  1046. local_irq_enable();
  1047. mdelay(1);
  1048. local_irq_disable();
  1049. remove_siblinginfo(cpu);
  1050. cpu_clear(cpu, map);
  1051. fixup_irqs(map);
  1052. /* It's now safe to remove this processor from the online map */
  1053. cpu_clear(cpu, cpu_online_map);
  1054. return 0;
  1055. }
  1056. void __cpu_die(unsigned int cpu)
  1057. {
  1058. /* We don't do anything here: idle task is faking death itself. */
  1059. unsigned int i;
  1060. for (i = 0; i < 10; i++) {
  1061. /* They ack this in play_dead by setting CPU_DEAD */
  1062. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1063. printk ("CPU %d is now offline\n", cpu);
  1064. if (1 == num_online_cpus())
  1065. alternatives_smp_switch(0);
  1066. return;
  1067. }
  1068. msleep(100);
  1069. }
  1070. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1071. }
  1072. #else /* ... !CONFIG_HOTPLUG_CPU */
  1073. int __cpu_disable(void)
  1074. {
  1075. return -ENOSYS;
  1076. }
  1077. void __cpu_die(unsigned int cpu)
  1078. {
  1079. /* We said "no" in __cpu_disable */
  1080. BUG();
  1081. }
  1082. #endif /* CONFIG_HOTPLUG_CPU */
  1083. int __cpuinit __cpu_up(unsigned int cpu)
  1084. {
  1085. unsigned long flags;
  1086. #ifdef CONFIG_HOTPLUG_CPU
  1087. int ret = 0;
  1088. /*
  1089. * We do warm boot only on cpus that had booted earlier
  1090. * Otherwise cold boot is all handled from smp_boot_cpus().
  1091. * cpu_callin_map is set during AP kickstart process. Its reset
  1092. * when a cpu is taken offline from cpu_exit_clear().
  1093. */
  1094. if (!cpu_isset(cpu, cpu_callin_map))
  1095. ret = __smp_prepare_cpu(cpu);
  1096. if (ret)
  1097. return -EIO;
  1098. #endif
  1099. /* In case one didn't come up */
  1100. if (!cpu_isset(cpu, cpu_callin_map)) {
  1101. printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
  1102. return -EIO;
  1103. }
  1104. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  1105. /* Unleash the CPU! */
  1106. cpu_set(cpu, smp_commenced_mask);
  1107. /*
  1108. * Check TSC synchronization with the AP (keep irqs disabled
  1109. * while doing so):
  1110. */
  1111. local_irq_save(flags);
  1112. check_tsc_sync_source(cpu);
  1113. local_irq_restore(flags);
  1114. while (!cpu_isset(cpu, cpu_online_map)) {
  1115. cpu_relax();
  1116. touch_nmi_watchdog();
  1117. }
  1118. return 0;
  1119. }
  1120. void __init smp_cpus_done(unsigned int max_cpus)
  1121. {
  1122. #ifdef CONFIG_X86_IO_APIC
  1123. setup_ioapic_dest();
  1124. #endif
  1125. zap_low_mappings();
  1126. #ifndef CONFIG_HOTPLUG_CPU
  1127. /*
  1128. * Disable executability of the SMP trampoline:
  1129. */
  1130. set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
  1131. #endif
  1132. }
  1133. void __init smp_intr_init(void)
  1134. {
  1135. /*
  1136. * IRQ0 must be given a fixed assignment and initialized,
  1137. * because it's used before the IO-APIC is set up.
  1138. */
  1139. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1140. /*
  1141. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1142. * IPI, driven by wakeup.
  1143. */
  1144. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1145. /* IPI for invalidation */
  1146. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1147. /* IPI for generic function call */
  1148. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1149. }
  1150. /*
  1151. * If the BIOS enumerates physical processors before logical,
  1152. * maxcpus=N at enumeration-time can be used to disable HT.
  1153. */
  1154. static int __init parse_maxcpus(char *arg)
  1155. {
  1156. extern unsigned int maxcpus;
  1157. maxcpus = simple_strtoul(arg, NULL, 0);
  1158. return 0;
  1159. }
  1160. early_param("maxcpus", parse_maxcpus);