iwl-agn.c 129 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. /**
  77. * iwl_commit_rxon - commit staging_rxon to hardware
  78. *
  79. * The RXON command in staging_rxon is committed to the hardware and
  80. * the active_rxon structure is updated with the new data. This
  81. * function correctly transitions out of the RXON_ASSOC_MSK state if
  82. * a HW tune is required based on the RXON structure changes.
  83. */
  84. int iwl_commit_rxon(struct iwl_priv *priv)
  85. {
  86. /* cast away the const for active_rxon in this function */
  87. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  88. int ret;
  89. bool new_assoc =
  90. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  91. if (!iwl_is_alive(priv))
  92. return -EBUSY;
  93. /* always get timestamp with Rx frame */
  94. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  95. ret = iwl_check_rxon_cmd(priv);
  96. if (ret) {
  97. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  98. return -EINVAL;
  99. }
  100. /*
  101. * receive commit_rxon request
  102. * abort any previous channel switch if still in process
  103. */
  104. if (priv->switch_rxon.switch_in_progress &&
  105. (priv->switch_rxon.channel != priv->staging_rxon.channel)) {
  106. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  107. le16_to_cpu(priv->switch_rxon.channel));
  108. iwl_chswitch_done(priv, false);
  109. }
  110. /* If we don't need to send a full RXON, we can use
  111. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  112. * and other flags for the current radio configuration. */
  113. if (!iwl_full_rxon_required(priv)) {
  114. ret = iwl_send_rxon_assoc(priv);
  115. if (ret) {
  116. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  117. return ret;
  118. }
  119. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  120. iwl_print_rx_config_cmd(priv);
  121. return 0;
  122. }
  123. /* If we are currently associated and the new config requires
  124. * an RXON_ASSOC and the new config wants the associated mask enabled,
  125. * we must clear the associated from the active configuration
  126. * before we apply the new config */
  127. if (iwl_is_associated(priv) && new_assoc) {
  128. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  129. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  130. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  131. sizeof(struct iwl_rxon_cmd),
  132. &priv->active_rxon);
  133. /* If the mask clearing failed then we set
  134. * active_rxon back to what it was previously */
  135. if (ret) {
  136. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  137. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  138. return ret;
  139. }
  140. iwl_clear_ucode_stations(priv);
  141. iwl_restore_stations(priv);
  142. ret = iwl_restore_default_wep_keys(priv);
  143. if (ret) {
  144. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  145. return ret;
  146. }
  147. }
  148. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  149. "* with%s RXON_FILTER_ASSOC_MSK\n"
  150. "* channel = %d\n"
  151. "* bssid = %pM\n",
  152. (new_assoc ? "" : "out"),
  153. le16_to_cpu(priv->staging_rxon.channel),
  154. priv->staging_rxon.bssid_addr);
  155. iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
  156. /* Apply the new configuration
  157. * RXON unassoc clears the station table in uCode so restoration of
  158. * stations is needed after it (the RXON command) completes
  159. */
  160. if (!new_assoc) {
  161. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  162. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  163. if (ret) {
  164. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  165. return ret;
  166. }
  167. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  168. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  169. iwl_clear_ucode_stations(priv);
  170. iwl_restore_stations(priv);
  171. ret = iwl_restore_default_wep_keys(priv);
  172. if (ret) {
  173. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  174. return ret;
  175. }
  176. }
  177. priv->start_calib = 0;
  178. if (new_assoc) {
  179. /* Apply the new configuration
  180. * RXON assoc doesn't clear the station table in uCode,
  181. */
  182. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  183. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  184. if (ret) {
  185. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  186. return ret;
  187. }
  188. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  189. }
  190. iwl_print_rx_config_cmd(priv);
  191. iwl_init_sensitivity(priv);
  192. /* If we issue a new RXON command which required a tune then we must
  193. * send a new TXPOWER command or we won't be able to Tx any frames */
  194. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  195. if (ret) {
  196. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  197. return ret;
  198. }
  199. return 0;
  200. }
  201. void iwl_update_chain_flags(struct iwl_priv *priv)
  202. {
  203. if (priv->cfg->ops->hcmd->set_rxon_chain)
  204. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  205. iwlcore_commit_rxon(priv);
  206. }
  207. static void iwl_clear_free_frames(struct iwl_priv *priv)
  208. {
  209. struct list_head *element;
  210. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  211. priv->frames_count);
  212. while (!list_empty(&priv->free_frames)) {
  213. element = priv->free_frames.next;
  214. list_del(element);
  215. kfree(list_entry(element, struct iwl_frame, list));
  216. priv->frames_count--;
  217. }
  218. if (priv->frames_count) {
  219. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  220. priv->frames_count);
  221. priv->frames_count = 0;
  222. }
  223. }
  224. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  225. {
  226. struct iwl_frame *frame;
  227. struct list_head *element;
  228. if (list_empty(&priv->free_frames)) {
  229. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  230. if (!frame) {
  231. IWL_ERR(priv, "Could not allocate frame!\n");
  232. return NULL;
  233. }
  234. priv->frames_count++;
  235. return frame;
  236. }
  237. element = priv->free_frames.next;
  238. list_del(element);
  239. return list_entry(element, struct iwl_frame, list);
  240. }
  241. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  242. {
  243. memset(frame, 0, sizeof(*frame));
  244. list_add(&frame->list, &priv->free_frames);
  245. }
  246. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  247. struct ieee80211_hdr *hdr,
  248. int left)
  249. {
  250. if (!priv->ibss_beacon)
  251. return 0;
  252. if (priv->ibss_beacon->len > left)
  253. return 0;
  254. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  255. return priv->ibss_beacon->len;
  256. }
  257. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  258. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  259. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  260. u8 *beacon, u32 frame_size)
  261. {
  262. u16 tim_idx;
  263. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  264. /*
  265. * The index is relative to frame start but we start looking at the
  266. * variable-length part of the beacon.
  267. */
  268. tim_idx = mgmt->u.beacon.variable - beacon;
  269. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  270. while ((tim_idx < (frame_size - 2)) &&
  271. (beacon[tim_idx] != WLAN_EID_TIM))
  272. tim_idx += beacon[tim_idx+1] + 2;
  273. /* If TIM field was found, set variables */
  274. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  275. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  276. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  277. } else
  278. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  279. }
  280. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  281. struct iwl_frame *frame)
  282. {
  283. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  284. u32 frame_size;
  285. u32 rate_flags;
  286. u32 rate;
  287. /*
  288. * We have to set up the TX command, the TX Beacon command, and the
  289. * beacon contents.
  290. */
  291. /* Initialize memory */
  292. tx_beacon_cmd = &frame->u.beacon;
  293. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  294. /* Set up TX beacon contents */
  295. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  296. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  297. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  298. return 0;
  299. /* Set up TX command fields */
  300. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  301. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  302. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  303. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  304. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  305. /* Set up TX beacon command fields */
  306. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  307. frame_size);
  308. /* Set up packet rate and flags */
  309. rate = iwl_rate_get_lowest_plcp(priv);
  310. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  311. priv->hw_params.valid_tx_ant);
  312. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  313. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  314. rate_flags |= RATE_MCS_CCK_MSK;
  315. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  316. rate_flags);
  317. return sizeof(*tx_beacon_cmd) + frame_size;
  318. }
  319. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  320. {
  321. struct iwl_frame *frame;
  322. unsigned int frame_size;
  323. int rc;
  324. frame = iwl_get_free_frame(priv);
  325. if (!frame) {
  326. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  327. "command.\n");
  328. return -ENOMEM;
  329. }
  330. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  331. if (!frame_size) {
  332. IWL_ERR(priv, "Error configuring the beacon command\n");
  333. iwl_free_frame(priv, frame);
  334. return -EINVAL;
  335. }
  336. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  337. &frame->u.cmd[0]);
  338. iwl_free_frame(priv, frame);
  339. return rc;
  340. }
  341. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  342. {
  343. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  344. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  345. if (sizeof(dma_addr_t) > sizeof(u32))
  346. addr |=
  347. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  348. return addr;
  349. }
  350. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  351. {
  352. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  353. return le16_to_cpu(tb->hi_n_len) >> 4;
  354. }
  355. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  356. dma_addr_t addr, u16 len)
  357. {
  358. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  359. u16 hi_n_len = len << 4;
  360. put_unaligned_le32(addr, &tb->lo);
  361. if (sizeof(dma_addr_t) > sizeof(u32))
  362. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  363. tb->hi_n_len = cpu_to_le16(hi_n_len);
  364. tfd->num_tbs = idx + 1;
  365. }
  366. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  367. {
  368. return tfd->num_tbs & 0x1f;
  369. }
  370. /**
  371. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  372. * @priv - driver private data
  373. * @txq - tx queue
  374. *
  375. * Does NOT advance any TFD circular buffer read/write indexes
  376. * Does NOT free the TFD itself (which is within circular buffer)
  377. */
  378. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  379. {
  380. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  381. struct iwl_tfd *tfd;
  382. struct pci_dev *dev = priv->pci_dev;
  383. int index = txq->q.read_ptr;
  384. int i;
  385. int num_tbs;
  386. tfd = &tfd_tmp[index];
  387. /* Sanity check on number of chunks */
  388. num_tbs = iwl_tfd_get_num_tbs(tfd);
  389. if (num_tbs >= IWL_NUM_OF_TBS) {
  390. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  391. /* @todo issue fatal error, it is quite serious situation */
  392. return;
  393. }
  394. /* Unmap tx_cmd */
  395. if (num_tbs)
  396. pci_unmap_single(dev,
  397. dma_unmap_addr(&txq->meta[index], mapping),
  398. dma_unmap_len(&txq->meta[index], len),
  399. PCI_DMA_BIDIRECTIONAL);
  400. /* Unmap chunks, if any. */
  401. for (i = 1; i < num_tbs; i++)
  402. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  403. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  404. /* free SKB */
  405. if (txq->txb) {
  406. struct sk_buff *skb;
  407. skb = txq->txb[txq->q.read_ptr].skb;
  408. /* can be called from irqs-disabled context */
  409. if (skb) {
  410. dev_kfree_skb_any(skb);
  411. txq->txb[txq->q.read_ptr].skb = NULL;
  412. }
  413. }
  414. }
  415. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  416. struct iwl_tx_queue *txq,
  417. dma_addr_t addr, u16 len,
  418. u8 reset, u8 pad)
  419. {
  420. struct iwl_queue *q;
  421. struct iwl_tfd *tfd, *tfd_tmp;
  422. u32 num_tbs;
  423. q = &txq->q;
  424. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  425. tfd = &tfd_tmp[q->write_ptr];
  426. if (reset)
  427. memset(tfd, 0, sizeof(*tfd));
  428. num_tbs = iwl_tfd_get_num_tbs(tfd);
  429. /* Each TFD can point to a maximum 20 Tx buffers */
  430. if (num_tbs >= IWL_NUM_OF_TBS) {
  431. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  432. IWL_NUM_OF_TBS);
  433. return -EINVAL;
  434. }
  435. BUG_ON(addr & ~DMA_BIT_MASK(36));
  436. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  437. IWL_ERR(priv, "Unaligned address = %llx\n",
  438. (unsigned long long)addr);
  439. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  440. return 0;
  441. }
  442. /*
  443. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  444. * given Tx queue, and enable the DMA channel used for that queue.
  445. *
  446. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  447. * channels supported in hardware.
  448. */
  449. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  450. struct iwl_tx_queue *txq)
  451. {
  452. int txq_id = txq->q.id;
  453. /* Circular buffer (TFD queue in DRAM) physical base address */
  454. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  455. txq->q.dma_addr >> 8);
  456. return 0;
  457. }
  458. /******************************************************************************
  459. *
  460. * Generic RX handler implementations
  461. *
  462. ******************************************************************************/
  463. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  464. struct iwl_rx_mem_buffer *rxb)
  465. {
  466. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  467. struct iwl_alive_resp *palive;
  468. struct delayed_work *pwork;
  469. palive = &pkt->u.alive_frame;
  470. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  471. "0x%01X 0x%01X\n",
  472. palive->is_valid, palive->ver_type,
  473. palive->ver_subtype);
  474. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  475. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  476. memcpy(&priv->card_alive_init,
  477. &pkt->u.alive_frame,
  478. sizeof(struct iwl_init_alive_resp));
  479. pwork = &priv->init_alive_start;
  480. } else {
  481. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  482. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  483. sizeof(struct iwl_alive_resp));
  484. pwork = &priv->alive_start;
  485. }
  486. /* We delay the ALIVE response by 5ms to
  487. * give the HW RF Kill time to activate... */
  488. if (palive->is_valid == UCODE_VALID_OK)
  489. queue_delayed_work(priv->workqueue, pwork,
  490. msecs_to_jiffies(5));
  491. else
  492. IWL_WARN(priv, "uCode did not respond OK.\n");
  493. }
  494. static void iwl_bg_beacon_update(struct work_struct *work)
  495. {
  496. struct iwl_priv *priv =
  497. container_of(work, struct iwl_priv, beacon_update);
  498. struct sk_buff *beacon;
  499. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  500. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  501. if (!beacon) {
  502. IWL_ERR(priv, "update beacon failed\n");
  503. return;
  504. }
  505. mutex_lock(&priv->mutex);
  506. /* new beacon skb is allocated every time; dispose previous.*/
  507. if (priv->ibss_beacon)
  508. dev_kfree_skb(priv->ibss_beacon);
  509. priv->ibss_beacon = beacon;
  510. mutex_unlock(&priv->mutex);
  511. iwl_send_beacon_cmd(priv);
  512. }
  513. /**
  514. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  515. *
  516. * This callback is provided in order to send a statistics request.
  517. *
  518. * This timer function is continually reset to execute within
  519. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  520. * was received. We need to ensure we receive the statistics in order
  521. * to update the temperature used for calibrating the TXPOWER.
  522. */
  523. static void iwl_bg_statistics_periodic(unsigned long data)
  524. {
  525. struct iwl_priv *priv = (struct iwl_priv *)data;
  526. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  527. return;
  528. /* dont send host command if rf-kill is on */
  529. if (!iwl_is_ready_rf(priv))
  530. return;
  531. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  532. }
  533. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  534. u32 start_idx, u32 num_events,
  535. u32 mode)
  536. {
  537. u32 i;
  538. u32 ptr; /* SRAM byte address of log data */
  539. u32 ev, time, data; /* event log data */
  540. unsigned long reg_flags;
  541. if (mode == 0)
  542. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  543. else
  544. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  545. /* Make sure device is powered up for SRAM reads */
  546. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  547. if (iwl_grab_nic_access(priv)) {
  548. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  549. return;
  550. }
  551. /* Set starting address; reads will auto-increment */
  552. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  553. rmb();
  554. /*
  555. * "time" is actually "data" for mode 0 (no timestamp).
  556. * place event id # at far right for easier visual parsing.
  557. */
  558. for (i = 0; i < num_events; i++) {
  559. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  560. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  561. if (mode == 0) {
  562. trace_iwlwifi_dev_ucode_cont_event(priv,
  563. 0, time, ev);
  564. } else {
  565. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  566. trace_iwlwifi_dev_ucode_cont_event(priv,
  567. time, data, ev);
  568. }
  569. }
  570. /* Allow device to power down */
  571. iwl_release_nic_access(priv);
  572. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  573. }
  574. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  575. {
  576. u32 capacity; /* event log capacity in # entries */
  577. u32 base; /* SRAM byte address of event log header */
  578. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  579. u32 num_wraps; /* # times uCode wrapped to top of log */
  580. u32 next_entry; /* index of next entry to be written by uCode */
  581. if (priv->ucode_type == UCODE_INIT)
  582. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  583. else
  584. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  585. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  586. capacity = iwl_read_targ_mem(priv, base);
  587. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  588. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  589. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  590. } else
  591. return;
  592. if (num_wraps == priv->event_log.num_wraps) {
  593. iwl_print_cont_event_trace(priv,
  594. base, priv->event_log.next_entry,
  595. next_entry - priv->event_log.next_entry,
  596. mode);
  597. priv->event_log.non_wraps_count++;
  598. } else {
  599. if ((num_wraps - priv->event_log.num_wraps) > 1)
  600. priv->event_log.wraps_more_count++;
  601. else
  602. priv->event_log.wraps_once_count++;
  603. trace_iwlwifi_dev_ucode_wrap_event(priv,
  604. num_wraps - priv->event_log.num_wraps,
  605. next_entry, priv->event_log.next_entry);
  606. if (next_entry < priv->event_log.next_entry) {
  607. iwl_print_cont_event_trace(priv, base,
  608. priv->event_log.next_entry,
  609. capacity - priv->event_log.next_entry,
  610. mode);
  611. iwl_print_cont_event_trace(priv, base, 0,
  612. next_entry, mode);
  613. } else {
  614. iwl_print_cont_event_trace(priv, base,
  615. next_entry, capacity - next_entry,
  616. mode);
  617. iwl_print_cont_event_trace(priv, base, 0,
  618. next_entry, mode);
  619. }
  620. }
  621. priv->event_log.num_wraps = num_wraps;
  622. priv->event_log.next_entry = next_entry;
  623. }
  624. /**
  625. * iwl_bg_ucode_trace - Timer callback to log ucode event
  626. *
  627. * The timer is continually set to execute every
  628. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  629. * this function is to perform continuous uCode event logging operation
  630. * if enabled
  631. */
  632. static void iwl_bg_ucode_trace(unsigned long data)
  633. {
  634. struct iwl_priv *priv = (struct iwl_priv *)data;
  635. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  636. return;
  637. if (priv->event_log.ucode_trace) {
  638. iwl_continuous_event_trace(priv);
  639. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  640. mod_timer(&priv->ucode_trace,
  641. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  642. }
  643. }
  644. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  645. struct iwl_rx_mem_buffer *rxb)
  646. {
  647. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  648. struct iwl4965_beacon_notif *beacon =
  649. (struct iwl4965_beacon_notif *)pkt->u.raw;
  650. #ifdef CONFIG_IWLWIFI_DEBUG
  651. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  652. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  653. "tsf %d %d rate %d\n",
  654. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  655. beacon->beacon_notify_hdr.failure_frame,
  656. le32_to_cpu(beacon->ibss_mgr_status),
  657. le32_to_cpu(beacon->high_tsf),
  658. le32_to_cpu(beacon->low_tsf), rate);
  659. #endif
  660. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  661. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  662. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  663. queue_work(priv->workqueue, &priv->beacon_update);
  664. }
  665. /* Handle notification from uCode that card's power state is changing
  666. * due to software, hardware, or critical temperature RFKILL */
  667. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  668. struct iwl_rx_mem_buffer *rxb)
  669. {
  670. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  671. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  672. unsigned long status = priv->status;
  673. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  674. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  675. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  676. (flags & CT_CARD_DISABLED) ?
  677. "Reached" : "Not reached");
  678. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  679. CT_CARD_DISABLED)) {
  680. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  681. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  682. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  683. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  684. if (!(flags & RXON_CARD_DISABLED)) {
  685. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  686. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  687. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  688. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  689. }
  690. if (flags & CT_CARD_DISABLED)
  691. iwl_tt_enter_ct_kill(priv);
  692. }
  693. if (!(flags & CT_CARD_DISABLED))
  694. iwl_tt_exit_ct_kill(priv);
  695. if (flags & HW_CARD_DISABLED)
  696. set_bit(STATUS_RF_KILL_HW, &priv->status);
  697. else
  698. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  699. if (!(flags & RXON_CARD_DISABLED))
  700. iwl_scan_cancel(priv);
  701. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  702. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  703. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  704. test_bit(STATUS_RF_KILL_HW, &priv->status));
  705. else
  706. wake_up_interruptible(&priv->wait_command_queue);
  707. }
  708. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  709. {
  710. if (src == IWL_PWR_SRC_VAUX) {
  711. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  712. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  713. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  714. ~APMG_PS_CTRL_MSK_PWR_SRC);
  715. } else {
  716. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  717. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  718. ~APMG_PS_CTRL_MSK_PWR_SRC);
  719. }
  720. return 0;
  721. }
  722. static void iwl_bg_tx_flush(struct work_struct *work)
  723. {
  724. struct iwl_priv *priv =
  725. container_of(work, struct iwl_priv, tx_flush);
  726. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  727. return;
  728. /* do nothing if rf-kill is on */
  729. if (!iwl_is_ready_rf(priv))
  730. return;
  731. if (priv->cfg->ops->lib->txfifo_flush) {
  732. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  733. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  734. }
  735. }
  736. /**
  737. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  738. *
  739. * Setup the RX handlers for each of the reply types sent from the uCode
  740. * to the host.
  741. *
  742. * This function chains into the hardware specific files for them to setup
  743. * any hardware specific handlers as well.
  744. */
  745. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  746. {
  747. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  748. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  749. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  750. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  751. iwl_rx_spectrum_measure_notif;
  752. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  753. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  754. iwl_rx_pm_debug_statistics_notif;
  755. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  756. /*
  757. * The same handler is used for both the REPLY to a discrete
  758. * statistics request from the host as well as for the periodic
  759. * statistics notifications (after received beacons) from the uCode.
  760. */
  761. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  762. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  763. iwl_setup_rx_scan_handlers(priv);
  764. /* status change handler */
  765. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  766. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  767. iwl_rx_missed_beacon_notif;
  768. /* Rx handlers */
  769. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  770. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  771. /* block ack */
  772. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  773. /* Set up hardware specific Rx handlers */
  774. priv->cfg->ops->lib->rx_handler_setup(priv);
  775. }
  776. /**
  777. * iwl_rx_handle - Main entry function for receiving responses from uCode
  778. *
  779. * Uses the priv->rx_handlers callback function array to invoke
  780. * the appropriate handlers, including command responses,
  781. * frame-received notifications, and other notifications.
  782. */
  783. void iwl_rx_handle(struct iwl_priv *priv)
  784. {
  785. struct iwl_rx_mem_buffer *rxb;
  786. struct iwl_rx_packet *pkt;
  787. struct iwl_rx_queue *rxq = &priv->rxq;
  788. u32 r, i;
  789. int reclaim;
  790. unsigned long flags;
  791. u8 fill_rx = 0;
  792. u32 count = 8;
  793. int total_empty;
  794. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  795. * buffer that the driver may process (last buffer filled by ucode). */
  796. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  797. i = rxq->read;
  798. /* Rx interrupt, but nothing sent from uCode */
  799. if (i == r)
  800. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  801. /* calculate total frames need to be restock after handling RX */
  802. total_empty = r - rxq->write_actual;
  803. if (total_empty < 0)
  804. total_empty += RX_QUEUE_SIZE;
  805. if (total_empty > (RX_QUEUE_SIZE / 2))
  806. fill_rx = 1;
  807. while (i != r) {
  808. int len;
  809. rxb = rxq->queue[i];
  810. /* If an RXB doesn't have a Rx queue slot associated with it,
  811. * then a bug has been introduced in the queue refilling
  812. * routines -- catch it here */
  813. BUG_ON(rxb == NULL);
  814. rxq->queue[i] = NULL;
  815. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  816. PAGE_SIZE << priv->hw_params.rx_page_order,
  817. PCI_DMA_FROMDEVICE);
  818. pkt = rxb_addr(rxb);
  819. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  820. len += sizeof(u32); /* account for status word */
  821. trace_iwlwifi_dev_rx(priv, pkt, len);
  822. /* Reclaim a command buffer only if this packet is a response
  823. * to a (driver-originated) command.
  824. * If the packet (e.g. Rx frame) originated from uCode,
  825. * there is no command buffer to reclaim.
  826. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  827. * but apparently a few don't get set; catch them here. */
  828. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  829. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  830. (pkt->hdr.cmd != REPLY_RX) &&
  831. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  832. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  833. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  834. (pkt->hdr.cmd != REPLY_TX);
  835. /* Based on type of command response or notification,
  836. * handle those that need handling via function in
  837. * rx_handlers table. See iwl_setup_rx_handlers() */
  838. if (priv->rx_handlers[pkt->hdr.cmd]) {
  839. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  840. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  841. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  842. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  843. } else {
  844. /* No handling needed */
  845. IWL_DEBUG_RX(priv,
  846. "r %d i %d No handler needed for %s, 0x%02x\n",
  847. r, i, get_cmd_string(pkt->hdr.cmd),
  848. pkt->hdr.cmd);
  849. }
  850. /*
  851. * XXX: After here, we should always check rxb->page
  852. * against NULL before touching it or its virtual
  853. * memory (pkt). Because some rx_handler might have
  854. * already taken or freed the pages.
  855. */
  856. if (reclaim) {
  857. /* Invoke any callbacks, transfer the buffer to caller,
  858. * and fire off the (possibly) blocking iwl_send_cmd()
  859. * as we reclaim the driver command queue */
  860. if (rxb->page)
  861. iwl_tx_cmd_complete(priv, rxb);
  862. else
  863. IWL_WARN(priv, "Claim null rxb?\n");
  864. }
  865. /* Reuse the page if possible. For notification packets and
  866. * SKBs that fail to Rx correctly, add them back into the
  867. * rx_free list for reuse later. */
  868. spin_lock_irqsave(&rxq->lock, flags);
  869. if (rxb->page != NULL) {
  870. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  871. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  872. PCI_DMA_FROMDEVICE);
  873. list_add_tail(&rxb->list, &rxq->rx_free);
  874. rxq->free_count++;
  875. } else
  876. list_add_tail(&rxb->list, &rxq->rx_used);
  877. spin_unlock_irqrestore(&rxq->lock, flags);
  878. i = (i + 1) & RX_QUEUE_MASK;
  879. /* If there are a lot of unused frames,
  880. * restock the Rx queue so ucode wont assert. */
  881. if (fill_rx) {
  882. count++;
  883. if (count >= 8) {
  884. rxq->read = i;
  885. iwlagn_rx_replenish_now(priv);
  886. count = 0;
  887. }
  888. }
  889. }
  890. /* Backtrack one entry */
  891. rxq->read = i;
  892. if (fill_rx)
  893. iwlagn_rx_replenish_now(priv);
  894. else
  895. iwlagn_rx_queue_restock(priv);
  896. }
  897. /* call this function to flush any scheduled tasklet */
  898. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  899. {
  900. /* wait to make sure we flush pending tasklet*/
  901. synchronize_irq(priv->pci_dev->irq);
  902. tasklet_kill(&priv->irq_tasklet);
  903. }
  904. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  905. {
  906. u32 inta, handled = 0;
  907. u32 inta_fh;
  908. unsigned long flags;
  909. u32 i;
  910. #ifdef CONFIG_IWLWIFI_DEBUG
  911. u32 inta_mask;
  912. #endif
  913. spin_lock_irqsave(&priv->lock, flags);
  914. /* Ack/clear/reset pending uCode interrupts.
  915. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  916. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  917. inta = iwl_read32(priv, CSR_INT);
  918. iwl_write32(priv, CSR_INT, inta);
  919. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  920. * Any new interrupts that happen after this, either while we're
  921. * in this tasklet, or later, will show up in next ISR/tasklet. */
  922. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  923. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  924. #ifdef CONFIG_IWLWIFI_DEBUG
  925. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  926. /* just for debug */
  927. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  928. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  929. inta, inta_mask, inta_fh);
  930. }
  931. #endif
  932. spin_unlock_irqrestore(&priv->lock, flags);
  933. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  934. * atomic, make sure that inta covers all the interrupts that
  935. * we've discovered, even if FH interrupt came in just after
  936. * reading CSR_INT. */
  937. if (inta_fh & CSR49_FH_INT_RX_MASK)
  938. inta |= CSR_INT_BIT_FH_RX;
  939. if (inta_fh & CSR49_FH_INT_TX_MASK)
  940. inta |= CSR_INT_BIT_FH_TX;
  941. /* Now service all interrupt bits discovered above. */
  942. if (inta & CSR_INT_BIT_HW_ERR) {
  943. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  944. /* Tell the device to stop sending interrupts */
  945. iwl_disable_interrupts(priv);
  946. priv->isr_stats.hw++;
  947. iwl_irq_handle_error(priv);
  948. handled |= CSR_INT_BIT_HW_ERR;
  949. return;
  950. }
  951. #ifdef CONFIG_IWLWIFI_DEBUG
  952. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  953. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  954. if (inta & CSR_INT_BIT_SCD) {
  955. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  956. "the frame/frames.\n");
  957. priv->isr_stats.sch++;
  958. }
  959. /* Alive notification via Rx interrupt will do the real work */
  960. if (inta & CSR_INT_BIT_ALIVE) {
  961. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  962. priv->isr_stats.alive++;
  963. }
  964. }
  965. #endif
  966. /* Safely ignore these bits for debug checks below */
  967. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  968. /* HW RF KILL switch toggled */
  969. if (inta & CSR_INT_BIT_RF_KILL) {
  970. int hw_rf_kill = 0;
  971. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  972. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  973. hw_rf_kill = 1;
  974. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  975. hw_rf_kill ? "disable radio" : "enable radio");
  976. priv->isr_stats.rfkill++;
  977. /* driver only loads ucode once setting the interface up.
  978. * the driver allows loading the ucode even if the radio
  979. * is killed. Hence update the killswitch state here. The
  980. * rfkill handler will care about restarting if needed.
  981. */
  982. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  983. if (hw_rf_kill)
  984. set_bit(STATUS_RF_KILL_HW, &priv->status);
  985. else
  986. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  987. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  988. }
  989. handled |= CSR_INT_BIT_RF_KILL;
  990. }
  991. /* Chip got too hot and stopped itself */
  992. if (inta & CSR_INT_BIT_CT_KILL) {
  993. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  994. priv->isr_stats.ctkill++;
  995. handled |= CSR_INT_BIT_CT_KILL;
  996. }
  997. /* Error detected by uCode */
  998. if (inta & CSR_INT_BIT_SW_ERR) {
  999. IWL_ERR(priv, "Microcode SW error detected. "
  1000. " Restarting 0x%X.\n", inta);
  1001. priv->isr_stats.sw++;
  1002. priv->isr_stats.sw_err = inta;
  1003. iwl_irq_handle_error(priv);
  1004. handled |= CSR_INT_BIT_SW_ERR;
  1005. }
  1006. /*
  1007. * uCode wakes up after power-down sleep.
  1008. * Tell device about any new tx or host commands enqueued,
  1009. * and about any Rx buffers made available while asleep.
  1010. */
  1011. if (inta & CSR_INT_BIT_WAKEUP) {
  1012. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1013. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1014. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1015. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1016. priv->isr_stats.wakeup++;
  1017. handled |= CSR_INT_BIT_WAKEUP;
  1018. }
  1019. /* All uCode command responses, including Tx command responses,
  1020. * Rx "responses" (frame-received notification), and other
  1021. * notifications from uCode come through here*/
  1022. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1023. iwl_rx_handle(priv);
  1024. priv->isr_stats.rx++;
  1025. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1026. }
  1027. /* This "Tx" DMA channel is used only for loading uCode */
  1028. if (inta & CSR_INT_BIT_FH_TX) {
  1029. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1030. priv->isr_stats.tx++;
  1031. handled |= CSR_INT_BIT_FH_TX;
  1032. /* Wake up uCode load routine, now that load is complete */
  1033. priv->ucode_write_complete = 1;
  1034. wake_up_interruptible(&priv->wait_command_queue);
  1035. }
  1036. if (inta & ~handled) {
  1037. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1038. priv->isr_stats.unhandled++;
  1039. }
  1040. if (inta & ~(priv->inta_mask)) {
  1041. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1042. inta & ~priv->inta_mask);
  1043. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1044. }
  1045. /* Re-enable all interrupts */
  1046. /* only Re-enable if diabled by irq */
  1047. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1048. iwl_enable_interrupts(priv);
  1049. #ifdef CONFIG_IWLWIFI_DEBUG
  1050. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1051. inta = iwl_read32(priv, CSR_INT);
  1052. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1053. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1054. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1055. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1056. }
  1057. #endif
  1058. }
  1059. /* tasklet for iwlagn interrupt */
  1060. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1061. {
  1062. u32 inta = 0;
  1063. u32 handled = 0;
  1064. unsigned long flags;
  1065. u32 i;
  1066. #ifdef CONFIG_IWLWIFI_DEBUG
  1067. u32 inta_mask;
  1068. #endif
  1069. spin_lock_irqsave(&priv->lock, flags);
  1070. /* Ack/clear/reset pending uCode interrupts.
  1071. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1072. */
  1073. /* There is a hardware bug in the interrupt mask function that some
  1074. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1075. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1076. * ICT interrupt handling mechanism has another bug that might cause
  1077. * these unmasked interrupts fail to be detected. We workaround the
  1078. * hardware bugs here by ACKing all the possible interrupts so that
  1079. * interrupt coalescing can still be achieved.
  1080. */
  1081. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1082. inta = priv->_agn.inta;
  1083. #ifdef CONFIG_IWLWIFI_DEBUG
  1084. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1085. /* just for debug */
  1086. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1087. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1088. inta, inta_mask);
  1089. }
  1090. #endif
  1091. spin_unlock_irqrestore(&priv->lock, flags);
  1092. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1093. priv->_agn.inta = 0;
  1094. /* Now service all interrupt bits discovered above. */
  1095. if (inta & CSR_INT_BIT_HW_ERR) {
  1096. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1097. /* Tell the device to stop sending interrupts */
  1098. iwl_disable_interrupts(priv);
  1099. priv->isr_stats.hw++;
  1100. iwl_irq_handle_error(priv);
  1101. handled |= CSR_INT_BIT_HW_ERR;
  1102. return;
  1103. }
  1104. #ifdef CONFIG_IWLWIFI_DEBUG
  1105. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1106. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1107. if (inta & CSR_INT_BIT_SCD) {
  1108. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1109. "the frame/frames.\n");
  1110. priv->isr_stats.sch++;
  1111. }
  1112. /* Alive notification via Rx interrupt will do the real work */
  1113. if (inta & CSR_INT_BIT_ALIVE) {
  1114. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1115. priv->isr_stats.alive++;
  1116. }
  1117. }
  1118. #endif
  1119. /* Safely ignore these bits for debug checks below */
  1120. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1121. /* HW RF KILL switch toggled */
  1122. if (inta & CSR_INT_BIT_RF_KILL) {
  1123. int hw_rf_kill = 0;
  1124. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1125. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1126. hw_rf_kill = 1;
  1127. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1128. hw_rf_kill ? "disable radio" : "enable radio");
  1129. priv->isr_stats.rfkill++;
  1130. /* driver only loads ucode once setting the interface up.
  1131. * the driver allows loading the ucode even if the radio
  1132. * is killed. Hence update the killswitch state here. The
  1133. * rfkill handler will care about restarting if needed.
  1134. */
  1135. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1136. if (hw_rf_kill)
  1137. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1138. else
  1139. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1140. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1141. }
  1142. handled |= CSR_INT_BIT_RF_KILL;
  1143. }
  1144. /* Chip got too hot and stopped itself */
  1145. if (inta & CSR_INT_BIT_CT_KILL) {
  1146. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1147. priv->isr_stats.ctkill++;
  1148. handled |= CSR_INT_BIT_CT_KILL;
  1149. }
  1150. /* Error detected by uCode */
  1151. if (inta & CSR_INT_BIT_SW_ERR) {
  1152. IWL_ERR(priv, "Microcode SW error detected. "
  1153. " Restarting 0x%X.\n", inta);
  1154. priv->isr_stats.sw++;
  1155. priv->isr_stats.sw_err = inta;
  1156. iwl_irq_handle_error(priv);
  1157. handled |= CSR_INT_BIT_SW_ERR;
  1158. }
  1159. /* uCode wakes up after power-down sleep */
  1160. if (inta & CSR_INT_BIT_WAKEUP) {
  1161. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1162. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1163. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1164. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1165. priv->isr_stats.wakeup++;
  1166. handled |= CSR_INT_BIT_WAKEUP;
  1167. }
  1168. /* All uCode command responses, including Tx command responses,
  1169. * Rx "responses" (frame-received notification), and other
  1170. * notifications from uCode come through here*/
  1171. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1172. CSR_INT_BIT_RX_PERIODIC)) {
  1173. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1174. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1175. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1176. iwl_write32(priv, CSR_FH_INT_STATUS,
  1177. CSR49_FH_INT_RX_MASK);
  1178. }
  1179. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1180. handled |= CSR_INT_BIT_RX_PERIODIC;
  1181. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1182. }
  1183. /* Sending RX interrupt require many steps to be done in the
  1184. * the device:
  1185. * 1- write interrupt to current index in ICT table.
  1186. * 2- dma RX frame.
  1187. * 3- update RX shared data to indicate last write index.
  1188. * 4- send interrupt.
  1189. * This could lead to RX race, driver could receive RX interrupt
  1190. * but the shared data changes does not reflect this;
  1191. * periodic interrupt will detect any dangling Rx activity.
  1192. */
  1193. /* Disable periodic interrupt; we use it as just a one-shot. */
  1194. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1195. CSR_INT_PERIODIC_DIS);
  1196. iwl_rx_handle(priv);
  1197. /*
  1198. * Enable periodic interrupt in 8 msec only if we received
  1199. * real RX interrupt (instead of just periodic int), to catch
  1200. * any dangling Rx interrupt. If it was just the periodic
  1201. * interrupt, there was no dangling Rx activity, and no need
  1202. * to extend the periodic interrupt; one-shot is enough.
  1203. */
  1204. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1205. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1206. CSR_INT_PERIODIC_ENA);
  1207. priv->isr_stats.rx++;
  1208. }
  1209. /* This "Tx" DMA channel is used only for loading uCode */
  1210. if (inta & CSR_INT_BIT_FH_TX) {
  1211. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1212. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1213. priv->isr_stats.tx++;
  1214. handled |= CSR_INT_BIT_FH_TX;
  1215. /* Wake up uCode load routine, now that load is complete */
  1216. priv->ucode_write_complete = 1;
  1217. wake_up_interruptible(&priv->wait_command_queue);
  1218. }
  1219. if (inta & ~handled) {
  1220. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1221. priv->isr_stats.unhandled++;
  1222. }
  1223. if (inta & ~(priv->inta_mask)) {
  1224. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1225. inta & ~priv->inta_mask);
  1226. }
  1227. /* Re-enable all interrupts */
  1228. /* only Re-enable if diabled by irq */
  1229. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1230. iwl_enable_interrupts(priv);
  1231. }
  1232. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1233. #define ACK_CNT_RATIO (50)
  1234. #define BA_TIMEOUT_CNT (5)
  1235. #define BA_TIMEOUT_MAX (16)
  1236. /**
  1237. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1238. *
  1239. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1240. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1241. * operation state.
  1242. */
  1243. bool iwl_good_ack_health(struct iwl_priv *priv,
  1244. struct iwl_rx_packet *pkt)
  1245. {
  1246. bool rc = true;
  1247. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1248. int ba_timeout_delta;
  1249. actual_ack_cnt_delta =
  1250. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1251. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1252. expected_ack_cnt_delta =
  1253. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1254. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1255. ba_timeout_delta =
  1256. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1257. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1258. if ((priv->_agn.agg_tids_count > 0) &&
  1259. (expected_ack_cnt_delta > 0) &&
  1260. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1261. < ACK_CNT_RATIO) &&
  1262. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1263. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1264. " expected_ack_cnt = %d\n",
  1265. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1266. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1267. /*
  1268. * This is ifdef'ed on DEBUGFS because otherwise the
  1269. * statistics aren't available. If DEBUGFS is set but
  1270. * DEBUG is not, these will just compile out.
  1271. */
  1272. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1273. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1274. IWL_DEBUG_RADIO(priv,
  1275. "ack_or_ba_timeout_collision delta = %d\n",
  1276. priv->_agn.delta_statistics.tx.
  1277. ack_or_ba_timeout_collision);
  1278. #endif
  1279. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1280. ba_timeout_delta);
  1281. if (!actual_ack_cnt_delta &&
  1282. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1283. rc = false;
  1284. }
  1285. return rc;
  1286. }
  1287. /*****************************************************************************
  1288. *
  1289. * sysfs attributes
  1290. *
  1291. *****************************************************************************/
  1292. #ifdef CONFIG_IWLWIFI_DEBUG
  1293. /*
  1294. * The following adds a new attribute to the sysfs representation
  1295. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1296. * used for controlling the debug level.
  1297. *
  1298. * See the level definitions in iwl for details.
  1299. *
  1300. * The debug_level being managed using sysfs below is a per device debug
  1301. * level that is used instead of the global debug level if it (the per
  1302. * device debug level) is set.
  1303. */
  1304. static ssize_t show_debug_level(struct device *d,
  1305. struct device_attribute *attr, char *buf)
  1306. {
  1307. struct iwl_priv *priv = dev_get_drvdata(d);
  1308. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1309. }
  1310. static ssize_t store_debug_level(struct device *d,
  1311. struct device_attribute *attr,
  1312. const char *buf, size_t count)
  1313. {
  1314. struct iwl_priv *priv = dev_get_drvdata(d);
  1315. unsigned long val;
  1316. int ret;
  1317. ret = strict_strtoul(buf, 0, &val);
  1318. if (ret)
  1319. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1320. else {
  1321. priv->debug_level = val;
  1322. if (iwl_alloc_traffic_mem(priv))
  1323. IWL_ERR(priv,
  1324. "Not enough memory to generate traffic log\n");
  1325. }
  1326. return strnlen(buf, count);
  1327. }
  1328. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1329. show_debug_level, store_debug_level);
  1330. #endif /* CONFIG_IWLWIFI_DEBUG */
  1331. static ssize_t show_temperature(struct device *d,
  1332. struct device_attribute *attr, char *buf)
  1333. {
  1334. struct iwl_priv *priv = dev_get_drvdata(d);
  1335. if (!iwl_is_alive(priv))
  1336. return -EAGAIN;
  1337. return sprintf(buf, "%d\n", priv->temperature);
  1338. }
  1339. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1340. static ssize_t show_tx_power(struct device *d,
  1341. struct device_attribute *attr, char *buf)
  1342. {
  1343. struct iwl_priv *priv = dev_get_drvdata(d);
  1344. if (!iwl_is_ready_rf(priv))
  1345. return sprintf(buf, "off\n");
  1346. else
  1347. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1348. }
  1349. static ssize_t store_tx_power(struct device *d,
  1350. struct device_attribute *attr,
  1351. const char *buf, size_t count)
  1352. {
  1353. struct iwl_priv *priv = dev_get_drvdata(d);
  1354. unsigned long val;
  1355. int ret;
  1356. ret = strict_strtoul(buf, 10, &val);
  1357. if (ret)
  1358. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1359. else {
  1360. ret = iwl_set_tx_power(priv, val, false);
  1361. if (ret)
  1362. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1363. ret);
  1364. else
  1365. ret = count;
  1366. }
  1367. return ret;
  1368. }
  1369. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1370. static struct attribute *iwl_sysfs_entries[] = {
  1371. &dev_attr_temperature.attr,
  1372. &dev_attr_tx_power.attr,
  1373. #ifdef CONFIG_IWLWIFI_DEBUG
  1374. &dev_attr_debug_level.attr,
  1375. #endif
  1376. NULL
  1377. };
  1378. static struct attribute_group iwl_attribute_group = {
  1379. .name = NULL, /* put in device directory */
  1380. .attrs = iwl_sysfs_entries,
  1381. };
  1382. /******************************************************************************
  1383. *
  1384. * uCode download functions
  1385. *
  1386. ******************************************************************************/
  1387. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1388. {
  1389. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1390. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1391. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1392. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1393. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1394. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1395. }
  1396. static void iwl_nic_start(struct iwl_priv *priv)
  1397. {
  1398. /* Remove all resets to allow NIC to operate */
  1399. iwl_write32(priv, CSR_RESET, 0);
  1400. }
  1401. struct iwlagn_ucode_capabilities {
  1402. u32 max_probe_length;
  1403. u32 standard_phy_calibration_size;
  1404. };
  1405. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1406. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1407. struct iwlagn_ucode_capabilities *capa);
  1408. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1409. {
  1410. const char *name_pre = priv->cfg->fw_name_pre;
  1411. if (first)
  1412. priv->fw_index = priv->cfg->ucode_api_max;
  1413. else
  1414. priv->fw_index--;
  1415. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1416. IWL_ERR(priv, "no suitable firmware found!\n");
  1417. return -ENOENT;
  1418. }
  1419. sprintf(priv->firmware_name, "%s%d%s",
  1420. name_pre, priv->fw_index, ".ucode");
  1421. IWL_DEBUG_INFO(priv, "attempting to load firmware '%s'\n",
  1422. priv->firmware_name);
  1423. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1424. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1425. iwl_ucode_callback);
  1426. }
  1427. struct iwlagn_firmware_pieces {
  1428. const void *inst, *data, *init, *init_data, *boot;
  1429. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1430. u32 build;
  1431. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1432. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1433. };
  1434. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1435. const struct firmware *ucode_raw,
  1436. struct iwlagn_firmware_pieces *pieces)
  1437. {
  1438. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1439. u32 api_ver, hdr_size;
  1440. const u8 *src;
  1441. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1442. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1443. switch (api_ver) {
  1444. default:
  1445. /*
  1446. * 4965 doesn't revision the firmware file format
  1447. * along with the API version, it always uses v1
  1448. * file format.
  1449. */
  1450. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1451. CSR_HW_REV_TYPE_4965) {
  1452. hdr_size = 28;
  1453. if (ucode_raw->size < hdr_size) {
  1454. IWL_ERR(priv, "File size too small!\n");
  1455. return -EINVAL;
  1456. }
  1457. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1458. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1459. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1460. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1461. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1462. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1463. src = ucode->u.v2.data;
  1464. break;
  1465. }
  1466. /* fall through for 4965 */
  1467. case 0:
  1468. case 1:
  1469. case 2:
  1470. hdr_size = 24;
  1471. if (ucode_raw->size < hdr_size) {
  1472. IWL_ERR(priv, "File size too small!\n");
  1473. return -EINVAL;
  1474. }
  1475. pieces->build = 0;
  1476. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1477. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1478. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1479. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1480. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1481. src = ucode->u.v1.data;
  1482. break;
  1483. }
  1484. /* Verify size of file vs. image size info in file's header */
  1485. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1486. pieces->data_size + pieces->init_size +
  1487. pieces->init_data_size + pieces->boot_size) {
  1488. IWL_ERR(priv,
  1489. "uCode file size %d does not match expected size\n",
  1490. (int)ucode_raw->size);
  1491. return -EINVAL;
  1492. }
  1493. pieces->inst = src;
  1494. src += pieces->inst_size;
  1495. pieces->data = src;
  1496. src += pieces->data_size;
  1497. pieces->init = src;
  1498. src += pieces->init_size;
  1499. pieces->init_data = src;
  1500. src += pieces->init_data_size;
  1501. pieces->boot = src;
  1502. src += pieces->boot_size;
  1503. return 0;
  1504. }
  1505. static int iwlagn_wanted_ucode_alternative = 1;
  1506. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1507. const struct firmware *ucode_raw,
  1508. struct iwlagn_firmware_pieces *pieces,
  1509. struct iwlagn_ucode_capabilities *capa)
  1510. {
  1511. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1512. struct iwl_ucode_tlv *tlv;
  1513. size_t len = ucode_raw->size;
  1514. const u8 *data;
  1515. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1516. u64 alternatives;
  1517. u32 tlv_len;
  1518. enum iwl_ucode_tlv_type tlv_type;
  1519. const u8 *tlv_data;
  1520. if (len < sizeof(*ucode)) {
  1521. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1522. return -EINVAL;
  1523. }
  1524. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1525. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1526. le32_to_cpu(ucode->magic));
  1527. return -EINVAL;
  1528. }
  1529. /*
  1530. * Check which alternatives are present, and "downgrade"
  1531. * when the chosen alternative is not present, warning
  1532. * the user when that happens. Some files may not have
  1533. * any alternatives, so don't warn in that case.
  1534. */
  1535. alternatives = le64_to_cpu(ucode->alternatives);
  1536. tmp = wanted_alternative;
  1537. if (wanted_alternative > 63)
  1538. wanted_alternative = 63;
  1539. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1540. wanted_alternative--;
  1541. if (wanted_alternative && wanted_alternative != tmp)
  1542. IWL_WARN(priv,
  1543. "uCode alternative %d not available, choosing %d\n",
  1544. tmp, wanted_alternative);
  1545. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1546. pieces->build = le32_to_cpu(ucode->build);
  1547. data = ucode->data;
  1548. len -= sizeof(*ucode);
  1549. while (len >= sizeof(*tlv)) {
  1550. u16 tlv_alt;
  1551. len -= sizeof(*tlv);
  1552. tlv = (void *)data;
  1553. tlv_len = le32_to_cpu(tlv->length);
  1554. tlv_type = le16_to_cpu(tlv->type);
  1555. tlv_alt = le16_to_cpu(tlv->alternative);
  1556. tlv_data = tlv->data;
  1557. if (len < tlv_len) {
  1558. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1559. len, tlv_len);
  1560. return -EINVAL;
  1561. }
  1562. len -= ALIGN(tlv_len, 4);
  1563. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1564. /*
  1565. * Alternative 0 is always valid.
  1566. *
  1567. * Skip alternative TLVs that are not selected.
  1568. */
  1569. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1570. continue;
  1571. switch (tlv_type) {
  1572. case IWL_UCODE_TLV_INST:
  1573. pieces->inst = tlv_data;
  1574. pieces->inst_size = tlv_len;
  1575. break;
  1576. case IWL_UCODE_TLV_DATA:
  1577. pieces->data = tlv_data;
  1578. pieces->data_size = tlv_len;
  1579. break;
  1580. case IWL_UCODE_TLV_INIT:
  1581. pieces->init = tlv_data;
  1582. pieces->init_size = tlv_len;
  1583. break;
  1584. case IWL_UCODE_TLV_INIT_DATA:
  1585. pieces->init_data = tlv_data;
  1586. pieces->init_data_size = tlv_len;
  1587. break;
  1588. case IWL_UCODE_TLV_BOOT:
  1589. pieces->boot = tlv_data;
  1590. pieces->boot_size = tlv_len;
  1591. break;
  1592. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1593. if (tlv_len != sizeof(u32))
  1594. goto invalid_tlv_len;
  1595. capa->max_probe_length =
  1596. le32_to_cpup((__le32 *)tlv_data);
  1597. break;
  1598. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1599. if (tlv_len != sizeof(u32))
  1600. goto invalid_tlv_len;
  1601. pieces->init_evtlog_ptr =
  1602. le32_to_cpup((__le32 *)tlv_data);
  1603. break;
  1604. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1605. if (tlv_len != sizeof(u32))
  1606. goto invalid_tlv_len;
  1607. pieces->init_evtlog_size =
  1608. le32_to_cpup((__le32 *)tlv_data);
  1609. break;
  1610. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1611. if (tlv_len != sizeof(u32))
  1612. goto invalid_tlv_len;
  1613. pieces->init_errlog_ptr =
  1614. le32_to_cpup((__le32 *)tlv_data);
  1615. break;
  1616. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1617. if (tlv_len != sizeof(u32))
  1618. goto invalid_tlv_len;
  1619. pieces->inst_evtlog_ptr =
  1620. le32_to_cpup((__le32 *)tlv_data);
  1621. break;
  1622. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1623. if (tlv_len != sizeof(u32))
  1624. goto invalid_tlv_len;
  1625. pieces->inst_evtlog_size =
  1626. le32_to_cpup((__le32 *)tlv_data);
  1627. break;
  1628. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1629. if (tlv_len != sizeof(u32))
  1630. goto invalid_tlv_len;
  1631. pieces->inst_errlog_ptr =
  1632. le32_to_cpup((__le32 *)tlv_data);
  1633. break;
  1634. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1635. if (tlv_len)
  1636. goto invalid_tlv_len;
  1637. priv->enhance_sensitivity_table = true;
  1638. break;
  1639. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1640. if (tlv_len != sizeof(u32))
  1641. goto invalid_tlv_len;
  1642. capa->standard_phy_calibration_size =
  1643. le32_to_cpup((__le32 *)tlv_data);
  1644. break;
  1645. default:
  1646. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1647. break;
  1648. }
  1649. }
  1650. if (len) {
  1651. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1652. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1653. return -EINVAL;
  1654. }
  1655. return 0;
  1656. invalid_tlv_len:
  1657. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1658. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1659. return -EINVAL;
  1660. }
  1661. /**
  1662. * iwl_ucode_callback - callback when firmware was loaded
  1663. *
  1664. * If loaded successfully, copies the firmware into buffers
  1665. * for the card to fetch (via DMA).
  1666. */
  1667. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1668. {
  1669. struct iwl_priv *priv = context;
  1670. struct iwl_ucode_header *ucode;
  1671. int err;
  1672. struct iwlagn_firmware_pieces pieces;
  1673. const unsigned int api_max = priv->cfg->ucode_api_max;
  1674. const unsigned int api_min = priv->cfg->ucode_api_min;
  1675. u32 api_ver;
  1676. char buildstr[25];
  1677. u32 build;
  1678. struct iwlagn_ucode_capabilities ucode_capa = {
  1679. .max_probe_length = 200,
  1680. .standard_phy_calibration_size =
  1681. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1682. };
  1683. memset(&pieces, 0, sizeof(pieces));
  1684. if (!ucode_raw) {
  1685. IWL_ERR(priv, "request for firmware file '%s' failed.\n",
  1686. priv->firmware_name);
  1687. goto try_again;
  1688. }
  1689. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1690. priv->firmware_name, ucode_raw->size);
  1691. /* Make sure that we got at least the API version number */
  1692. if (ucode_raw->size < 4) {
  1693. IWL_ERR(priv, "File size way too small!\n");
  1694. goto try_again;
  1695. }
  1696. /* Data from ucode file: header followed by uCode images */
  1697. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1698. if (ucode->ver)
  1699. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1700. else
  1701. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1702. &ucode_capa);
  1703. if (err)
  1704. goto try_again;
  1705. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1706. build = pieces.build;
  1707. /*
  1708. * api_ver should match the api version forming part of the
  1709. * firmware filename ... but we don't check for that and only rely
  1710. * on the API version read from firmware header from here on forward
  1711. */
  1712. if (api_ver < api_min || api_ver > api_max) {
  1713. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1714. "Driver supports v%u, firmware is v%u.\n",
  1715. api_max, api_ver);
  1716. goto try_again;
  1717. }
  1718. if (api_ver != api_max)
  1719. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1720. "got v%u. New firmware can be obtained "
  1721. "from http://www.intellinuxwireless.org.\n",
  1722. api_max, api_ver);
  1723. if (build)
  1724. sprintf(buildstr, " build %u", build);
  1725. else
  1726. buildstr[0] = '\0';
  1727. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1728. IWL_UCODE_MAJOR(priv->ucode_ver),
  1729. IWL_UCODE_MINOR(priv->ucode_ver),
  1730. IWL_UCODE_API(priv->ucode_ver),
  1731. IWL_UCODE_SERIAL(priv->ucode_ver),
  1732. buildstr);
  1733. snprintf(priv->hw->wiphy->fw_version,
  1734. sizeof(priv->hw->wiphy->fw_version),
  1735. "%u.%u.%u.%u%s",
  1736. IWL_UCODE_MAJOR(priv->ucode_ver),
  1737. IWL_UCODE_MINOR(priv->ucode_ver),
  1738. IWL_UCODE_API(priv->ucode_ver),
  1739. IWL_UCODE_SERIAL(priv->ucode_ver),
  1740. buildstr);
  1741. /*
  1742. * For any of the failures below (before allocating pci memory)
  1743. * we will try to load a version with a smaller API -- maybe the
  1744. * user just got a corrupted version of the latest API.
  1745. */
  1746. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1747. priv->ucode_ver);
  1748. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1749. pieces.inst_size);
  1750. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1751. pieces.data_size);
  1752. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1753. pieces.init_size);
  1754. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1755. pieces.init_data_size);
  1756. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1757. pieces.boot_size);
  1758. /* Verify that uCode images will fit in card's SRAM */
  1759. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1760. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1761. pieces.inst_size);
  1762. goto try_again;
  1763. }
  1764. if (pieces.data_size > priv->hw_params.max_data_size) {
  1765. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1766. pieces.data_size);
  1767. goto try_again;
  1768. }
  1769. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1770. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1771. pieces.init_size);
  1772. goto try_again;
  1773. }
  1774. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1775. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1776. pieces.init_data_size);
  1777. goto try_again;
  1778. }
  1779. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1780. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1781. pieces.boot_size);
  1782. goto try_again;
  1783. }
  1784. /* Allocate ucode buffers for card's bus-master loading ... */
  1785. /* Runtime instructions and 2 copies of data:
  1786. * 1) unmodified from disk
  1787. * 2) backup cache for save/restore during power-downs */
  1788. priv->ucode_code.len = pieces.inst_size;
  1789. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1790. priv->ucode_data.len = pieces.data_size;
  1791. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1792. priv->ucode_data_backup.len = pieces.data_size;
  1793. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1794. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1795. !priv->ucode_data_backup.v_addr)
  1796. goto err_pci_alloc;
  1797. /* Initialization instructions and data */
  1798. if (pieces.init_size && pieces.init_data_size) {
  1799. priv->ucode_init.len = pieces.init_size;
  1800. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1801. priv->ucode_init_data.len = pieces.init_data_size;
  1802. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1803. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1804. goto err_pci_alloc;
  1805. }
  1806. /* Bootstrap (instructions only, no data) */
  1807. if (pieces.boot_size) {
  1808. priv->ucode_boot.len = pieces.boot_size;
  1809. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1810. if (!priv->ucode_boot.v_addr)
  1811. goto err_pci_alloc;
  1812. }
  1813. /* Now that we can no longer fail, copy information */
  1814. /*
  1815. * The (size - 16) / 12 formula is based on the information recorded
  1816. * for each event, which is of mode 1 (including timestamp) for all
  1817. * new microcodes that include this information.
  1818. */
  1819. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1820. if (pieces.init_evtlog_size)
  1821. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1822. else
  1823. priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
  1824. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1825. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1826. if (pieces.inst_evtlog_size)
  1827. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1828. else
  1829. priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
  1830. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1831. /* Copy images into buffers for card's bus-master reads ... */
  1832. /* Runtime instructions (first block of data in file) */
  1833. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1834. pieces.inst_size);
  1835. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1836. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1837. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1838. /*
  1839. * Runtime data
  1840. * NOTE: Copy into backup buffer will be done in iwl_up()
  1841. */
  1842. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1843. pieces.data_size);
  1844. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1845. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1846. /* Initialization instructions */
  1847. if (pieces.init_size) {
  1848. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1849. pieces.init_size);
  1850. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1851. }
  1852. /* Initialization data */
  1853. if (pieces.init_data_size) {
  1854. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1855. pieces.init_data_size);
  1856. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1857. pieces.init_data_size);
  1858. }
  1859. /* Bootstrap instructions */
  1860. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1861. pieces.boot_size);
  1862. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1863. /*
  1864. * figure out the offset of chain noise reset and gain commands
  1865. * base on the size of standard phy calibration commands table size
  1866. */
  1867. if (ucode_capa.standard_phy_calibration_size >
  1868. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1869. ucode_capa.standard_phy_calibration_size =
  1870. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1871. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1872. ucode_capa.standard_phy_calibration_size;
  1873. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1874. ucode_capa.standard_phy_calibration_size + 1;
  1875. /**************************************************
  1876. * This is still part of probe() in a sense...
  1877. *
  1878. * 9. Setup and register with mac80211 and debugfs
  1879. **************************************************/
  1880. err = iwl_mac_setup_register(priv, &ucode_capa);
  1881. if (err)
  1882. goto out_unbind;
  1883. err = iwl_dbgfs_register(priv, DRV_NAME);
  1884. if (err)
  1885. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1886. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1887. &iwl_attribute_group);
  1888. if (err) {
  1889. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1890. goto out_unbind;
  1891. }
  1892. /* We have our copies now, allow OS release its copies */
  1893. release_firmware(ucode_raw);
  1894. complete(&priv->_agn.firmware_loading_complete);
  1895. return;
  1896. try_again:
  1897. /* try next, if any */
  1898. if (iwl_request_firmware(priv, false))
  1899. goto out_unbind;
  1900. release_firmware(ucode_raw);
  1901. return;
  1902. err_pci_alloc:
  1903. IWL_ERR(priv, "failed to allocate pci memory\n");
  1904. iwl_dealloc_ucode_pci(priv);
  1905. out_unbind:
  1906. complete(&priv->_agn.firmware_loading_complete);
  1907. device_release_driver(&priv->pci_dev->dev);
  1908. release_firmware(ucode_raw);
  1909. }
  1910. static const char *desc_lookup_text[] = {
  1911. "OK",
  1912. "FAIL",
  1913. "BAD_PARAM",
  1914. "BAD_CHECKSUM",
  1915. "NMI_INTERRUPT_WDG",
  1916. "SYSASSERT",
  1917. "FATAL_ERROR",
  1918. "BAD_COMMAND",
  1919. "HW_ERROR_TUNE_LOCK",
  1920. "HW_ERROR_TEMPERATURE",
  1921. "ILLEGAL_CHAN_FREQ",
  1922. "VCC_NOT_STABLE",
  1923. "FH_ERROR",
  1924. "NMI_INTERRUPT_HOST",
  1925. "NMI_INTERRUPT_ACTION_PT",
  1926. "NMI_INTERRUPT_UNKNOWN",
  1927. "UCODE_VERSION_MISMATCH",
  1928. "HW_ERROR_ABS_LOCK",
  1929. "HW_ERROR_CAL_LOCK_FAIL",
  1930. "NMI_INTERRUPT_INST_ACTION_PT",
  1931. "NMI_INTERRUPT_DATA_ACTION_PT",
  1932. "NMI_TRM_HW_ER",
  1933. "NMI_INTERRUPT_TRM",
  1934. "NMI_INTERRUPT_BREAK_POINT"
  1935. "DEBUG_0",
  1936. "DEBUG_1",
  1937. "DEBUG_2",
  1938. "DEBUG_3",
  1939. };
  1940. static struct { char *name; u8 num; } advanced_lookup[] = {
  1941. { "NMI_INTERRUPT_WDG", 0x34 },
  1942. { "SYSASSERT", 0x35 },
  1943. { "UCODE_VERSION_MISMATCH", 0x37 },
  1944. { "BAD_COMMAND", 0x38 },
  1945. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1946. { "FATAL_ERROR", 0x3D },
  1947. { "NMI_TRM_HW_ERR", 0x46 },
  1948. { "NMI_INTERRUPT_TRM", 0x4C },
  1949. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1950. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1951. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1952. { "NMI_INTERRUPT_HOST", 0x66 },
  1953. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1954. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1955. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1956. { "ADVANCED_SYSASSERT", 0 },
  1957. };
  1958. static const char *desc_lookup(u32 num)
  1959. {
  1960. int i;
  1961. int max = ARRAY_SIZE(desc_lookup_text);
  1962. if (num < max)
  1963. return desc_lookup_text[num];
  1964. max = ARRAY_SIZE(advanced_lookup) - 1;
  1965. for (i = 0; i < max; i++) {
  1966. if (advanced_lookup[i].num == num)
  1967. break;;
  1968. }
  1969. return advanced_lookup[i].name;
  1970. }
  1971. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1972. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1973. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1974. {
  1975. u32 data2, line;
  1976. u32 desc, time, count, base, data1;
  1977. u32 blink1, blink2, ilink1, ilink2;
  1978. u32 pc, hcmd;
  1979. if (priv->ucode_type == UCODE_INIT) {
  1980. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1981. if (!base)
  1982. base = priv->_agn.init_errlog_ptr;
  1983. } else {
  1984. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1985. if (!base)
  1986. base = priv->_agn.inst_errlog_ptr;
  1987. }
  1988. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1989. IWL_ERR(priv,
  1990. "Not valid error log pointer 0x%08X for %s uCode\n",
  1991. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1992. return;
  1993. }
  1994. count = iwl_read_targ_mem(priv, base);
  1995. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1996. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1997. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1998. priv->status, count);
  1999. }
  2000. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  2001. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  2002. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  2003. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  2004. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  2005. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  2006. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  2007. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  2008. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  2009. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  2010. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  2011. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  2012. blink1, blink2, ilink1, ilink2);
  2013. IWL_ERR(priv, "Desc Time "
  2014. "data1 data2 line\n");
  2015. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2016. desc_lookup(desc), desc, time, data1, data2, line);
  2017. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2018. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2019. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2020. }
  2021. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2022. /**
  2023. * iwl_print_event_log - Dump error event log to syslog
  2024. *
  2025. */
  2026. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2027. u32 num_events, u32 mode,
  2028. int pos, char **buf, size_t bufsz)
  2029. {
  2030. u32 i;
  2031. u32 base; /* SRAM byte address of event log header */
  2032. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2033. u32 ptr; /* SRAM byte address of log data */
  2034. u32 ev, time, data; /* event log data */
  2035. unsigned long reg_flags;
  2036. if (num_events == 0)
  2037. return pos;
  2038. if (priv->ucode_type == UCODE_INIT) {
  2039. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2040. if (!base)
  2041. base = priv->_agn.init_evtlog_ptr;
  2042. } else {
  2043. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2044. if (!base)
  2045. base = priv->_agn.inst_evtlog_ptr;
  2046. }
  2047. if (mode == 0)
  2048. event_size = 2 * sizeof(u32);
  2049. else
  2050. event_size = 3 * sizeof(u32);
  2051. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2052. /* Make sure device is powered up for SRAM reads */
  2053. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2054. iwl_grab_nic_access(priv);
  2055. /* Set starting address; reads will auto-increment */
  2056. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2057. rmb();
  2058. /* "time" is actually "data" for mode 0 (no timestamp).
  2059. * place event id # at far right for easier visual parsing. */
  2060. for (i = 0; i < num_events; i++) {
  2061. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2062. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2063. if (mode == 0) {
  2064. /* data, ev */
  2065. if (bufsz) {
  2066. pos += scnprintf(*buf + pos, bufsz - pos,
  2067. "EVT_LOG:0x%08x:%04u\n",
  2068. time, ev);
  2069. } else {
  2070. trace_iwlwifi_dev_ucode_event(priv, 0,
  2071. time, ev);
  2072. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2073. time, ev);
  2074. }
  2075. } else {
  2076. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2077. if (bufsz) {
  2078. pos += scnprintf(*buf + pos, bufsz - pos,
  2079. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2080. time, data, ev);
  2081. } else {
  2082. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2083. time, data, ev);
  2084. trace_iwlwifi_dev_ucode_event(priv, time,
  2085. data, ev);
  2086. }
  2087. }
  2088. }
  2089. /* Allow device to power down */
  2090. iwl_release_nic_access(priv);
  2091. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2092. return pos;
  2093. }
  2094. /**
  2095. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2096. */
  2097. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2098. u32 num_wraps, u32 next_entry,
  2099. u32 size, u32 mode,
  2100. int pos, char **buf, size_t bufsz)
  2101. {
  2102. /*
  2103. * display the newest DEFAULT_LOG_ENTRIES entries
  2104. * i.e the entries just before the next ont that uCode would fill.
  2105. */
  2106. if (num_wraps) {
  2107. if (next_entry < size) {
  2108. pos = iwl_print_event_log(priv,
  2109. capacity - (size - next_entry),
  2110. size - next_entry, mode,
  2111. pos, buf, bufsz);
  2112. pos = iwl_print_event_log(priv, 0,
  2113. next_entry, mode,
  2114. pos, buf, bufsz);
  2115. } else
  2116. pos = iwl_print_event_log(priv, next_entry - size,
  2117. size, mode, pos, buf, bufsz);
  2118. } else {
  2119. if (next_entry < size) {
  2120. pos = iwl_print_event_log(priv, 0, next_entry,
  2121. mode, pos, buf, bufsz);
  2122. } else {
  2123. pos = iwl_print_event_log(priv, next_entry - size,
  2124. size, mode, pos, buf, bufsz);
  2125. }
  2126. }
  2127. return pos;
  2128. }
  2129. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2130. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2131. char **buf, bool display)
  2132. {
  2133. u32 base; /* SRAM byte address of event log header */
  2134. u32 capacity; /* event log capacity in # entries */
  2135. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2136. u32 num_wraps; /* # times uCode wrapped to top of log */
  2137. u32 next_entry; /* index of next entry to be written by uCode */
  2138. u32 size; /* # entries that we'll print */
  2139. u32 logsize;
  2140. int pos = 0;
  2141. size_t bufsz = 0;
  2142. if (priv->ucode_type == UCODE_INIT) {
  2143. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2144. logsize = priv->_agn.init_evtlog_size;
  2145. if (!base)
  2146. base = priv->_agn.init_evtlog_ptr;
  2147. } else {
  2148. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2149. logsize = priv->_agn.inst_evtlog_size;
  2150. if (!base)
  2151. base = priv->_agn.inst_evtlog_ptr;
  2152. }
  2153. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2154. IWL_ERR(priv,
  2155. "Invalid event log pointer 0x%08X for %s uCode\n",
  2156. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2157. return -EINVAL;
  2158. }
  2159. /* event log header */
  2160. capacity = iwl_read_targ_mem(priv, base);
  2161. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2162. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2163. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2164. if (capacity > logsize) {
  2165. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2166. capacity, logsize);
  2167. capacity = logsize;
  2168. }
  2169. if (next_entry > logsize) {
  2170. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2171. next_entry, logsize);
  2172. next_entry = logsize;
  2173. }
  2174. size = num_wraps ? capacity : next_entry;
  2175. /* bail out if nothing in log */
  2176. if (size == 0) {
  2177. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2178. return pos;
  2179. }
  2180. #ifdef CONFIG_IWLWIFI_DEBUG
  2181. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2182. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2183. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2184. #else
  2185. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2186. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2187. #endif
  2188. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2189. size);
  2190. #ifdef CONFIG_IWLWIFI_DEBUG
  2191. if (display) {
  2192. if (full_log)
  2193. bufsz = capacity * 48;
  2194. else
  2195. bufsz = size * 48;
  2196. *buf = kmalloc(bufsz, GFP_KERNEL);
  2197. if (!*buf)
  2198. return -ENOMEM;
  2199. }
  2200. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2201. /*
  2202. * if uCode has wrapped back to top of log,
  2203. * start at the oldest entry,
  2204. * i.e the next one that uCode would fill.
  2205. */
  2206. if (num_wraps)
  2207. pos = iwl_print_event_log(priv, next_entry,
  2208. capacity - next_entry, mode,
  2209. pos, buf, bufsz);
  2210. /* (then/else) start at top of log */
  2211. pos = iwl_print_event_log(priv, 0,
  2212. next_entry, mode, pos, buf, bufsz);
  2213. } else
  2214. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2215. next_entry, size, mode,
  2216. pos, buf, bufsz);
  2217. #else
  2218. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2219. next_entry, size, mode,
  2220. pos, buf, bufsz);
  2221. #endif
  2222. return pos;
  2223. }
  2224. /**
  2225. * iwl_alive_start - called after REPLY_ALIVE notification received
  2226. * from protocol/runtime uCode (initialization uCode's
  2227. * Alive gets handled by iwl_init_alive_start()).
  2228. */
  2229. static void iwl_alive_start(struct iwl_priv *priv)
  2230. {
  2231. int ret = 0;
  2232. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2233. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2234. /* We had an error bringing up the hardware, so take it
  2235. * all the way back down so we can try again */
  2236. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2237. goto restart;
  2238. }
  2239. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2240. * This is a paranoid check, because we would not have gotten the
  2241. * "runtime" alive if code weren't properly loaded. */
  2242. if (iwl_verify_ucode(priv)) {
  2243. /* Runtime instruction load was bad;
  2244. * take it all the way back down so we can try again */
  2245. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2246. goto restart;
  2247. }
  2248. ret = priv->cfg->ops->lib->alive_notify(priv);
  2249. if (ret) {
  2250. IWL_WARN(priv,
  2251. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2252. goto restart;
  2253. }
  2254. /* After the ALIVE response, we can send host commands to the uCode */
  2255. set_bit(STATUS_ALIVE, &priv->status);
  2256. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2257. /* Enable timer to monitor the driver queues */
  2258. mod_timer(&priv->monitor_recover,
  2259. jiffies +
  2260. msecs_to_jiffies(priv->cfg->monitor_recover_period));
  2261. }
  2262. if (iwl_is_rfkill(priv))
  2263. return;
  2264. ieee80211_wake_queues(priv->hw);
  2265. priv->active_rate = IWL_RATES_MASK;
  2266. /* Configure Tx antenna selection based on H/W config */
  2267. if (priv->cfg->ops->hcmd->set_tx_ant)
  2268. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2269. if (iwl_is_associated(priv)) {
  2270. struct iwl_rxon_cmd *active_rxon =
  2271. (struct iwl_rxon_cmd *)&priv->active_rxon;
  2272. /* apply any changes in staging */
  2273. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2274. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2275. } else {
  2276. /* Initialize our rx_config data */
  2277. iwl_connection_init_rx_config(priv, NULL);
  2278. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2279. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2280. }
  2281. /* Configure Bluetooth device coexistence support */
  2282. priv->cfg->ops->hcmd->send_bt_config(priv);
  2283. iwl_reset_run_time_calib(priv);
  2284. /* Configure the adapter for unassociated operation */
  2285. iwlcore_commit_rxon(priv);
  2286. /* At this point, the NIC is initialized and operational */
  2287. iwl_rf_kill_ct_config(priv);
  2288. iwl_leds_init(priv);
  2289. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2290. set_bit(STATUS_READY, &priv->status);
  2291. wake_up_interruptible(&priv->wait_command_queue);
  2292. iwl_power_update_mode(priv, true);
  2293. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2294. return;
  2295. restart:
  2296. queue_work(priv->workqueue, &priv->restart);
  2297. }
  2298. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2299. static void __iwl_down(struct iwl_priv *priv)
  2300. {
  2301. unsigned long flags;
  2302. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2303. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2304. if (!exit_pending)
  2305. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2306. iwl_clear_ucode_stations(priv);
  2307. iwl_dealloc_bcast_station(priv);
  2308. iwl_clear_driver_stations(priv);
  2309. /* Unblock any waiting calls */
  2310. wake_up_interruptible_all(&priv->wait_command_queue);
  2311. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2312. * exiting the module */
  2313. if (!exit_pending)
  2314. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2315. /* stop and reset the on-board processor */
  2316. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2317. /* tell the device to stop sending interrupts */
  2318. spin_lock_irqsave(&priv->lock, flags);
  2319. iwl_disable_interrupts(priv);
  2320. spin_unlock_irqrestore(&priv->lock, flags);
  2321. iwl_synchronize_irq(priv);
  2322. if (priv->mac80211_registered)
  2323. ieee80211_stop_queues(priv->hw);
  2324. /* If we have not previously called iwl_init() then
  2325. * clear all bits but the RF Kill bit and return */
  2326. if (!iwl_is_init(priv)) {
  2327. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2328. STATUS_RF_KILL_HW |
  2329. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2330. STATUS_GEO_CONFIGURED |
  2331. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2332. STATUS_EXIT_PENDING;
  2333. goto exit;
  2334. }
  2335. /* ...otherwise clear out all the status bits but the RF Kill
  2336. * bit and continue taking the NIC down. */
  2337. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2338. STATUS_RF_KILL_HW |
  2339. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2340. STATUS_GEO_CONFIGURED |
  2341. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2342. STATUS_FW_ERROR |
  2343. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2344. STATUS_EXIT_PENDING;
  2345. /* device going down, Stop using ICT table */
  2346. iwl_disable_ict(priv);
  2347. iwlagn_txq_ctx_stop(priv);
  2348. iwlagn_rxq_stop(priv);
  2349. /* Power-down device's busmaster DMA clocks */
  2350. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2351. udelay(5);
  2352. /* Make sure (redundant) we've released our request to stay awake */
  2353. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2354. /* Stop the device, and put it in low power state */
  2355. priv->cfg->ops->lib->apm_ops.stop(priv);
  2356. exit:
  2357. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2358. if (priv->ibss_beacon)
  2359. dev_kfree_skb(priv->ibss_beacon);
  2360. priv->ibss_beacon = NULL;
  2361. /* clear out any free frames */
  2362. iwl_clear_free_frames(priv);
  2363. }
  2364. static void iwl_down(struct iwl_priv *priv)
  2365. {
  2366. mutex_lock(&priv->mutex);
  2367. __iwl_down(priv);
  2368. mutex_unlock(&priv->mutex);
  2369. iwl_cancel_deferred_work(priv);
  2370. }
  2371. #define HW_READY_TIMEOUT (50)
  2372. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2373. {
  2374. int ret = 0;
  2375. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2376. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2377. /* See if we got it */
  2378. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2379. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2380. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2381. HW_READY_TIMEOUT);
  2382. if (ret != -ETIMEDOUT)
  2383. priv->hw_ready = true;
  2384. else
  2385. priv->hw_ready = false;
  2386. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2387. (priv->hw_ready == 1) ? "ready" : "not ready");
  2388. return ret;
  2389. }
  2390. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2391. {
  2392. int ret = 0;
  2393. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2394. ret = iwl_set_hw_ready(priv);
  2395. if (priv->hw_ready)
  2396. return ret;
  2397. /* If HW is not ready, prepare the conditions to check again */
  2398. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2399. CSR_HW_IF_CONFIG_REG_PREPARE);
  2400. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2401. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2402. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2403. /* HW should be ready by now, check again. */
  2404. if (ret != -ETIMEDOUT)
  2405. iwl_set_hw_ready(priv);
  2406. return ret;
  2407. }
  2408. #define MAX_HW_RESTARTS 5
  2409. static int __iwl_up(struct iwl_priv *priv)
  2410. {
  2411. int i;
  2412. int ret;
  2413. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2414. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2415. return -EIO;
  2416. }
  2417. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2418. IWL_ERR(priv, "ucode not available for device bringup\n");
  2419. return -EIO;
  2420. }
  2421. ret = iwl_alloc_bcast_station(priv, true);
  2422. if (ret)
  2423. return ret;
  2424. iwl_prepare_card_hw(priv);
  2425. if (!priv->hw_ready) {
  2426. IWL_WARN(priv, "Exit HW not ready\n");
  2427. return -EIO;
  2428. }
  2429. /* If platform's RF_KILL switch is NOT set to KILL */
  2430. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2431. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2432. else
  2433. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2434. if (iwl_is_rfkill(priv)) {
  2435. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2436. iwl_enable_interrupts(priv);
  2437. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2438. return 0;
  2439. }
  2440. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2441. ret = iwlagn_hw_nic_init(priv);
  2442. if (ret) {
  2443. IWL_ERR(priv, "Unable to init nic\n");
  2444. return ret;
  2445. }
  2446. /* make sure rfkill handshake bits are cleared */
  2447. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2448. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2449. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2450. /* clear (again), then enable host interrupts */
  2451. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2452. iwl_enable_interrupts(priv);
  2453. /* really make sure rfkill handshake bits are cleared */
  2454. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2455. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2456. /* Copy original ucode data image from disk into backup cache.
  2457. * This will be used to initialize the on-board processor's
  2458. * data SRAM for a clean start when the runtime program first loads. */
  2459. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2460. priv->ucode_data.len);
  2461. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2462. /* load bootstrap state machine,
  2463. * load bootstrap program into processor's memory,
  2464. * prepare to load the "initialize" uCode */
  2465. ret = priv->cfg->ops->lib->load_ucode(priv);
  2466. if (ret) {
  2467. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2468. ret);
  2469. continue;
  2470. }
  2471. /* start card; "initialize" will load runtime ucode */
  2472. iwl_nic_start(priv);
  2473. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2474. return 0;
  2475. }
  2476. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2477. __iwl_down(priv);
  2478. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2479. /* tried to restart and config the device for as long as our
  2480. * patience could withstand */
  2481. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2482. return -EIO;
  2483. }
  2484. /*****************************************************************************
  2485. *
  2486. * Workqueue callbacks
  2487. *
  2488. *****************************************************************************/
  2489. static void iwl_bg_init_alive_start(struct work_struct *data)
  2490. {
  2491. struct iwl_priv *priv =
  2492. container_of(data, struct iwl_priv, init_alive_start.work);
  2493. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2494. return;
  2495. mutex_lock(&priv->mutex);
  2496. priv->cfg->ops->lib->init_alive_start(priv);
  2497. mutex_unlock(&priv->mutex);
  2498. }
  2499. static void iwl_bg_alive_start(struct work_struct *data)
  2500. {
  2501. struct iwl_priv *priv =
  2502. container_of(data, struct iwl_priv, alive_start.work);
  2503. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2504. return;
  2505. /* enable dram interrupt */
  2506. iwl_reset_ict(priv);
  2507. mutex_lock(&priv->mutex);
  2508. iwl_alive_start(priv);
  2509. mutex_unlock(&priv->mutex);
  2510. }
  2511. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2512. {
  2513. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2514. run_time_calib_work);
  2515. mutex_lock(&priv->mutex);
  2516. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2517. test_bit(STATUS_SCANNING, &priv->status)) {
  2518. mutex_unlock(&priv->mutex);
  2519. return;
  2520. }
  2521. if (priv->start_calib) {
  2522. if (priv->cfg->bt_statistics) {
  2523. iwl_chain_noise_calibration(priv,
  2524. (void *)&priv->_agn.statistics_bt);
  2525. iwl_sensitivity_calibration(priv,
  2526. (void *)&priv->_agn.statistics_bt);
  2527. } else {
  2528. iwl_chain_noise_calibration(priv,
  2529. (void *)&priv->_agn.statistics);
  2530. iwl_sensitivity_calibration(priv,
  2531. (void *)&priv->_agn.statistics);
  2532. }
  2533. }
  2534. mutex_unlock(&priv->mutex);
  2535. }
  2536. static void iwl_bg_restart(struct work_struct *data)
  2537. {
  2538. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2539. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2540. return;
  2541. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2542. mutex_lock(&priv->mutex);
  2543. priv->vif = NULL;
  2544. priv->is_open = 0;
  2545. mutex_unlock(&priv->mutex);
  2546. iwl_down(priv);
  2547. ieee80211_restart_hw(priv->hw);
  2548. } else {
  2549. iwl_down(priv);
  2550. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2551. return;
  2552. mutex_lock(&priv->mutex);
  2553. __iwl_up(priv);
  2554. mutex_unlock(&priv->mutex);
  2555. }
  2556. }
  2557. static void iwl_bg_rx_replenish(struct work_struct *data)
  2558. {
  2559. struct iwl_priv *priv =
  2560. container_of(data, struct iwl_priv, rx_replenish);
  2561. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2562. return;
  2563. mutex_lock(&priv->mutex);
  2564. iwlagn_rx_replenish(priv);
  2565. mutex_unlock(&priv->mutex);
  2566. }
  2567. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2568. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2569. {
  2570. struct ieee80211_conf *conf = NULL;
  2571. int ret = 0;
  2572. if (!vif || !priv->is_open)
  2573. return;
  2574. if (vif->type == NL80211_IFTYPE_AP) {
  2575. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2576. return;
  2577. }
  2578. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2579. return;
  2580. iwl_scan_cancel_timeout(priv, 200);
  2581. conf = ieee80211_get_hw_conf(priv->hw);
  2582. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2583. iwlcore_commit_rxon(priv);
  2584. iwl_setup_rxon_timing(priv, vif);
  2585. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2586. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2587. if (ret)
  2588. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2589. "Attempting to continue.\n");
  2590. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2591. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2592. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2593. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2594. priv->staging_rxon.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2595. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2596. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2597. if (vif->bss_conf.use_short_preamble)
  2598. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2599. else
  2600. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2601. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2602. if (vif->bss_conf.use_short_slot)
  2603. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2604. else
  2605. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2606. }
  2607. iwlcore_commit_rxon(priv);
  2608. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2609. vif->bss_conf.aid, priv->active_rxon.bssid_addr);
  2610. switch (vif->type) {
  2611. case NL80211_IFTYPE_STATION:
  2612. break;
  2613. case NL80211_IFTYPE_ADHOC:
  2614. iwl_send_beacon_cmd(priv);
  2615. break;
  2616. default:
  2617. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2618. __func__, vif->type);
  2619. break;
  2620. }
  2621. /* the chain noise calibration will enabled PM upon completion
  2622. * If chain noise has already been run, then we need to enable
  2623. * power management here */
  2624. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2625. iwl_power_update_mode(priv, false);
  2626. /* Enable Rx differential gain and sensitivity calibrations */
  2627. iwl_chain_noise_reset(priv);
  2628. priv->start_calib = 1;
  2629. }
  2630. /*****************************************************************************
  2631. *
  2632. * mac80211 entry point functions
  2633. *
  2634. *****************************************************************************/
  2635. #define UCODE_READY_TIMEOUT (4 * HZ)
  2636. /*
  2637. * Not a mac80211 entry point function, but it fits in with all the
  2638. * other mac80211 functions grouped here.
  2639. */
  2640. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2641. struct iwlagn_ucode_capabilities *capa)
  2642. {
  2643. int ret;
  2644. struct ieee80211_hw *hw = priv->hw;
  2645. hw->rate_control_algorithm = "iwl-agn-rs";
  2646. /* Tell mac80211 our characteristics */
  2647. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2648. IEEE80211_HW_AMPDU_AGGREGATION |
  2649. IEEE80211_HW_SPECTRUM_MGMT;
  2650. if (!priv->cfg->broken_powersave)
  2651. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2652. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2653. if (priv->cfg->sku & IWL_SKU_N)
  2654. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2655. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2656. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2657. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2658. hw->wiphy->interface_modes =
  2659. BIT(NL80211_IFTYPE_STATION) |
  2660. BIT(NL80211_IFTYPE_ADHOC);
  2661. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2662. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2663. /*
  2664. * For now, disable PS by default because it affects
  2665. * RX performance significantly.
  2666. */
  2667. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2668. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2669. /* we create the 802.11 header and a zero-length SSID element */
  2670. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2671. /* Default value; 4 EDCA QOS priorities */
  2672. hw->queues = 4;
  2673. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2674. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2675. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2676. &priv->bands[IEEE80211_BAND_2GHZ];
  2677. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2678. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2679. &priv->bands[IEEE80211_BAND_5GHZ];
  2680. ret = ieee80211_register_hw(priv->hw);
  2681. if (ret) {
  2682. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2683. return ret;
  2684. }
  2685. priv->mac80211_registered = 1;
  2686. return 0;
  2687. }
  2688. static int iwl_mac_start(struct ieee80211_hw *hw)
  2689. {
  2690. struct iwl_priv *priv = hw->priv;
  2691. int ret;
  2692. IWL_DEBUG_MAC80211(priv, "enter\n");
  2693. /* we should be verifying the device is ready to be opened */
  2694. mutex_lock(&priv->mutex);
  2695. ret = __iwl_up(priv);
  2696. mutex_unlock(&priv->mutex);
  2697. if (ret)
  2698. return ret;
  2699. if (iwl_is_rfkill(priv))
  2700. goto out;
  2701. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2702. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2703. * mac80211 will not be run successfully. */
  2704. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2705. test_bit(STATUS_READY, &priv->status),
  2706. UCODE_READY_TIMEOUT);
  2707. if (!ret) {
  2708. if (!test_bit(STATUS_READY, &priv->status)) {
  2709. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2710. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2711. return -ETIMEDOUT;
  2712. }
  2713. }
  2714. iwl_led_start(priv);
  2715. out:
  2716. priv->is_open = 1;
  2717. IWL_DEBUG_MAC80211(priv, "leave\n");
  2718. return 0;
  2719. }
  2720. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2721. {
  2722. struct iwl_priv *priv = hw->priv;
  2723. IWL_DEBUG_MAC80211(priv, "enter\n");
  2724. if (!priv->is_open)
  2725. return;
  2726. priv->is_open = 0;
  2727. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  2728. /* stop mac, cancel any scan request and clear
  2729. * RXON_FILTER_ASSOC_MSK BIT
  2730. */
  2731. mutex_lock(&priv->mutex);
  2732. iwl_scan_cancel_timeout(priv, 100);
  2733. mutex_unlock(&priv->mutex);
  2734. }
  2735. iwl_down(priv);
  2736. flush_workqueue(priv->workqueue);
  2737. /* enable interrupts again in order to receive rfkill changes */
  2738. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2739. iwl_enable_interrupts(priv);
  2740. IWL_DEBUG_MAC80211(priv, "leave\n");
  2741. }
  2742. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2743. {
  2744. struct iwl_priv *priv = hw->priv;
  2745. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2746. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2747. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2748. if (iwlagn_tx_skb(priv, skb))
  2749. dev_kfree_skb_any(skb);
  2750. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2751. return NETDEV_TX_OK;
  2752. }
  2753. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2754. {
  2755. int ret = 0;
  2756. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2757. return;
  2758. /* The following should be done only at AP bring up */
  2759. if (!iwl_is_associated(priv)) {
  2760. /* RXON - unassoc (to set timing command) */
  2761. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2762. iwlcore_commit_rxon(priv);
  2763. /* RXON Timing */
  2764. iwl_setup_rxon_timing(priv, vif);
  2765. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2766. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2767. if (ret)
  2768. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2769. "Attempting to continue.\n");
  2770. /* AP has all antennas */
  2771. priv->chain_noise_data.active_chains =
  2772. priv->hw_params.valid_rx_ant;
  2773. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2774. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2775. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2776. priv->staging_rxon.assoc_id = 0;
  2777. if (vif->bss_conf.use_short_preamble)
  2778. priv->staging_rxon.flags |=
  2779. RXON_FLG_SHORT_PREAMBLE_MSK;
  2780. else
  2781. priv->staging_rxon.flags &=
  2782. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2783. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2784. if (vif->bss_conf.use_short_slot)
  2785. priv->staging_rxon.flags |=
  2786. RXON_FLG_SHORT_SLOT_MSK;
  2787. else
  2788. priv->staging_rxon.flags &=
  2789. ~RXON_FLG_SHORT_SLOT_MSK;
  2790. }
  2791. /* restore RXON assoc */
  2792. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2793. iwlcore_commit_rxon(priv);
  2794. }
  2795. iwl_send_beacon_cmd(priv);
  2796. /* FIXME - we need to add code here to detect a totally new
  2797. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2798. * clear sta table, add BCAST sta... */
  2799. }
  2800. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2801. struct ieee80211_vif *vif,
  2802. struct ieee80211_key_conf *keyconf,
  2803. struct ieee80211_sta *sta,
  2804. u32 iv32, u16 *phase1key)
  2805. {
  2806. struct iwl_priv *priv = hw->priv;
  2807. IWL_DEBUG_MAC80211(priv, "enter\n");
  2808. iwl_update_tkip_key(priv, keyconf, sta,
  2809. iv32, phase1key);
  2810. IWL_DEBUG_MAC80211(priv, "leave\n");
  2811. }
  2812. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2813. struct ieee80211_vif *vif,
  2814. struct ieee80211_sta *sta,
  2815. struct ieee80211_key_conf *key)
  2816. {
  2817. struct iwl_priv *priv = hw->priv;
  2818. int ret;
  2819. u8 sta_id;
  2820. bool is_default_wep_key = false;
  2821. IWL_DEBUG_MAC80211(priv, "enter\n");
  2822. if (priv->cfg->mod_params->sw_crypto) {
  2823. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2824. return -EOPNOTSUPP;
  2825. }
  2826. sta_id = iwl_sta_id_or_broadcast(priv, sta);
  2827. if (sta_id == IWL_INVALID_STATION)
  2828. return -EINVAL;
  2829. mutex_lock(&priv->mutex);
  2830. iwl_scan_cancel_timeout(priv, 100);
  2831. /*
  2832. * If we are getting WEP group key and we didn't receive any key mapping
  2833. * so far, we are in legacy wep mode (group key only), otherwise we are
  2834. * in 1X mode.
  2835. * In legacy wep mode, we use another host command to the uCode.
  2836. */
  2837. if (key->alg == ALG_WEP && !sta && vif->type != NL80211_IFTYPE_AP) {
  2838. if (cmd == SET_KEY)
  2839. is_default_wep_key = !priv->key_mapping_key;
  2840. else
  2841. is_default_wep_key =
  2842. (key->hw_key_idx == HW_KEY_DEFAULT);
  2843. }
  2844. switch (cmd) {
  2845. case SET_KEY:
  2846. if (is_default_wep_key)
  2847. ret = iwl_set_default_wep_key(priv, key);
  2848. else
  2849. ret = iwl_set_dynamic_key(priv, key, sta_id);
  2850. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2851. break;
  2852. case DISABLE_KEY:
  2853. if (is_default_wep_key)
  2854. ret = iwl_remove_default_wep_key(priv, key);
  2855. else
  2856. ret = iwl_remove_dynamic_key(priv, key, sta_id);
  2857. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2858. break;
  2859. default:
  2860. ret = -EINVAL;
  2861. }
  2862. mutex_unlock(&priv->mutex);
  2863. IWL_DEBUG_MAC80211(priv, "leave\n");
  2864. return ret;
  2865. }
  2866. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  2867. struct ieee80211_vif *vif,
  2868. enum ieee80211_ampdu_mlme_action action,
  2869. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2870. {
  2871. struct iwl_priv *priv = hw->priv;
  2872. int ret = -EINVAL;
  2873. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2874. sta->addr, tid);
  2875. if (!(priv->cfg->sku & IWL_SKU_N))
  2876. return -EACCES;
  2877. mutex_lock(&priv->mutex);
  2878. switch (action) {
  2879. case IEEE80211_AMPDU_RX_START:
  2880. IWL_DEBUG_HT(priv, "start Rx\n");
  2881. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2882. break;
  2883. case IEEE80211_AMPDU_RX_STOP:
  2884. IWL_DEBUG_HT(priv, "stop Rx\n");
  2885. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2886. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2887. ret = 0;
  2888. break;
  2889. case IEEE80211_AMPDU_TX_START:
  2890. IWL_DEBUG_HT(priv, "start Tx\n");
  2891. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2892. if (ret == 0) {
  2893. priv->_agn.agg_tids_count++;
  2894. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2895. priv->_agn.agg_tids_count);
  2896. }
  2897. break;
  2898. case IEEE80211_AMPDU_TX_STOP:
  2899. IWL_DEBUG_HT(priv, "stop Tx\n");
  2900. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2901. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2902. priv->_agn.agg_tids_count--;
  2903. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2904. priv->_agn.agg_tids_count);
  2905. }
  2906. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2907. ret = 0;
  2908. if (priv->cfg->use_rts_for_aggregation) {
  2909. struct iwl_station_priv *sta_priv =
  2910. (void *) sta->drv_priv;
  2911. /*
  2912. * switch off RTS/CTS if it was previously enabled
  2913. */
  2914. sta_priv->lq_sta.lq.general_params.flags &=
  2915. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2916. iwl_send_lq_cmd(priv, &sta_priv->lq_sta.lq,
  2917. CMD_ASYNC, false);
  2918. }
  2919. break;
  2920. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2921. if (priv->cfg->use_rts_for_aggregation) {
  2922. struct iwl_station_priv *sta_priv =
  2923. (void *) sta->drv_priv;
  2924. /*
  2925. * switch to RTS/CTS if it is the prefer protection
  2926. * method for HT traffic
  2927. */
  2928. sta_priv->lq_sta.lq.general_params.flags |=
  2929. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2930. iwl_send_lq_cmd(priv, &sta_priv->lq_sta.lq,
  2931. CMD_ASYNC, false);
  2932. }
  2933. ret = 0;
  2934. break;
  2935. }
  2936. mutex_unlock(&priv->mutex);
  2937. return ret;
  2938. }
  2939. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  2940. struct ieee80211_vif *vif,
  2941. enum sta_notify_cmd cmd,
  2942. struct ieee80211_sta *sta)
  2943. {
  2944. struct iwl_priv *priv = hw->priv;
  2945. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2946. int sta_id;
  2947. switch (cmd) {
  2948. case STA_NOTIFY_SLEEP:
  2949. WARN_ON(!sta_priv->client);
  2950. sta_priv->asleep = true;
  2951. if (atomic_read(&sta_priv->pending_frames) > 0)
  2952. ieee80211_sta_block_awake(hw, sta, true);
  2953. break;
  2954. case STA_NOTIFY_AWAKE:
  2955. WARN_ON(!sta_priv->client);
  2956. if (!sta_priv->asleep)
  2957. break;
  2958. sta_priv->asleep = false;
  2959. sta_id = iwl_sta_id(sta);
  2960. if (sta_id != IWL_INVALID_STATION)
  2961. iwl_sta_modify_ps_wake(priv, sta_id);
  2962. break;
  2963. default:
  2964. break;
  2965. }
  2966. }
  2967. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2968. struct ieee80211_vif *vif,
  2969. struct ieee80211_sta *sta)
  2970. {
  2971. struct iwl_priv *priv = hw->priv;
  2972. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2973. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2974. int ret;
  2975. u8 sta_id;
  2976. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2977. sta->addr);
  2978. mutex_lock(&priv->mutex);
  2979. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2980. sta->addr);
  2981. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2982. atomic_set(&sta_priv->pending_frames, 0);
  2983. if (vif->type == NL80211_IFTYPE_AP)
  2984. sta_priv->client = true;
  2985. ret = iwl_add_station_common(priv, sta->addr, is_ap, &sta->ht_cap,
  2986. &sta_id);
  2987. if (ret) {
  2988. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2989. sta->addr, ret);
  2990. /* Should we return success if return code is EEXIST ? */
  2991. mutex_unlock(&priv->mutex);
  2992. return ret;
  2993. }
  2994. sta_priv->common.sta_id = sta_id;
  2995. /* Initialize rate scaling */
  2996. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2997. sta->addr);
  2998. iwl_rs_rate_init(priv, sta, sta_id);
  2999. mutex_unlock(&priv->mutex);
  3000. return 0;
  3001. }
  3002. static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
  3003. struct ieee80211_channel_switch *ch_switch)
  3004. {
  3005. struct iwl_priv *priv = hw->priv;
  3006. const struct iwl_channel_info *ch_info;
  3007. struct ieee80211_conf *conf = &hw->conf;
  3008. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3009. u16 ch;
  3010. unsigned long flags = 0;
  3011. IWL_DEBUG_MAC80211(priv, "enter\n");
  3012. if (iwl_is_rfkill(priv))
  3013. goto out_exit;
  3014. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3015. test_bit(STATUS_SCANNING, &priv->status))
  3016. goto out_exit;
  3017. if (!iwl_is_associated(priv))
  3018. goto out_exit;
  3019. /* channel switch in progress */
  3020. if (priv->switch_rxon.switch_in_progress == true)
  3021. goto out_exit;
  3022. mutex_lock(&priv->mutex);
  3023. if (priv->cfg->ops->lib->set_channel_switch) {
  3024. ch = ieee80211_frequency_to_channel(
  3025. ch_switch->channel->center_freq);
  3026. if (le16_to_cpu(priv->active_rxon.channel) != ch) {
  3027. ch_info = iwl_get_channel_info(priv,
  3028. conf->channel->band,
  3029. ch);
  3030. if (!is_channel_valid(ch_info)) {
  3031. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3032. goto out;
  3033. }
  3034. spin_lock_irqsave(&priv->lock, flags);
  3035. priv->current_ht_config.smps = conf->smps_mode;
  3036. /* Configure HT40 channels */
  3037. ht_conf->is_ht = conf_is_ht(conf);
  3038. if (ht_conf->is_ht) {
  3039. if (conf_is_ht40_minus(conf)) {
  3040. ht_conf->extension_chan_offset =
  3041. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3042. ht_conf->is_40mhz = true;
  3043. } else if (conf_is_ht40_plus(conf)) {
  3044. ht_conf->extension_chan_offset =
  3045. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3046. ht_conf->is_40mhz = true;
  3047. } else {
  3048. ht_conf->extension_chan_offset =
  3049. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3050. ht_conf->is_40mhz = false;
  3051. }
  3052. } else
  3053. ht_conf->is_40mhz = false;
  3054. /* if we are switching from ht to 2.4 clear flags
  3055. * from any ht related info since 2.4 does not
  3056. * support ht */
  3057. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  3058. priv->staging_rxon.flags = 0;
  3059. iwl_set_rxon_channel(priv, conf->channel);
  3060. iwl_set_rxon_ht(priv, ht_conf);
  3061. iwl_set_flags_for_band(priv, conf->channel->band,
  3062. priv->vif);
  3063. spin_unlock_irqrestore(&priv->lock, flags);
  3064. iwl_set_rate(priv);
  3065. /*
  3066. * at this point, staging_rxon has the
  3067. * configuration for channel switch
  3068. */
  3069. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3070. ch_switch))
  3071. priv->switch_rxon.switch_in_progress = false;
  3072. }
  3073. }
  3074. out:
  3075. mutex_unlock(&priv->mutex);
  3076. out_exit:
  3077. if (!priv->switch_rxon.switch_in_progress)
  3078. ieee80211_chswitch_done(priv->vif, false);
  3079. IWL_DEBUG_MAC80211(priv, "leave\n");
  3080. }
  3081. static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
  3082. {
  3083. struct iwl_priv *priv = hw->priv;
  3084. mutex_lock(&priv->mutex);
  3085. IWL_DEBUG_MAC80211(priv, "enter\n");
  3086. /* do not support "flush" */
  3087. if (!priv->cfg->ops->lib->txfifo_flush)
  3088. goto done;
  3089. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3090. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3091. goto done;
  3092. }
  3093. if (iwl_is_rfkill(priv)) {
  3094. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3095. goto done;
  3096. }
  3097. /*
  3098. * mac80211 will not push any more frames for transmit
  3099. * until the flush is completed
  3100. */
  3101. if (drop) {
  3102. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3103. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3104. IWL_ERR(priv, "flush request fail\n");
  3105. goto done;
  3106. }
  3107. }
  3108. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3109. iwlagn_wait_tx_queue_empty(priv);
  3110. done:
  3111. mutex_unlock(&priv->mutex);
  3112. IWL_DEBUG_MAC80211(priv, "leave\n");
  3113. }
  3114. /*****************************************************************************
  3115. *
  3116. * driver setup and teardown
  3117. *
  3118. *****************************************************************************/
  3119. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3120. {
  3121. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3122. init_waitqueue_head(&priv->wait_command_queue);
  3123. INIT_WORK(&priv->restart, iwl_bg_restart);
  3124. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3125. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3126. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3127. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3128. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3129. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3130. iwl_setup_scan_deferred_work(priv);
  3131. if (priv->cfg->ops->lib->setup_deferred_work)
  3132. priv->cfg->ops->lib->setup_deferred_work(priv);
  3133. init_timer(&priv->statistics_periodic);
  3134. priv->statistics_periodic.data = (unsigned long)priv;
  3135. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3136. init_timer(&priv->ucode_trace);
  3137. priv->ucode_trace.data = (unsigned long)priv;
  3138. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3139. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3140. init_timer(&priv->monitor_recover);
  3141. priv->monitor_recover.data = (unsigned long)priv;
  3142. priv->monitor_recover.function =
  3143. priv->cfg->ops->lib->recover_from_tx_stall;
  3144. }
  3145. if (!priv->cfg->use_isr_legacy)
  3146. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3147. iwl_irq_tasklet, (unsigned long)priv);
  3148. else
  3149. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3150. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3151. }
  3152. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3153. {
  3154. if (priv->cfg->ops->lib->cancel_deferred_work)
  3155. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3156. cancel_delayed_work_sync(&priv->init_alive_start);
  3157. cancel_delayed_work(&priv->scan_check);
  3158. cancel_work_sync(&priv->start_internal_scan);
  3159. cancel_delayed_work(&priv->alive_start);
  3160. cancel_work_sync(&priv->run_time_calib_work);
  3161. cancel_work_sync(&priv->beacon_update);
  3162. del_timer_sync(&priv->statistics_periodic);
  3163. del_timer_sync(&priv->ucode_trace);
  3164. if (priv->cfg->ops->lib->recover_from_tx_stall)
  3165. del_timer_sync(&priv->monitor_recover);
  3166. }
  3167. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3168. struct ieee80211_rate *rates)
  3169. {
  3170. int i;
  3171. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3172. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3173. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3174. rates[i].hw_value_short = i;
  3175. rates[i].flags = 0;
  3176. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3177. /*
  3178. * If CCK != 1M then set short preamble rate flag.
  3179. */
  3180. rates[i].flags |=
  3181. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3182. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3183. }
  3184. }
  3185. }
  3186. static int iwl_init_drv(struct iwl_priv *priv)
  3187. {
  3188. int ret;
  3189. priv->ibss_beacon = NULL;
  3190. spin_lock_init(&priv->sta_lock);
  3191. spin_lock_init(&priv->hcmd_lock);
  3192. INIT_LIST_HEAD(&priv->free_frames);
  3193. mutex_init(&priv->mutex);
  3194. mutex_init(&priv->sync_cmd_mutex);
  3195. priv->ieee_channels = NULL;
  3196. priv->ieee_rates = NULL;
  3197. priv->band = IEEE80211_BAND_2GHZ;
  3198. priv->iw_mode = NL80211_IFTYPE_STATION;
  3199. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3200. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3201. priv->_agn.agg_tids_count = 0;
  3202. /* initialize force reset */
  3203. priv->force_reset[IWL_RF_RESET].reset_duration =
  3204. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3205. priv->force_reset[IWL_FW_RESET].reset_duration =
  3206. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3207. /* Choose which receivers/antennas to use */
  3208. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3209. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  3210. iwl_init_scan_params(priv);
  3211. /* Set the tx_power_user_lmt to the lowest power level
  3212. * this value will get overwritten by channel max power avg
  3213. * from eeprom */
  3214. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3215. ret = iwl_init_channel_map(priv);
  3216. if (ret) {
  3217. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3218. goto err;
  3219. }
  3220. ret = iwlcore_init_geos(priv);
  3221. if (ret) {
  3222. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3223. goto err_free_channel_map;
  3224. }
  3225. iwl_init_hw_rates(priv, priv->ieee_rates);
  3226. return 0;
  3227. err_free_channel_map:
  3228. iwl_free_channel_map(priv);
  3229. err:
  3230. return ret;
  3231. }
  3232. static void iwl_uninit_drv(struct iwl_priv *priv)
  3233. {
  3234. iwl_calib_free_results(priv);
  3235. iwlcore_free_geos(priv);
  3236. iwl_free_channel_map(priv);
  3237. kfree(priv->scan_cmd);
  3238. }
  3239. static struct ieee80211_ops iwl_hw_ops = {
  3240. .tx = iwl_mac_tx,
  3241. .start = iwl_mac_start,
  3242. .stop = iwl_mac_stop,
  3243. .add_interface = iwl_mac_add_interface,
  3244. .remove_interface = iwl_mac_remove_interface,
  3245. .config = iwl_mac_config,
  3246. .configure_filter = iwl_configure_filter,
  3247. .set_key = iwl_mac_set_key,
  3248. .update_tkip_key = iwl_mac_update_tkip_key,
  3249. .conf_tx = iwl_mac_conf_tx,
  3250. .reset_tsf = iwl_mac_reset_tsf,
  3251. .bss_info_changed = iwl_bss_info_changed,
  3252. .ampdu_action = iwl_mac_ampdu_action,
  3253. .hw_scan = iwl_mac_hw_scan,
  3254. .sta_notify = iwl_mac_sta_notify,
  3255. .sta_add = iwlagn_mac_sta_add,
  3256. .sta_remove = iwl_mac_sta_remove,
  3257. .channel_switch = iwl_mac_channel_switch,
  3258. .flush = iwl_mac_flush,
  3259. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3260. };
  3261. static void iwl_hw_detect(struct iwl_priv *priv)
  3262. {
  3263. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3264. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3265. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3266. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3267. }
  3268. static int iwl_set_hw_params(struct iwl_priv *priv)
  3269. {
  3270. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3271. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3272. if (priv->cfg->mod_params->amsdu_size_8K)
  3273. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3274. else
  3275. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3276. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3277. if (priv->cfg->mod_params->disable_11n)
  3278. priv->cfg->sku &= ~IWL_SKU_N;
  3279. /* Device-specific setup */
  3280. return priv->cfg->ops->lib->set_hw_params(priv);
  3281. }
  3282. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3283. {
  3284. int err = 0;
  3285. struct iwl_priv *priv;
  3286. struct ieee80211_hw *hw;
  3287. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3288. unsigned long flags;
  3289. u16 pci_cmd, num_mac;
  3290. /************************
  3291. * 1. Allocating HW data
  3292. ************************/
  3293. /* Disabling hardware scan means that mac80211 will perform scans
  3294. * "the hard way", rather than using device's scan. */
  3295. if (cfg->mod_params->disable_hw_scan) {
  3296. if (iwl_debug_level & IWL_DL_INFO)
  3297. dev_printk(KERN_DEBUG, &(pdev->dev),
  3298. "Disabling hw_scan\n");
  3299. iwl_hw_ops.hw_scan = NULL;
  3300. }
  3301. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3302. if (!hw) {
  3303. err = -ENOMEM;
  3304. goto out;
  3305. }
  3306. priv = hw->priv;
  3307. /* At this point both hw and priv are allocated. */
  3308. SET_IEEE80211_DEV(hw, &pdev->dev);
  3309. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3310. priv->cfg = cfg;
  3311. priv->pci_dev = pdev;
  3312. priv->inta_mask = CSR_INI_SET_MASK;
  3313. if (iwl_alloc_traffic_mem(priv))
  3314. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3315. /**************************
  3316. * 2. Initializing PCI bus
  3317. **************************/
  3318. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3319. PCIE_LINK_STATE_CLKPM);
  3320. if (pci_enable_device(pdev)) {
  3321. err = -ENODEV;
  3322. goto out_ieee80211_free_hw;
  3323. }
  3324. pci_set_master(pdev);
  3325. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3326. if (!err)
  3327. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3328. if (err) {
  3329. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3330. if (!err)
  3331. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3332. /* both attempts failed: */
  3333. if (err) {
  3334. IWL_WARN(priv, "No suitable DMA available.\n");
  3335. goto out_pci_disable_device;
  3336. }
  3337. }
  3338. err = pci_request_regions(pdev, DRV_NAME);
  3339. if (err)
  3340. goto out_pci_disable_device;
  3341. pci_set_drvdata(pdev, priv);
  3342. /***********************
  3343. * 3. Read REV register
  3344. ***********************/
  3345. priv->hw_base = pci_iomap(pdev, 0, 0);
  3346. if (!priv->hw_base) {
  3347. err = -ENODEV;
  3348. goto out_pci_release_regions;
  3349. }
  3350. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3351. (unsigned long long) pci_resource_len(pdev, 0));
  3352. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3353. /* these spin locks will be used in apm_ops.init and EEPROM access
  3354. * we should init now
  3355. */
  3356. spin_lock_init(&priv->reg_lock);
  3357. spin_lock_init(&priv->lock);
  3358. /*
  3359. * stop and reset the on-board processor just in case it is in a
  3360. * strange state ... like being left stranded by a primary kernel
  3361. * and this is now the kdump kernel trying to start up
  3362. */
  3363. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3364. iwl_hw_detect(priv);
  3365. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3366. priv->cfg->name, priv->hw_rev);
  3367. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3368. * PCI Tx retries from interfering with C3 CPU state */
  3369. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3370. iwl_prepare_card_hw(priv);
  3371. if (!priv->hw_ready) {
  3372. IWL_WARN(priv, "Failed, HW not ready\n");
  3373. goto out_iounmap;
  3374. }
  3375. /*****************
  3376. * 4. Read EEPROM
  3377. *****************/
  3378. /* Read the EEPROM */
  3379. err = iwl_eeprom_init(priv);
  3380. if (err) {
  3381. IWL_ERR(priv, "Unable to init EEPROM\n");
  3382. goto out_iounmap;
  3383. }
  3384. err = iwl_eeprom_check_version(priv);
  3385. if (err)
  3386. goto out_free_eeprom;
  3387. /* extract MAC Address */
  3388. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3389. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3390. priv->hw->wiphy->addresses = priv->addresses;
  3391. priv->hw->wiphy->n_addresses = 1;
  3392. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3393. if (num_mac > 1) {
  3394. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3395. ETH_ALEN);
  3396. priv->addresses[1].addr[5]++;
  3397. priv->hw->wiphy->n_addresses++;
  3398. }
  3399. /************************
  3400. * 5. Setup HW constants
  3401. ************************/
  3402. if (iwl_set_hw_params(priv)) {
  3403. IWL_ERR(priv, "failed to set hw parameters\n");
  3404. goto out_free_eeprom;
  3405. }
  3406. /*******************
  3407. * 6. Setup priv
  3408. *******************/
  3409. err = iwl_init_drv(priv);
  3410. if (err)
  3411. goto out_free_eeprom;
  3412. /* At this point both hw and priv are initialized. */
  3413. /********************
  3414. * 7. Setup services
  3415. ********************/
  3416. spin_lock_irqsave(&priv->lock, flags);
  3417. iwl_disable_interrupts(priv);
  3418. spin_unlock_irqrestore(&priv->lock, flags);
  3419. pci_enable_msi(priv->pci_dev);
  3420. iwl_alloc_isr_ict(priv);
  3421. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3422. IRQF_SHARED, DRV_NAME, priv);
  3423. if (err) {
  3424. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3425. goto out_disable_msi;
  3426. }
  3427. iwl_setup_deferred_work(priv);
  3428. iwl_setup_rx_handlers(priv);
  3429. /*********************************************
  3430. * 8. Enable interrupts and read RFKILL state
  3431. *********************************************/
  3432. /* enable interrupts if needed: hw bug w/a */
  3433. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3434. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3435. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3436. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3437. }
  3438. iwl_enable_interrupts(priv);
  3439. /* If platform's RF_KILL switch is NOT set to KILL */
  3440. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3441. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3442. else
  3443. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3444. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3445. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3446. iwl_power_initialize(priv);
  3447. iwl_tt_initialize(priv);
  3448. init_completion(&priv->_agn.firmware_loading_complete);
  3449. err = iwl_request_firmware(priv, true);
  3450. if (err)
  3451. goto out_destroy_workqueue;
  3452. return 0;
  3453. out_destroy_workqueue:
  3454. destroy_workqueue(priv->workqueue);
  3455. priv->workqueue = NULL;
  3456. free_irq(priv->pci_dev->irq, priv);
  3457. iwl_free_isr_ict(priv);
  3458. out_disable_msi:
  3459. pci_disable_msi(priv->pci_dev);
  3460. iwl_uninit_drv(priv);
  3461. out_free_eeprom:
  3462. iwl_eeprom_free(priv);
  3463. out_iounmap:
  3464. pci_iounmap(pdev, priv->hw_base);
  3465. out_pci_release_regions:
  3466. pci_set_drvdata(pdev, NULL);
  3467. pci_release_regions(pdev);
  3468. out_pci_disable_device:
  3469. pci_disable_device(pdev);
  3470. out_ieee80211_free_hw:
  3471. iwl_free_traffic_mem(priv);
  3472. ieee80211_free_hw(priv->hw);
  3473. out:
  3474. return err;
  3475. }
  3476. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3477. {
  3478. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3479. unsigned long flags;
  3480. if (!priv)
  3481. return;
  3482. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3483. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3484. iwl_dbgfs_unregister(priv);
  3485. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3486. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3487. * to be called and iwl_down since we are removing the device
  3488. * we need to set STATUS_EXIT_PENDING bit.
  3489. */
  3490. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3491. if (priv->mac80211_registered) {
  3492. ieee80211_unregister_hw(priv->hw);
  3493. priv->mac80211_registered = 0;
  3494. } else {
  3495. iwl_down(priv);
  3496. }
  3497. /*
  3498. * Make sure device is reset to low power before unloading driver.
  3499. * This may be redundant with iwl_down(), but there are paths to
  3500. * run iwl_down() without calling apm_ops.stop(), and there are
  3501. * paths to avoid running iwl_down() at all before leaving driver.
  3502. * This (inexpensive) call *makes sure* device is reset.
  3503. */
  3504. priv->cfg->ops->lib->apm_ops.stop(priv);
  3505. iwl_tt_exit(priv);
  3506. /* make sure we flush any pending irq or
  3507. * tasklet for the driver
  3508. */
  3509. spin_lock_irqsave(&priv->lock, flags);
  3510. iwl_disable_interrupts(priv);
  3511. spin_unlock_irqrestore(&priv->lock, flags);
  3512. iwl_synchronize_irq(priv);
  3513. iwl_dealloc_ucode_pci(priv);
  3514. if (priv->rxq.bd)
  3515. iwlagn_rx_queue_free(priv, &priv->rxq);
  3516. iwlagn_hw_txq_ctx_free(priv);
  3517. iwl_eeprom_free(priv);
  3518. /*netif_stop_queue(dev); */
  3519. flush_workqueue(priv->workqueue);
  3520. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3521. * priv->workqueue... so we can't take down the workqueue
  3522. * until now... */
  3523. destroy_workqueue(priv->workqueue);
  3524. priv->workqueue = NULL;
  3525. iwl_free_traffic_mem(priv);
  3526. free_irq(priv->pci_dev->irq, priv);
  3527. pci_disable_msi(priv->pci_dev);
  3528. pci_iounmap(pdev, priv->hw_base);
  3529. pci_release_regions(pdev);
  3530. pci_disable_device(pdev);
  3531. pci_set_drvdata(pdev, NULL);
  3532. iwl_uninit_drv(priv);
  3533. iwl_free_isr_ict(priv);
  3534. if (priv->ibss_beacon)
  3535. dev_kfree_skb(priv->ibss_beacon);
  3536. ieee80211_free_hw(priv->hw);
  3537. }
  3538. /*****************************************************************************
  3539. *
  3540. * driver and module entry point
  3541. *
  3542. *****************************************************************************/
  3543. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3544. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3545. #ifdef CONFIG_IWL4965
  3546. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3547. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3548. #endif /* CONFIG_IWL4965 */
  3549. #ifdef CONFIG_IWL5000
  3550. /* 5100 Series WiFi */
  3551. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3552. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3553. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3554. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3555. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3556. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3557. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3558. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3559. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3560. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3561. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3562. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3563. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3564. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3565. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3566. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3567. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3568. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3569. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3570. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3571. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3572. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3573. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3574. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3575. /* 5300 Series WiFi */
  3576. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3577. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3578. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3579. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3580. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3581. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3582. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3583. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3584. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3585. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3586. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3587. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3588. /* 5350 Series WiFi/WiMax */
  3589. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3590. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3591. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3592. /* 5150 Series Wifi/WiMax */
  3593. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3594. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3595. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3596. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3597. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3598. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3599. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3600. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3601. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3602. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3603. /* 6x00 Series */
  3604. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3605. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3606. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3607. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3608. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3609. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3610. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3611. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3612. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3613. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3614. /* 6x00 Series Gen2a */
  3615. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3616. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3617. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3618. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3619. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3620. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3621. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3622. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
  3623. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
  3624. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
  3625. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
  3626. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
  3627. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
  3628. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
  3629. /* 6x00 Series Gen2b */
  3630. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3631. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3632. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3633. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3634. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3635. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3636. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3637. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3638. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3639. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3640. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3641. {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
  3642. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
  3643. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
  3644. {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
  3645. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
  3646. {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
  3647. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
  3648. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3649. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
  3650. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3651. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
  3652. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
  3653. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
  3654. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
  3655. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
  3656. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
  3657. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
  3658. /* 6x50 WiFi/WiMax Series */
  3659. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3660. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3661. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3662. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3663. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3664. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3665. /* 6x50 WiFi/WiMax Series Gen2 */
  3666. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6050g2_bgn_cfg)},
  3667. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6050g2_bgn_cfg)},
  3668. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6050g2_bgn_cfg)},
  3669. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6050g2_bgn_cfg)},
  3670. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6050g2_bgn_cfg)},
  3671. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6050g2_bgn_cfg)},
  3672. /* 1000 Series WiFi */
  3673. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3674. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3675. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3676. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3677. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3678. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3679. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3680. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3681. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3682. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3683. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3684. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3685. #endif /* CONFIG_IWL5000 */
  3686. {0}
  3687. };
  3688. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3689. static struct pci_driver iwl_driver = {
  3690. .name = DRV_NAME,
  3691. .id_table = iwl_hw_card_ids,
  3692. .probe = iwl_pci_probe,
  3693. .remove = __devexit_p(iwl_pci_remove),
  3694. #ifdef CONFIG_PM
  3695. .suspend = iwl_pci_suspend,
  3696. .resume = iwl_pci_resume,
  3697. #endif
  3698. };
  3699. static int __init iwl_init(void)
  3700. {
  3701. int ret;
  3702. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3703. pr_info(DRV_COPYRIGHT "\n");
  3704. ret = iwlagn_rate_control_register();
  3705. if (ret) {
  3706. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3707. return ret;
  3708. }
  3709. ret = pci_register_driver(&iwl_driver);
  3710. if (ret) {
  3711. pr_err("Unable to initialize PCI module\n");
  3712. goto error_register;
  3713. }
  3714. return ret;
  3715. error_register:
  3716. iwlagn_rate_control_unregister();
  3717. return ret;
  3718. }
  3719. static void __exit iwl_exit(void)
  3720. {
  3721. pci_unregister_driver(&iwl_driver);
  3722. iwlagn_rate_control_unregister();
  3723. }
  3724. module_exit(iwl_exit);
  3725. module_init(iwl_init);
  3726. #ifdef CONFIG_IWLWIFI_DEBUG
  3727. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3728. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3729. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3730. MODULE_PARM_DESC(debug, "debug output mask");
  3731. #endif
  3732. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3733. MODULE_PARM_DESC(swcrypto50,
  3734. "using crypto in software (default 0 [hardware]) (deprecated)");
  3735. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3736. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3737. module_param_named(queues_num50,
  3738. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3739. MODULE_PARM_DESC(queues_num50,
  3740. "number of hw queues in 50xx series (deprecated)");
  3741. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3742. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3743. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3744. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3745. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3746. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3747. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3748. int, S_IRUGO);
  3749. MODULE_PARM_DESC(amsdu_size_8K50,
  3750. "enable 8K amsdu size in 50XX series (deprecated)");
  3751. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3752. int, S_IRUGO);
  3753. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3754. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3755. MODULE_PARM_DESC(fw_restart50,
  3756. "restart firmware in case of error (deprecated)");
  3757. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3758. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3759. module_param_named(
  3760. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  3761. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  3762. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3763. S_IRUGO);
  3764. MODULE_PARM_DESC(ucode_alternative,
  3765. "specify ucode alternative to use from ucode file");