devs.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645
  1. /* linux/arch/arm/plat-samsung/devs.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Base SAMSUNG platform device definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <linux/timer.h>
  17. #include <linux/init.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/string.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/fb.h>
  25. #include <linux/gfp.h>
  26. #include <linux/mtd/mtd.h>
  27. #include <linux/mtd/onenand.h>
  28. #include <linux/mtd/partitions.h>
  29. #include <linux/mmc/host.h>
  30. #include <linux/ioport.h>
  31. #include <linux/platform_data/s3c-hsudc.h>
  32. #include <linux/platform_data/s3c-hsotg.h>
  33. #include <media/s5p_hdmi.h>
  34. #include <asm/irq.h>
  35. #include <asm/pmu.h>
  36. #include <asm/mach/arch.h>
  37. #include <asm/mach/map.h>
  38. #include <asm/mach/irq.h>
  39. #include <mach/hardware.h>
  40. #include <mach/dma.h>
  41. #include <mach/irqs.h>
  42. #include <mach/map.h>
  43. #include <plat/cpu.h>
  44. #include <plat/devs.h>
  45. #include <plat/adc.h>
  46. #include <plat/ata.h>
  47. #include <plat/ehci.h>
  48. #include <plat/fb.h>
  49. #include <plat/fb-s3c2410.h>
  50. #include <plat/hdmi.h>
  51. #include <plat/hwmon.h>
  52. #include <plat/iic.h>
  53. #include <plat/keypad.h>
  54. #include <plat/mci.h>
  55. #include <plat/nand.h>
  56. #include <plat/sdhci.h>
  57. #include <plat/ts.h>
  58. #include <plat/udc.h>
  59. #include <plat/usb-control.h>
  60. #include <plat/usb-phy.h>
  61. #include <plat/regs-iic.h>
  62. #include <plat/regs-serial.h>
  63. #include <plat/regs-spi.h>
  64. #include <plat/s3c64xx-spi.h>
  65. static u64 samsung_device_dma_mask = DMA_BIT_MASK(32);
  66. /* AC97 */
  67. #ifdef CONFIG_CPU_S3C2440
  68. static struct resource s3c_ac97_resource[] = {
  69. [0] = DEFINE_RES_MEM(S3C2440_PA_AC97, S3C2440_SZ_AC97),
  70. [1] = DEFINE_RES_IRQ(IRQ_S3C244X_AC97),
  71. [2] = DEFINE_RES_DMA_NAMED(DMACH_PCM_OUT, "PCM out"),
  72. [3] = DEFINE_RES_DMA_NAMED(DMACH_PCM_IN, "PCM in"),
  73. [4] = DEFINE_RES_DMA_NAMED(DMACH_MIC_IN, "Mic in"),
  74. };
  75. struct platform_device s3c_device_ac97 = {
  76. .name = "samsung-ac97",
  77. .id = -1,
  78. .num_resources = ARRAY_SIZE(s3c_ac97_resource),
  79. .resource = s3c_ac97_resource,
  80. .dev = {
  81. .dma_mask = &samsung_device_dma_mask,
  82. .coherent_dma_mask = DMA_BIT_MASK(32),
  83. }
  84. };
  85. #endif /* CONFIG_CPU_S3C2440 */
  86. /* ADC */
  87. #ifdef CONFIG_PLAT_S3C24XX
  88. static struct resource s3c_adc_resource[] = {
  89. [0] = DEFINE_RES_MEM(S3C24XX_PA_ADC, S3C24XX_SZ_ADC),
  90. [1] = DEFINE_RES_IRQ(IRQ_TC),
  91. [2] = DEFINE_RES_IRQ(IRQ_ADC),
  92. };
  93. struct platform_device s3c_device_adc = {
  94. .name = "s3c24xx-adc",
  95. .id = -1,
  96. .num_resources = ARRAY_SIZE(s3c_adc_resource),
  97. .resource = s3c_adc_resource,
  98. };
  99. #endif /* CONFIG_PLAT_S3C24XX */
  100. #if defined(CONFIG_SAMSUNG_DEV_ADC)
  101. static struct resource s3c_adc_resource[] = {
  102. [0] = DEFINE_RES_MEM(SAMSUNG_PA_ADC, SZ_256),
  103. [1] = DEFINE_RES_IRQ(IRQ_TC),
  104. [2] = DEFINE_RES_IRQ(IRQ_ADC),
  105. };
  106. struct platform_device s3c_device_adc = {
  107. .name = "samsung-adc",
  108. .id = -1,
  109. .num_resources = ARRAY_SIZE(s3c_adc_resource),
  110. .resource = s3c_adc_resource,
  111. };
  112. #endif /* CONFIG_SAMSUNG_DEV_ADC */
  113. /* Camif Controller */
  114. #ifdef CONFIG_CPU_S3C2440
  115. static struct resource s3c_camif_resource[] = {
  116. [0] = DEFINE_RES_MEM(S3C2440_PA_CAMIF, S3C2440_SZ_CAMIF),
  117. [1] = DEFINE_RES_IRQ(IRQ_S3C2440_CAM_C),
  118. [2] = DEFINE_RES_IRQ(IRQ_S3C2440_CAM_P),
  119. };
  120. struct platform_device s3c_device_camif = {
  121. .name = "s3c2440-camif",
  122. .id = -1,
  123. .num_resources = ARRAY_SIZE(s3c_camif_resource),
  124. .resource = s3c_camif_resource,
  125. .dev = {
  126. .dma_mask = &samsung_device_dma_mask,
  127. .coherent_dma_mask = DMA_BIT_MASK(32),
  128. }
  129. };
  130. #endif /* CONFIG_CPU_S3C2440 */
  131. /* ASOC DMA */
  132. struct platform_device samsung_asoc_dma = {
  133. .name = "samsung-audio",
  134. .id = -1,
  135. .dev = {
  136. .dma_mask = &samsung_device_dma_mask,
  137. .coherent_dma_mask = DMA_BIT_MASK(32),
  138. }
  139. };
  140. struct platform_device samsung_asoc_idma = {
  141. .name = "samsung-idma",
  142. .id = -1,
  143. .dev = {
  144. .dma_mask = &samsung_device_dma_mask,
  145. .coherent_dma_mask = DMA_BIT_MASK(32),
  146. }
  147. };
  148. /* FB */
  149. #ifdef CONFIG_S3C_DEV_FB
  150. static struct resource s3c_fb_resource[] = {
  151. [0] = DEFINE_RES_MEM(S3C_PA_FB, SZ_16K),
  152. [1] = DEFINE_RES_IRQ(IRQ_LCD_VSYNC),
  153. [2] = DEFINE_RES_IRQ(IRQ_LCD_FIFO),
  154. [3] = DEFINE_RES_IRQ(IRQ_LCD_SYSTEM),
  155. };
  156. struct platform_device s3c_device_fb = {
  157. .name = "s3c-fb",
  158. .id = -1,
  159. .num_resources = ARRAY_SIZE(s3c_fb_resource),
  160. .resource = s3c_fb_resource,
  161. .dev = {
  162. .dma_mask = &samsung_device_dma_mask,
  163. .coherent_dma_mask = DMA_BIT_MASK(32),
  164. },
  165. };
  166. void __init s3c_fb_set_platdata(struct s3c_fb_platdata *pd)
  167. {
  168. s3c_set_platdata(pd, sizeof(struct s3c_fb_platdata),
  169. &s3c_device_fb);
  170. }
  171. #endif /* CONFIG_S3C_DEV_FB */
  172. /* FIMC */
  173. #ifdef CONFIG_S5P_DEV_FIMC0
  174. static struct resource s5p_fimc0_resource[] = {
  175. [0] = DEFINE_RES_MEM(S5P_PA_FIMC0, SZ_4K),
  176. [1] = DEFINE_RES_IRQ(IRQ_FIMC0),
  177. };
  178. struct platform_device s5p_device_fimc0 = {
  179. .name = "s5p-fimc",
  180. .id = 0,
  181. .num_resources = ARRAY_SIZE(s5p_fimc0_resource),
  182. .resource = s5p_fimc0_resource,
  183. .dev = {
  184. .dma_mask = &samsung_device_dma_mask,
  185. .coherent_dma_mask = DMA_BIT_MASK(32),
  186. },
  187. };
  188. struct platform_device s5p_device_fimc_md = {
  189. .name = "s5p-fimc-md",
  190. .id = -1,
  191. };
  192. #endif /* CONFIG_S5P_DEV_FIMC0 */
  193. #ifdef CONFIG_S5P_DEV_FIMC1
  194. static struct resource s5p_fimc1_resource[] = {
  195. [0] = DEFINE_RES_MEM(S5P_PA_FIMC1, SZ_4K),
  196. [1] = DEFINE_RES_IRQ(IRQ_FIMC1),
  197. };
  198. struct platform_device s5p_device_fimc1 = {
  199. .name = "s5p-fimc",
  200. .id = 1,
  201. .num_resources = ARRAY_SIZE(s5p_fimc1_resource),
  202. .resource = s5p_fimc1_resource,
  203. .dev = {
  204. .dma_mask = &samsung_device_dma_mask,
  205. .coherent_dma_mask = DMA_BIT_MASK(32),
  206. },
  207. };
  208. #endif /* CONFIG_S5P_DEV_FIMC1 */
  209. #ifdef CONFIG_S5P_DEV_FIMC2
  210. static struct resource s5p_fimc2_resource[] = {
  211. [0] = DEFINE_RES_MEM(S5P_PA_FIMC2, SZ_4K),
  212. [1] = DEFINE_RES_IRQ(IRQ_FIMC2),
  213. };
  214. struct platform_device s5p_device_fimc2 = {
  215. .name = "s5p-fimc",
  216. .id = 2,
  217. .num_resources = ARRAY_SIZE(s5p_fimc2_resource),
  218. .resource = s5p_fimc2_resource,
  219. .dev = {
  220. .dma_mask = &samsung_device_dma_mask,
  221. .coherent_dma_mask = DMA_BIT_MASK(32),
  222. },
  223. };
  224. #endif /* CONFIG_S5P_DEV_FIMC2 */
  225. #ifdef CONFIG_S5P_DEV_FIMC3
  226. static struct resource s5p_fimc3_resource[] = {
  227. [0] = DEFINE_RES_MEM(S5P_PA_FIMC3, SZ_4K),
  228. [1] = DEFINE_RES_IRQ(IRQ_FIMC3),
  229. };
  230. struct platform_device s5p_device_fimc3 = {
  231. .name = "s5p-fimc",
  232. .id = 3,
  233. .num_resources = ARRAY_SIZE(s5p_fimc3_resource),
  234. .resource = s5p_fimc3_resource,
  235. .dev = {
  236. .dma_mask = &samsung_device_dma_mask,
  237. .coherent_dma_mask = DMA_BIT_MASK(32),
  238. },
  239. };
  240. #endif /* CONFIG_S5P_DEV_FIMC3 */
  241. /* G2D */
  242. #ifdef CONFIG_S5P_DEV_G2D
  243. static struct resource s5p_g2d_resource[] = {
  244. [0] = DEFINE_RES_MEM(S5P_PA_G2D, SZ_4K),
  245. [1] = DEFINE_RES_IRQ(IRQ_2D),
  246. };
  247. struct platform_device s5p_device_g2d = {
  248. .name = "s5p-g2d",
  249. .id = 0,
  250. .num_resources = ARRAY_SIZE(s5p_g2d_resource),
  251. .resource = s5p_g2d_resource,
  252. .dev = {
  253. .dma_mask = &samsung_device_dma_mask,
  254. .coherent_dma_mask = DMA_BIT_MASK(32),
  255. },
  256. };
  257. #endif /* CONFIG_S5P_DEV_G2D */
  258. #ifdef CONFIG_S5P_DEV_JPEG
  259. static struct resource s5p_jpeg_resource[] = {
  260. [0] = DEFINE_RES_MEM(S5P_PA_JPEG, SZ_4K),
  261. [1] = DEFINE_RES_IRQ(IRQ_JPEG),
  262. };
  263. struct platform_device s5p_device_jpeg = {
  264. .name = "s5p-jpeg",
  265. .id = 0,
  266. .num_resources = ARRAY_SIZE(s5p_jpeg_resource),
  267. .resource = s5p_jpeg_resource,
  268. .dev = {
  269. .dma_mask = &samsung_device_dma_mask,
  270. .coherent_dma_mask = DMA_BIT_MASK(32),
  271. },
  272. };
  273. #endif /* CONFIG_S5P_DEV_JPEG */
  274. /* FIMD0 */
  275. #ifdef CONFIG_S5P_DEV_FIMD0
  276. static struct resource s5p_fimd0_resource[] = {
  277. [0] = DEFINE_RES_MEM(S5P_PA_FIMD0, SZ_32K),
  278. [1] = DEFINE_RES_IRQ(IRQ_FIMD0_VSYNC),
  279. [2] = DEFINE_RES_IRQ(IRQ_FIMD0_FIFO),
  280. [3] = DEFINE_RES_IRQ(IRQ_FIMD0_SYSTEM),
  281. };
  282. struct platform_device s5p_device_fimd0 = {
  283. .name = "s5p-fb",
  284. .id = 0,
  285. .num_resources = ARRAY_SIZE(s5p_fimd0_resource),
  286. .resource = s5p_fimd0_resource,
  287. .dev = {
  288. .dma_mask = &samsung_device_dma_mask,
  289. .coherent_dma_mask = DMA_BIT_MASK(32),
  290. },
  291. };
  292. void __init s5p_fimd0_set_platdata(struct s3c_fb_platdata *pd)
  293. {
  294. s3c_set_platdata(pd, sizeof(struct s3c_fb_platdata),
  295. &s5p_device_fimd0);
  296. }
  297. #endif /* CONFIG_S5P_DEV_FIMD0 */
  298. /* HWMON */
  299. #ifdef CONFIG_S3C_DEV_HWMON
  300. struct platform_device s3c_device_hwmon = {
  301. .name = "s3c-hwmon",
  302. .id = -1,
  303. .dev.parent = &s3c_device_adc.dev,
  304. };
  305. void __init s3c_hwmon_set_platdata(struct s3c_hwmon_pdata *pd)
  306. {
  307. s3c_set_platdata(pd, sizeof(struct s3c_hwmon_pdata),
  308. &s3c_device_hwmon);
  309. }
  310. #endif /* CONFIG_S3C_DEV_HWMON */
  311. /* HSMMC */
  312. #ifdef CONFIG_S3C_DEV_HSMMC
  313. static struct resource s3c_hsmmc_resource[] = {
  314. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC0, SZ_4K),
  315. [1] = DEFINE_RES_IRQ(IRQ_HSMMC0),
  316. };
  317. struct s3c_sdhci_platdata s3c_hsmmc0_def_platdata = {
  318. .max_width = 4,
  319. .host_caps = (MMC_CAP_4_BIT_DATA |
  320. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  321. };
  322. struct platform_device s3c_device_hsmmc0 = {
  323. .name = "s3c-sdhci",
  324. .id = 0,
  325. .num_resources = ARRAY_SIZE(s3c_hsmmc_resource),
  326. .resource = s3c_hsmmc_resource,
  327. .dev = {
  328. .dma_mask = &samsung_device_dma_mask,
  329. .coherent_dma_mask = DMA_BIT_MASK(32),
  330. .platform_data = &s3c_hsmmc0_def_platdata,
  331. },
  332. };
  333. void s3c_sdhci0_set_platdata(struct s3c_sdhci_platdata *pd)
  334. {
  335. s3c_sdhci_set_platdata(pd, &s3c_hsmmc0_def_platdata);
  336. }
  337. #endif /* CONFIG_S3C_DEV_HSMMC */
  338. #ifdef CONFIG_S3C_DEV_HSMMC1
  339. static struct resource s3c_hsmmc1_resource[] = {
  340. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC1, SZ_4K),
  341. [1] = DEFINE_RES_IRQ(IRQ_HSMMC1),
  342. };
  343. struct s3c_sdhci_platdata s3c_hsmmc1_def_platdata = {
  344. .max_width = 4,
  345. .host_caps = (MMC_CAP_4_BIT_DATA |
  346. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  347. };
  348. struct platform_device s3c_device_hsmmc1 = {
  349. .name = "s3c-sdhci",
  350. .id = 1,
  351. .num_resources = ARRAY_SIZE(s3c_hsmmc1_resource),
  352. .resource = s3c_hsmmc1_resource,
  353. .dev = {
  354. .dma_mask = &samsung_device_dma_mask,
  355. .coherent_dma_mask = DMA_BIT_MASK(32),
  356. .platform_data = &s3c_hsmmc1_def_platdata,
  357. },
  358. };
  359. void s3c_sdhci1_set_platdata(struct s3c_sdhci_platdata *pd)
  360. {
  361. s3c_sdhci_set_platdata(pd, &s3c_hsmmc1_def_platdata);
  362. }
  363. #endif /* CONFIG_S3C_DEV_HSMMC1 */
  364. /* HSMMC2 */
  365. #ifdef CONFIG_S3C_DEV_HSMMC2
  366. static struct resource s3c_hsmmc2_resource[] = {
  367. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC2, SZ_4K),
  368. [1] = DEFINE_RES_IRQ(IRQ_HSMMC2),
  369. };
  370. struct s3c_sdhci_platdata s3c_hsmmc2_def_platdata = {
  371. .max_width = 4,
  372. .host_caps = (MMC_CAP_4_BIT_DATA |
  373. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  374. };
  375. struct platform_device s3c_device_hsmmc2 = {
  376. .name = "s3c-sdhci",
  377. .id = 2,
  378. .num_resources = ARRAY_SIZE(s3c_hsmmc2_resource),
  379. .resource = s3c_hsmmc2_resource,
  380. .dev = {
  381. .dma_mask = &samsung_device_dma_mask,
  382. .coherent_dma_mask = DMA_BIT_MASK(32),
  383. .platform_data = &s3c_hsmmc2_def_platdata,
  384. },
  385. };
  386. void s3c_sdhci2_set_platdata(struct s3c_sdhci_platdata *pd)
  387. {
  388. s3c_sdhci_set_platdata(pd, &s3c_hsmmc2_def_platdata);
  389. }
  390. #endif /* CONFIG_S3C_DEV_HSMMC2 */
  391. #ifdef CONFIG_S3C_DEV_HSMMC3
  392. static struct resource s3c_hsmmc3_resource[] = {
  393. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC3, SZ_4K),
  394. [1] = DEFINE_RES_IRQ(IRQ_HSMMC3),
  395. };
  396. struct s3c_sdhci_platdata s3c_hsmmc3_def_platdata = {
  397. .max_width = 4,
  398. .host_caps = (MMC_CAP_4_BIT_DATA |
  399. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  400. };
  401. struct platform_device s3c_device_hsmmc3 = {
  402. .name = "s3c-sdhci",
  403. .id = 3,
  404. .num_resources = ARRAY_SIZE(s3c_hsmmc3_resource),
  405. .resource = s3c_hsmmc3_resource,
  406. .dev = {
  407. .dma_mask = &samsung_device_dma_mask,
  408. .coherent_dma_mask = DMA_BIT_MASK(32),
  409. .platform_data = &s3c_hsmmc3_def_platdata,
  410. },
  411. };
  412. void s3c_sdhci3_set_platdata(struct s3c_sdhci_platdata *pd)
  413. {
  414. s3c_sdhci_set_platdata(pd, &s3c_hsmmc3_def_platdata);
  415. }
  416. #endif /* CONFIG_S3C_DEV_HSMMC3 */
  417. /* I2C */
  418. static struct resource s3c_i2c0_resource[] = {
  419. [0] = DEFINE_RES_MEM(S3C_PA_IIC, SZ_4K),
  420. [1] = DEFINE_RES_IRQ(IRQ_IIC),
  421. };
  422. struct platform_device s3c_device_i2c0 = {
  423. .name = "s3c2410-i2c",
  424. #ifdef CONFIG_S3C_DEV_I2C1
  425. .id = 0,
  426. #else
  427. .id = -1,
  428. #endif
  429. .num_resources = ARRAY_SIZE(s3c_i2c0_resource),
  430. .resource = s3c_i2c0_resource,
  431. };
  432. struct s3c2410_platform_i2c default_i2c_data __initdata = {
  433. .flags = 0,
  434. .slave_addr = 0x10,
  435. .frequency = 100*1000,
  436. .sda_delay = 100,
  437. };
  438. void __init s3c_i2c0_set_platdata(struct s3c2410_platform_i2c *pd)
  439. {
  440. struct s3c2410_platform_i2c *npd;
  441. if (!pd) {
  442. pd = &default_i2c_data;
  443. pd->bus_num = 0;
  444. }
  445. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  446. &s3c_device_i2c0);
  447. if (!npd->cfg_gpio)
  448. npd->cfg_gpio = s3c_i2c0_cfg_gpio;
  449. }
  450. #ifdef CONFIG_S3C_DEV_I2C1
  451. static struct resource s3c_i2c1_resource[] = {
  452. [0] = DEFINE_RES_MEM(S3C_PA_IIC1, SZ_4K),
  453. [1] = DEFINE_RES_IRQ(IRQ_IIC1),
  454. };
  455. struct platform_device s3c_device_i2c1 = {
  456. .name = "s3c2410-i2c",
  457. .id = 1,
  458. .num_resources = ARRAY_SIZE(s3c_i2c1_resource),
  459. .resource = s3c_i2c1_resource,
  460. };
  461. void __init s3c_i2c1_set_platdata(struct s3c2410_platform_i2c *pd)
  462. {
  463. struct s3c2410_platform_i2c *npd;
  464. if (!pd) {
  465. pd = &default_i2c_data;
  466. pd->bus_num = 1;
  467. }
  468. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  469. &s3c_device_i2c1);
  470. if (!npd->cfg_gpio)
  471. npd->cfg_gpio = s3c_i2c1_cfg_gpio;
  472. }
  473. #endif /* CONFIG_S3C_DEV_I2C1 */
  474. #ifdef CONFIG_S3C_DEV_I2C2
  475. static struct resource s3c_i2c2_resource[] = {
  476. [0] = DEFINE_RES_MEM(S3C_PA_IIC2, SZ_4K),
  477. [1] = DEFINE_RES_IRQ(IRQ_IIC2),
  478. };
  479. struct platform_device s3c_device_i2c2 = {
  480. .name = "s3c2410-i2c",
  481. .id = 2,
  482. .num_resources = ARRAY_SIZE(s3c_i2c2_resource),
  483. .resource = s3c_i2c2_resource,
  484. };
  485. void __init s3c_i2c2_set_platdata(struct s3c2410_platform_i2c *pd)
  486. {
  487. struct s3c2410_platform_i2c *npd;
  488. if (!pd) {
  489. pd = &default_i2c_data;
  490. pd->bus_num = 2;
  491. }
  492. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  493. &s3c_device_i2c2);
  494. if (!npd->cfg_gpio)
  495. npd->cfg_gpio = s3c_i2c2_cfg_gpio;
  496. }
  497. #endif /* CONFIG_S3C_DEV_I2C2 */
  498. #ifdef CONFIG_S3C_DEV_I2C3
  499. static struct resource s3c_i2c3_resource[] = {
  500. [0] = DEFINE_RES_MEM(S3C_PA_IIC3, SZ_4K),
  501. [1] = DEFINE_RES_IRQ(IRQ_IIC3),
  502. };
  503. struct platform_device s3c_device_i2c3 = {
  504. .name = "s3c2440-i2c",
  505. .id = 3,
  506. .num_resources = ARRAY_SIZE(s3c_i2c3_resource),
  507. .resource = s3c_i2c3_resource,
  508. };
  509. void __init s3c_i2c3_set_platdata(struct s3c2410_platform_i2c *pd)
  510. {
  511. struct s3c2410_platform_i2c *npd;
  512. if (!pd) {
  513. pd = &default_i2c_data;
  514. pd->bus_num = 3;
  515. }
  516. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  517. &s3c_device_i2c3);
  518. if (!npd->cfg_gpio)
  519. npd->cfg_gpio = s3c_i2c3_cfg_gpio;
  520. }
  521. #endif /*CONFIG_S3C_DEV_I2C3 */
  522. #ifdef CONFIG_S3C_DEV_I2C4
  523. static struct resource s3c_i2c4_resource[] = {
  524. [0] = DEFINE_RES_MEM(S3C_PA_IIC4, SZ_4K),
  525. [1] = DEFINE_RES_IRQ(IRQ_IIC4),
  526. };
  527. struct platform_device s3c_device_i2c4 = {
  528. .name = "s3c2440-i2c",
  529. .id = 4,
  530. .num_resources = ARRAY_SIZE(s3c_i2c4_resource),
  531. .resource = s3c_i2c4_resource,
  532. };
  533. void __init s3c_i2c4_set_platdata(struct s3c2410_platform_i2c *pd)
  534. {
  535. struct s3c2410_platform_i2c *npd;
  536. if (!pd) {
  537. pd = &default_i2c_data;
  538. pd->bus_num = 4;
  539. }
  540. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  541. &s3c_device_i2c4);
  542. if (!npd->cfg_gpio)
  543. npd->cfg_gpio = s3c_i2c4_cfg_gpio;
  544. }
  545. #endif /*CONFIG_S3C_DEV_I2C4 */
  546. #ifdef CONFIG_S3C_DEV_I2C5
  547. static struct resource s3c_i2c5_resource[] = {
  548. [0] = DEFINE_RES_MEM(S3C_PA_IIC5, SZ_4K),
  549. [1] = DEFINE_RES_IRQ(IRQ_IIC5),
  550. };
  551. struct platform_device s3c_device_i2c5 = {
  552. .name = "s3c2440-i2c",
  553. .id = 5,
  554. .num_resources = ARRAY_SIZE(s3c_i2c5_resource),
  555. .resource = s3c_i2c5_resource,
  556. };
  557. void __init s3c_i2c5_set_platdata(struct s3c2410_platform_i2c *pd)
  558. {
  559. struct s3c2410_platform_i2c *npd;
  560. if (!pd) {
  561. pd = &default_i2c_data;
  562. pd->bus_num = 5;
  563. }
  564. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  565. &s3c_device_i2c5);
  566. if (!npd->cfg_gpio)
  567. npd->cfg_gpio = s3c_i2c5_cfg_gpio;
  568. }
  569. #endif /*CONFIG_S3C_DEV_I2C5 */
  570. #ifdef CONFIG_S3C_DEV_I2C6
  571. static struct resource s3c_i2c6_resource[] = {
  572. [0] = DEFINE_RES_MEM(S3C_PA_IIC6, SZ_4K),
  573. [1] = DEFINE_RES_IRQ(IRQ_IIC6),
  574. };
  575. struct platform_device s3c_device_i2c6 = {
  576. .name = "s3c2440-i2c",
  577. .id = 6,
  578. .num_resources = ARRAY_SIZE(s3c_i2c6_resource),
  579. .resource = s3c_i2c6_resource,
  580. };
  581. void __init s3c_i2c6_set_platdata(struct s3c2410_platform_i2c *pd)
  582. {
  583. struct s3c2410_platform_i2c *npd;
  584. if (!pd) {
  585. pd = &default_i2c_data;
  586. pd->bus_num = 6;
  587. }
  588. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  589. &s3c_device_i2c6);
  590. if (!npd->cfg_gpio)
  591. npd->cfg_gpio = s3c_i2c6_cfg_gpio;
  592. }
  593. #endif /* CONFIG_S3C_DEV_I2C6 */
  594. #ifdef CONFIG_S3C_DEV_I2C7
  595. static struct resource s3c_i2c7_resource[] = {
  596. [0] = DEFINE_RES_MEM(S3C_PA_IIC7, SZ_4K),
  597. [1] = DEFINE_RES_IRQ(IRQ_IIC7),
  598. };
  599. struct platform_device s3c_device_i2c7 = {
  600. .name = "s3c2440-i2c",
  601. .id = 7,
  602. .num_resources = ARRAY_SIZE(s3c_i2c7_resource),
  603. .resource = s3c_i2c7_resource,
  604. };
  605. void __init s3c_i2c7_set_platdata(struct s3c2410_platform_i2c *pd)
  606. {
  607. struct s3c2410_platform_i2c *npd;
  608. if (!pd) {
  609. pd = &default_i2c_data;
  610. pd->bus_num = 7;
  611. }
  612. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  613. &s3c_device_i2c7);
  614. if (!npd->cfg_gpio)
  615. npd->cfg_gpio = s3c_i2c7_cfg_gpio;
  616. }
  617. #endif /* CONFIG_S3C_DEV_I2C7 */
  618. /* I2C HDMIPHY */
  619. #ifdef CONFIG_S5P_DEV_I2C_HDMIPHY
  620. static struct resource s5p_i2c_resource[] = {
  621. [0] = DEFINE_RES_MEM(S5P_PA_IIC_HDMIPHY, SZ_4K),
  622. [1] = DEFINE_RES_IRQ(IRQ_IIC_HDMIPHY),
  623. };
  624. struct platform_device s5p_device_i2c_hdmiphy = {
  625. .name = "s3c2440-hdmiphy-i2c",
  626. .id = -1,
  627. .num_resources = ARRAY_SIZE(s5p_i2c_resource),
  628. .resource = s5p_i2c_resource,
  629. };
  630. void __init s5p_i2c_hdmiphy_set_platdata(struct s3c2410_platform_i2c *pd)
  631. {
  632. struct s3c2410_platform_i2c *npd;
  633. if (!pd) {
  634. pd = &default_i2c_data;
  635. if (soc_is_exynos4210() ||
  636. soc_is_exynos4212() || soc_is_exynos4412())
  637. pd->bus_num = 8;
  638. else if (soc_is_s5pv210())
  639. pd->bus_num = 3;
  640. else
  641. pd->bus_num = 0;
  642. }
  643. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  644. &s5p_device_i2c_hdmiphy);
  645. }
  646. static struct s5p_hdmi_platform_data s5p_hdmi_def_platdata;
  647. void __init s5p_hdmi_set_platdata(struct i2c_board_info *hdmiphy_info,
  648. struct i2c_board_info *mhl_info, int mhl_bus)
  649. {
  650. struct s5p_hdmi_platform_data *pd = &s5p_hdmi_def_platdata;
  651. if (soc_is_exynos4210() ||
  652. soc_is_exynos4212() || soc_is_exynos4412())
  653. pd->hdmiphy_bus = 8;
  654. else if (soc_is_s5pv210())
  655. pd->hdmiphy_bus = 3;
  656. else
  657. pd->hdmiphy_bus = 0;
  658. pd->hdmiphy_info = hdmiphy_info;
  659. pd->mhl_info = mhl_info;
  660. pd->mhl_bus = mhl_bus;
  661. s3c_set_platdata(pd, sizeof(struct s5p_hdmi_platform_data),
  662. &s5p_device_hdmi);
  663. }
  664. #endif /* CONFIG_S5P_DEV_I2C_HDMIPHY */
  665. /* I2S */
  666. #ifdef CONFIG_PLAT_S3C24XX
  667. static struct resource s3c_iis_resource[] = {
  668. [0] = DEFINE_RES_MEM(S3C24XX_PA_IIS, S3C24XX_SZ_IIS),
  669. };
  670. struct platform_device s3c_device_iis = {
  671. .name = "s3c24xx-iis",
  672. .id = -1,
  673. .num_resources = ARRAY_SIZE(s3c_iis_resource),
  674. .resource = s3c_iis_resource,
  675. .dev = {
  676. .dma_mask = &samsung_device_dma_mask,
  677. .coherent_dma_mask = DMA_BIT_MASK(32),
  678. }
  679. };
  680. #endif /* CONFIG_PLAT_S3C24XX */
  681. /* IDE CFCON */
  682. #ifdef CONFIG_SAMSUNG_DEV_IDE
  683. static struct resource s3c_cfcon_resource[] = {
  684. [0] = DEFINE_RES_MEM(SAMSUNG_PA_CFCON, SZ_16K),
  685. [1] = DEFINE_RES_IRQ(IRQ_CFCON),
  686. };
  687. struct platform_device s3c_device_cfcon = {
  688. .id = 0,
  689. .num_resources = ARRAY_SIZE(s3c_cfcon_resource),
  690. .resource = s3c_cfcon_resource,
  691. };
  692. void __init s3c_ide_set_platdata(struct s3c_ide_platdata *pdata)
  693. {
  694. s3c_set_platdata(pdata, sizeof(struct s3c_ide_platdata),
  695. &s3c_device_cfcon);
  696. }
  697. #endif /* CONFIG_SAMSUNG_DEV_IDE */
  698. /* KEYPAD */
  699. #ifdef CONFIG_SAMSUNG_DEV_KEYPAD
  700. static struct resource samsung_keypad_resources[] = {
  701. [0] = DEFINE_RES_MEM(SAMSUNG_PA_KEYPAD, SZ_32),
  702. [1] = DEFINE_RES_IRQ(IRQ_KEYPAD),
  703. };
  704. struct platform_device samsung_device_keypad = {
  705. .name = "samsung-keypad",
  706. .id = -1,
  707. .num_resources = ARRAY_SIZE(samsung_keypad_resources),
  708. .resource = samsung_keypad_resources,
  709. };
  710. void __init samsung_keypad_set_platdata(struct samsung_keypad_platdata *pd)
  711. {
  712. struct samsung_keypad_platdata *npd;
  713. npd = s3c_set_platdata(pd, sizeof(struct samsung_keypad_platdata),
  714. &samsung_device_keypad);
  715. if (!npd->cfg_gpio)
  716. npd->cfg_gpio = samsung_keypad_cfg_gpio;
  717. }
  718. #endif /* CONFIG_SAMSUNG_DEV_KEYPAD */
  719. /* LCD Controller */
  720. #ifdef CONFIG_PLAT_S3C24XX
  721. static struct resource s3c_lcd_resource[] = {
  722. [0] = DEFINE_RES_MEM(S3C24XX_PA_LCD, S3C24XX_SZ_LCD),
  723. [1] = DEFINE_RES_IRQ(IRQ_LCD),
  724. };
  725. struct platform_device s3c_device_lcd = {
  726. .name = "s3c2410-lcd",
  727. .id = -1,
  728. .num_resources = ARRAY_SIZE(s3c_lcd_resource),
  729. .resource = s3c_lcd_resource,
  730. .dev = {
  731. .dma_mask = &samsung_device_dma_mask,
  732. .coherent_dma_mask = DMA_BIT_MASK(32),
  733. }
  734. };
  735. void __init s3c24xx_fb_set_platdata(struct s3c2410fb_mach_info *pd)
  736. {
  737. struct s3c2410fb_mach_info *npd;
  738. npd = s3c_set_platdata(pd, sizeof(*npd), &s3c_device_lcd);
  739. if (npd) {
  740. npd->displays = kmemdup(pd->displays,
  741. sizeof(struct s3c2410fb_display) * npd->num_displays,
  742. GFP_KERNEL);
  743. if (!npd->displays)
  744. printk(KERN_ERR "no memory for LCD display data\n");
  745. } else {
  746. printk(KERN_ERR "no memory for LCD platform data\n");
  747. }
  748. }
  749. #endif /* CONFIG_PLAT_S3C24XX */
  750. /* MFC */
  751. #ifdef CONFIG_S5P_DEV_MFC
  752. static struct resource s5p_mfc_resource[] = {
  753. [0] = DEFINE_RES_MEM(S5P_PA_MFC, SZ_64K),
  754. [1] = DEFINE_RES_IRQ(IRQ_MFC),
  755. };
  756. struct platform_device s5p_device_mfc = {
  757. .name = "s5p-mfc",
  758. .id = -1,
  759. .num_resources = ARRAY_SIZE(s5p_mfc_resource),
  760. .resource = s5p_mfc_resource,
  761. };
  762. /*
  763. * MFC hardware has 2 memory interfaces which are modelled as two separate
  764. * platform devices to let dma-mapping distinguish between them.
  765. *
  766. * MFC parent device (s5p_device_mfc) must be registered before memory
  767. * interface specific devices (s5p_device_mfc_l and s5p_device_mfc_r).
  768. */
  769. struct platform_device s5p_device_mfc_l = {
  770. .name = "s5p-mfc-l",
  771. .id = -1,
  772. .dev = {
  773. .parent = &s5p_device_mfc.dev,
  774. .dma_mask = &samsung_device_dma_mask,
  775. .coherent_dma_mask = DMA_BIT_MASK(32),
  776. },
  777. };
  778. struct platform_device s5p_device_mfc_r = {
  779. .name = "s5p-mfc-r",
  780. .id = -1,
  781. .dev = {
  782. .parent = &s5p_device_mfc.dev,
  783. .dma_mask = &samsung_device_dma_mask,
  784. .coherent_dma_mask = DMA_BIT_MASK(32),
  785. },
  786. };
  787. #endif /* CONFIG_S5P_DEV_MFC */
  788. /* MIPI CSIS */
  789. #ifdef CONFIG_S5P_DEV_CSIS0
  790. static struct resource s5p_mipi_csis0_resource[] = {
  791. [0] = DEFINE_RES_MEM(S5P_PA_MIPI_CSIS0, SZ_16K),
  792. [1] = DEFINE_RES_IRQ(IRQ_MIPI_CSIS0),
  793. };
  794. struct platform_device s5p_device_mipi_csis0 = {
  795. .name = "s5p-mipi-csis",
  796. .id = 0,
  797. .num_resources = ARRAY_SIZE(s5p_mipi_csis0_resource),
  798. .resource = s5p_mipi_csis0_resource,
  799. };
  800. #endif /* CONFIG_S5P_DEV_CSIS0 */
  801. #ifdef CONFIG_S5P_DEV_CSIS1
  802. static struct resource s5p_mipi_csis1_resource[] = {
  803. [0] = DEFINE_RES_MEM(S5P_PA_MIPI_CSIS1, SZ_16K),
  804. [1] = DEFINE_RES_IRQ(IRQ_MIPI_CSIS1),
  805. };
  806. struct platform_device s5p_device_mipi_csis1 = {
  807. .name = "s5p-mipi-csis",
  808. .id = 1,
  809. .num_resources = ARRAY_SIZE(s5p_mipi_csis1_resource),
  810. .resource = s5p_mipi_csis1_resource,
  811. };
  812. #endif
  813. /* NAND */
  814. #ifdef CONFIG_S3C_DEV_NAND
  815. static struct resource s3c_nand_resource[] = {
  816. [0] = DEFINE_RES_MEM(S3C_PA_NAND, SZ_1M),
  817. };
  818. struct platform_device s3c_device_nand = {
  819. .name = "s3c2410-nand",
  820. .id = -1,
  821. .num_resources = ARRAY_SIZE(s3c_nand_resource),
  822. .resource = s3c_nand_resource,
  823. };
  824. /*
  825. * s3c_nand_copy_set() - copy nand set data
  826. * @set: The new structure, directly copied from the old.
  827. *
  828. * Copy all the fields from the NAND set field from what is probably __initdata
  829. * to new kernel memory. The code returns 0 if the copy happened correctly or
  830. * an error code for the calling function to display.
  831. *
  832. * Note, we currently do not try and look to see if we've already copied the
  833. * data in a previous set.
  834. */
  835. static int __init s3c_nand_copy_set(struct s3c2410_nand_set *set)
  836. {
  837. void *ptr;
  838. int size;
  839. size = sizeof(struct mtd_partition) * set->nr_partitions;
  840. if (size) {
  841. ptr = kmemdup(set->partitions, size, GFP_KERNEL);
  842. set->partitions = ptr;
  843. if (!ptr)
  844. return -ENOMEM;
  845. }
  846. if (set->nr_map && set->nr_chips) {
  847. size = sizeof(int) * set->nr_chips;
  848. ptr = kmemdup(set->nr_map, size, GFP_KERNEL);
  849. set->nr_map = ptr;
  850. if (!ptr)
  851. return -ENOMEM;
  852. }
  853. if (set->ecc_layout) {
  854. ptr = kmemdup(set->ecc_layout,
  855. sizeof(struct nand_ecclayout), GFP_KERNEL);
  856. set->ecc_layout = ptr;
  857. if (!ptr)
  858. return -ENOMEM;
  859. }
  860. return 0;
  861. }
  862. void __init s3c_nand_set_platdata(struct s3c2410_platform_nand *nand)
  863. {
  864. struct s3c2410_platform_nand *npd;
  865. int size;
  866. int ret;
  867. /* note, if we get a failure in allocation, we simply drop out of the
  868. * function. If there is so little memory available at initialisation
  869. * time then there is little chance the system is going to run.
  870. */
  871. npd = s3c_set_platdata(nand, sizeof(struct s3c2410_platform_nand),
  872. &s3c_device_nand);
  873. if (!npd)
  874. return;
  875. /* now see if we need to copy any of the nand set data */
  876. size = sizeof(struct s3c2410_nand_set) * npd->nr_sets;
  877. if (size) {
  878. struct s3c2410_nand_set *from = npd->sets;
  879. struct s3c2410_nand_set *to;
  880. int i;
  881. to = kmemdup(from, size, GFP_KERNEL);
  882. npd->sets = to; /* set, even if we failed */
  883. if (!to) {
  884. printk(KERN_ERR "%s: no memory for sets\n", __func__);
  885. return;
  886. }
  887. for (i = 0; i < npd->nr_sets; i++) {
  888. ret = s3c_nand_copy_set(to);
  889. if (ret) {
  890. printk(KERN_ERR "%s: failed to copy set %d\n",
  891. __func__, i);
  892. return;
  893. }
  894. to++;
  895. }
  896. }
  897. }
  898. #endif /* CONFIG_S3C_DEV_NAND */
  899. /* ONENAND */
  900. #ifdef CONFIG_S3C_DEV_ONENAND
  901. static struct resource s3c_onenand_resources[] = {
  902. [0] = DEFINE_RES_MEM(S3C_PA_ONENAND, SZ_1K),
  903. [1] = DEFINE_RES_MEM(S3C_PA_ONENAND_BUF, S3C_SZ_ONENAND_BUF),
  904. [2] = DEFINE_RES_IRQ(IRQ_ONENAND),
  905. };
  906. struct platform_device s3c_device_onenand = {
  907. .name = "samsung-onenand",
  908. .id = 0,
  909. .num_resources = ARRAY_SIZE(s3c_onenand_resources),
  910. .resource = s3c_onenand_resources,
  911. };
  912. #endif /* CONFIG_S3C_DEV_ONENAND */
  913. #ifdef CONFIG_S3C64XX_DEV_ONENAND1
  914. static struct resource s3c64xx_onenand1_resources[] = {
  915. [0] = DEFINE_RES_MEM(S3C64XX_PA_ONENAND1, SZ_1K),
  916. [1] = DEFINE_RES_MEM(S3C64XX_PA_ONENAND1_BUF, S3C64XX_SZ_ONENAND1_BUF),
  917. [2] = DEFINE_RES_IRQ(IRQ_ONENAND1),
  918. };
  919. struct platform_device s3c64xx_device_onenand1 = {
  920. .name = "samsung-onenand",
  921. .id = 1,
  922. .num_resources = ARRAY_SIZE(s3c64xx_onenand1_resources),
  923. .resource = s3c64xx_onenand1_resources,
  924. };
  925. void __init s3c64xx_onenand1_set_platdata(struct onenand_platform_data *pdata)
  926. {
  927. s3c_set_platdata(pdata, sizeof(struct onenand_platform_data),
  928. &s3c64xx_device_onenand1);
  929. }
  930. #endif /* CONFIG_S3C64XX_DEV_ONENAND1 */
  931. #ifdef CONFIG_S5P_DEV_ONENAND
  932. static struct resource s5p_onenand_resources[] = {
  933. [0] = DEFINE_RES_MEM(S5P_PA_ONENAND, SZ_128K),
  934. [1] = DEFINE_RES_MEM(S5P_PA_ONENAND_DMA, SZ_8K),
  935. [2] = DEFINE_RES_IRQ(IRQ_ONENAND_AUDI),
  936. };
  937. struct platform_device s5p_device_onenand = {
  938. .name = "s5pc110-onenand",
  939. .id = -1,
  940. .num_resources = ARRAY_SIZE(s5p_onenand_resources),
  941. .resource = s5p_onenand_resources,
  942. };
  943. #endif /* CONFIG_S5P_DEV_ONENAND */
  944. /* PMU */
  945. #ifdef CONFIG_PLAT_S5P
  946. static struct resource s5p_pmu_resource[] = {
  947. DEFINE_RES_IRQ(IRQ_PMU)
  948. };
  949. static struct platform_device s5p_device_pmu = {
  950. .name = "arm-pmu",
  951. .id = ARM_PMU_DEVICE_CPU,
  952. .num_resources = ARRAY_SIZE(s5p_pmu_resource),
  953. .resource = s5p_pmu_resource,
  954. };
  955. static int __init s5p_pmu_init(void)
  956. {
  957. platform_device_register(&s5p_device_pmu);
  958. return 0;
  959. }
  960. arch_initcall(s5p_pmu_init);
  961. #endif /* CONFIG_PLAT_S5P */
  962. /* PWM Timer */
  963. #ifdef CONFIG_SAMSUNG_DEV_PWM
  964. #define TIMER_RESOURCE_SIZE (1)
  965. #define TIMER_RESOURCE(_tmr, _irq) \
  966. (struct resource [TIMER_RESOURCE_SIZE]) { \
  967. [0] = { \
  968. .start = _irq, \
  969. .end = _irq, \
  970. .flags = IORESOURCE_IRQ \
  971. } \
  972. }
  973. #define DEFINE_S3C_TIMER(_tmr_no, _irq) \
  974. .name = "s3c24xx-pwm", \
  975. .id = _tmr_no, \
  976. .num_resources = TIMER_RESOURCE_SIZE, \
  977. .resource = TIMER_RESOURCE(_tmr_no, _irq), \
  978. /*
  979. * since we already have an static mapping for the timer,
  980. * we do not bother setting any IO resource for the base.
  981. */
  982. struct platform_device s3c_device_timer[] = {
  983. [0] = { DEFINE_S3C_TIMER(0, IRQ_TIMER0) },
  984. [1] = { DEFINE_S3C_TIMER(1, IRQ_TIMER1) },
  985. [2] = { DEFINE_S3C_TIMER(2, IRQ_TIMER2) },
  986. [3] = { DEFINE_S3C_TIMER(3, IRQ_TIMER3) },
  987. [4] = { DEFINE_S3C_TIMER(4, IRQ_TIMER4) },
  988. };
  989. #endif /* CONFIG_SAMSUNG_DEV_PWM */
  990. /* RTC */
  991. #ifdef CONFIG_PLAT_S3C24XX
  992. static struct resource s3c_rtc_resource[] = {
  993. [0] = DEFINE_RES_MEM(S3C24XX_PA_RTC, SZ_256),
  994. [1] = DEFINE_RES_IRQ(IRQ_RTC),
  995. [2] = DEFINE_RES_IRQ(IRQ_TICK),
  996. };
  997. struct platform_device s3c_device_rtc = {
  998. .name = "s3c2410-rtc",
  999. .id = -1,
  1000. .num_resources = ARRAY_SIZE(s3c_rtc_resource),
  1001. .resource = s3c_rtc_resource,
  1002. };
  1003. #endif /* CONFIG_PLAT_S3C24XX */
  1004. #ifdef CONFIG_S3C_DEV_RTC
  1005. static struct resource s3c_rtc_resource[] = {
  1006. [0] = DEFINE_RES_MEM(S3C_PA_RTC, SZ_256),
  1007. [1] = DEFINE_RES_IRQ(IRQ_RTC_ALARM),
  1008. [2] = DEFINE_RES_IRQ(IRQ_RTC_TIC),
  1009. };
  1010. struct platform_device s3c_device_rtc = {
  1011. .name = "s3c64xx-rtc",
  1012. .id = -1,
  1013. .num_resources = ARRAY_SIZE(s3c_rtc_resource),
  1014. .resource = s3c_rtc_resource,
  1015. };
  1016. #endif /* CONFIG_S3C_DEV_RTC */
  1017. /* SDI */
  1018. #ifdef CONFIG_PLAT_S3C24XX
  1019. static struct resource s3c_sdi_resource[] = {
  1020. [0] = DEFINE_RES_MEM(S3C24XX_PA_SDI, S3C24XX_SZ_SDI),
  1021. [1] = DEFINE_RES_IRQ(IRQ_SDI),
  1022. };
  1023. struct platform_device s3c_device_sdi = {
  1024. .name = "s3c2410-sdi",
  1025. .id = -1,
  1026. .num_resources = ARRAY_SIZE(s3c_sdi_resource),
  1027. .resource = s3c_sdi_resource,
  1028. };
  1029. void __init s3c24xx_mci_set_platdata(struct s3c24xx_mci_pdata *pdata)
  1030. {
  1031. s3c_set_platdata(pdata, sizeof(struct s3c24xx_mci_pdata),
  1032. &s3c_device_sdi);
  1033. }
  1034. #endif /* CONFIG_PLAT_S3C24XX */
  1035. /* SPI */
  1036. #ifdef CONFIG_PLAT_S3C24XX
  1037. static struct resource s3c_spi0_resource[] = {
  1038. [0] = DEFINE_RES_MEM(S3C24XX_PA_SPI, SZ_32),
  1039. [1] = DEFINE_RES_IRQ(IRQ_SPI0),
  1040. };
  1041. struct platform_device s3c_device_spi0 = {
  1042. .name = "s3c2410-spi",
  1043. .id = 0,
  1044. .num_resources = ARRAY_SIZE(s3c_spi0_resource),
  1045. .resource = s3c_spi0_resource,
  1046. .dev = {
  1047. .dma_mask = &samsung_device_dma_mask,
  1048. .coherent_dma_mask = DMA_BIT_MASK(32),
  1049. }
  1050. };
  1051. static struct resource s3c_spi1_resource[] = {
  1052. [0] = DEFINE_RES_MEM(S3C24XX_PA_SPI1, SZ_32),
  1053. [1] = DEFINE_RES_IRQ(IRQ_SPI1),
  1054. };
  1055. struct platform_device s3c_device_spi1 = {
  1056. .name = "s3c2410-spi",
  1057. .id = 1,
  1058. .num_resources = ARRAY_SIZE(s3c_spi1_resource),
  1059. .resource = s3c_spi1_resource,
  1060. .dev = {
  1061. .dma_mask = &samsung_device_dma_mask,
  1062. .coherent_dma_mask = DMA_BIT_MASK(32),
  1063. }
  1064. };
  1065. #endif /* CONFIG_PLAT_S3C24XX */
  1066. /* Touchscreen */
  1067. #ifdef CONFIG_PLAT_S3C24XX
  1068. static struct resource s3c_ts_resource[] = {
  1069. [0] = DEFINE_RES_MEM(S3C24XX_PA_ADC, S3C24XX_SZ_ADC),
  1070. [1] = DEFINE_RES_IRQ(IRQ_TC),
  1071. };
  1072. struct platform_device s3c_device_ts = {
  1073. .name = "s3c2410-ts",
  1074. .id = -1,
  1075. .dev.parent = &s3c_device_adc.dev,
  1076. .num_resources = ARRAY_SIZE(s3c_ts_resource),
  1077. .resource = s3c_ts_resource,
  1078. };
  1079. void __init s3c24xx_ts_set_platdata(struct s3c2410_ts_mach_info *hard_s3c2410ts_info)
  1080. {
  1081. s3c_set_platdata(hard_s3c2410ts_info,
  1082. sizeof(struct s3c2410_ts_mach_info), &s3c_device_ts);
  1083. }
  1084. #endif /* CONFIG_PLAT_S3C24XX */
  1085. #ifdef CONFIG_SAMSUNG_DEV_TS
  1086. static struct resource s3c_ts_resource[] = {
  1087. [0] = DEFINE_RES_MEM(SAMSUNG_PA_ADC, SZ_256),
  1088. [1] = DEFINE_RES_IRQ(IRQ_TC),
  1089. };
  1090. static struct s3c2410_ts_mach_info default_ts_data __initdata = {
  1091. .delay = 10000,
  1092. .presc = 49,
  1093. .oversampling_shift = 2,
  1094. };
  1095. struct platform_device s3c_device_ts = {
  1096. .name = "s3c64xx-ts",
  1097. .id = -1,
  1098. .num_resources = ARRAY_SIZE(s3c_ts_resource),
  1099. .resource = s3c_ts_resource,
  1100. };
  1101. void __init s3c24xx_ts_set_platdata(struct s3c2410_ts_mach_info *pd)
  1102. {
  1103. if (!pd)
  1104. pd = &default_ts_data;
  1105. s3c_set_platdata(pd, sizeof(struct s3c2410_ts_mach_info),
  1106. &s3c_device_ts);
  1107. }
  1108. #endif /* CONFIG_SAMSUNG_DEV_TS */
  1109. /* TV */
  1110. #ifdef CONFIG_S5P_DEV_TV
  1111. static struct resource s5p_hdmi_resources[] = {
  1112. [0] = DEFINE_RES_MEM(S5P_PA_HDMI, SZ_1M),
  1113. [1] = DEFINE_RES_IRQ(IRQ_HDMI),
  1114. };
  1115. struct platform_device s5p_device_hdmi = {
  1116. .name = "s5p-hdmi",
  1117. .id = -1,
  1118. .num_resources = ARRAY_SIZE(s5p_hdmi_resources),
  1119. .resource = s5p_hdmi_resources,
  1120. };
  1121. static struct resource s5p_sdo_resources[] = {
  1122. [0] = DEFINE_RES_MEM(S5P_PA_SDO, SZ_64K),
  1123. [1] = DEFINE_RES_IRQ(IRQ_SDO),
  1124. };
  1125. struct platform_device s5p_device_sdo = {
  1126. .name = "s5p-sdo",
  1127. .id = -1,
  1128. .num_resources = ARRAY_SIZE(s5p_sdo_resources),
  1129. .resource = s5p_sdo_resources,
  1130. };
  1131. static struct resource s5p_mixer_resources[] = {
  1132. [0] = DEFINE_RES_MEM_NAMED(S5P_PA_MIXER, SZ_64K, "mxr"),
  1133. [1] = DEFINE_RES_MEM_NAMED(S5P_PA_VP, SZ_64K, "vp"),
  1134. [2] = DEFINE_RES_IRQ_NAMED(IRQ_MIXER, "irq"),
  1135. };
  1136. struct platform_device s5p_device_mixer = {
  1137. .name = "s5p-mixer",
  1138. .id = -1,
  1139. .num_resources = ARRAY_SIZE(s5p_mixer_resources),
  1140. .resource = s5p_mixer_resources,
  1141. .dev = {
  1142. .dma_mask = &samsung_device_dma_mask,
  1143. .coherent_dma_mask = DMA_BIT_MASK(32),
  1144. }
  1145. };
  1146. #endif /* CONFIG_S5P_DEV_TV */
  1147. /* USB */
  1148. #ifdef CONFIG_S3C_DEV_USB_HOST
  1149. static struct resource s3c_usb_resource[] = {
  1150. [0] = DEFINE_RES_MEM(S3C_PA_USBHOST, SZ_256),
  1151. [1] = DEFINE_RES_IRQ(IRQ_USBH),
  1152. };
  1153. struct platform_device s3c_device_ohci = {
  1154. .name = "s3c2410-ohci",
  1155. .id = -1,
  1156. .num_resources = ARRAY_SIZE(s3c_usb_resource),
  1157. .resource = s3c_usb_resource,
  1158. .dev = {
  1159. .dma_mask = &samsung_device_dma_mask,
  1160. .coherent_dma_mask = DMA_BIT_MASK(32),
  1161. }
  1162. };
  1163. /*
  1164. * s3c_ohci_set_platdata - initialise OHCI device platform data
  1165. * @info: The platform data.
  1166. *
  1167. * This call copies the @info passed in and sets the device .platform_data
  1168. * field to that copy. The @info is copied so that the original can be marked
  1169. * __initdata.
  1170. */
  1171. void __init s3c_ohci_set_platdata(struct s3c2410_hcd_info *info)
  1172. {
  1173. s3c_set_platdata(info, sizeof(struct s3c2410_hcd_info),
  1174. &s3c_device_ohci);
  1175. }
  1176. #endif /* CONFIG_S3C_DEV_USB_HOST */
  1177. /* USB Device (Gadget) */
  1178. #ifdef CONFIG_PLAT_S3C24XX
  1179. static struct resource s3c_usbgadget_resource[] = {
  1180. [0] = DEFINE_RES_MEM(S3C24XX_PA_USBDEV, S3C24XX_SZ_USBDEV),
  1181. [1] = DEFINE_RES_IRQ(IRQ_USBD),
  1182. };
  1183. struct platform_device s3c_device_usbgadget = {
  1184. .name = "s3c2410-usbgadget",
  1185. .id = -1,
  1186. .num_resources = ARRAY_SIZE(s3c_usbgadget_resource),
  1187. .resource = s3c_usbgadget_resource,
  1188. };
  1189. void __init s3c24xx_udc_set_platdata(struct s3c2410_udc_mach_info *pd)
  1190. {
  1191. s3c_set_platdata(pd, sizeof(*pd), &s3c_device_usbgadget);
  1192. }
  1193. #endif /* CONFIG_PLAT_S3C24XX */
  1194. /* USB EHCI Host Controller */
  1195. #ifdef CONFIG_S5P_DEV_USB_EHCI
  1196. static struct resource s5p_ehci_resource[] = {
  1197. [0] = DEFINE_RES_MEM(S5P_PA_EHCI, SZ_256),
  1198. [1] = DEFINE_RES_IRQ(IRQ_USB_HOST),
  1199. };
  1200. struct platform_device s5p_device_ehci = {
  1201. .name = "s5p-ehci",
  1202. .id = -1,
  1203. .num_resources = ARRAY_SIZE(s5p_ehci_resource),
  1204. .resource = s5p_ehci_resource,
  1205. .dev = {
  1206. .dma_mask = &samsung_device_dma_mask,
  1207. .coherent_dma_mask = DMA_BIT_MASK(32),
  1208. }
  1209. };
  1210. void __init s5p_ehci_set_platdata(struct s5p_ehci_platdata *pd)
  1211. {
  1212. struct s5p_ehci_platdata *npd;
  1213. npd = s3c_set_platdata(pd, sizeof(struct s5p_ehci_platdata),
  1214. &s5p_device_ehci);
  1215. if (!npd->phy_init)
  1216. npd->phy_init = s5p_usb_phy_init;
  1217. if (!npd->phy_exit)
  1218. npd->phy_exit = s5p_usb_phy_exit;
  1219. }
  1220. #endif /* CONFIG_S5P_DEV_USB_EHCI */
  1221. /* USB HSOTG */
  1222. #ifdef CONFIG_S3C_DEV_USB_HSOTG
  1223. static struct resource s3c_usb_hsotg_resources[] = {
  1224. [0] = DEFINE_RES_MEM(S3C_PA_USB_HSOTG, SZ_128K),
  1225. [1] = DEFINE_RES_IRQ(IRQ_OTG),
  1226. };
  1227. struct platform_device s3c_device_usb_hsotg = {
  1228. .name = "s3c-hsotg",
  1229. .id = -1,
  1230. .num_resources = ARRAY_SIZE(s3c_usb_hsotg_resources),
  1231. .resource = s3c_usb_hsotg_resources,
  1232. .dev = {
  1233. .dma_mask = &samsung_device_dma_mask,
  1234. .coherent_dma_mask = DMA_BIT_MASK(32),
  1235. },
  1236. };
  1237. void __init s3c_hsotg_set_platdata(struct s3c_hsotg_plat *pd)
  1238. {
  1239. struct s3c_hsotg_plat *npd;
  1240. npd = s3c_set_platdata(pd, sizeof(struct s3c_hsotg_plat),
  1241. &s3c_device_usb_hsotg);
  1242. if (!npd->phy_init)
  1243. npd->phy_init = s5p_usb_phy_init;
  1244. if (!npd->phy_exit)
  1245. npd->phy_exit = s5p_usb_phy_exit;
  1246. }
  1247. #endif /* CONFIG_S3C_DEV_USB_HSOTG */
  1248. /* USB High Spped 2.0 Device (Gadget) */
  1249. #ifdef CONFIG_PLAT_S3C24XX
  1250. static struct resource s3c_hsudc_resource[] = {
  1251. [0] = DEFINE_RES_MEM(S3C2416_PA_HSUDC, S3C2416_SZ_HSUDC),
  1252. [1] = DEFINE_RES_IRQ(IRQ_USBD),
  1253. };
  1254. struct platform_device s3c_device_usb_hsudc = {
  1255. .name = "s3c-hsudc",
  1256. .id = -1,
  1257. .num_resources = ARRAY_SIZE(s3c_hsudc_resource),
  1258. .resource = s3c_hsudc_resource,
  1259. .dev = {
  1260. .dma_mask = &samsung_device_dma_mask,
  1261. .coherent_dma_mask = DMA_BIT_MASK(32),
  1262. },
  1263. };
  1264. void __init s3c24xx_hsudc_set_platdata(struct s3c24xx_hsudc_platdata *pd)
  1265. {
  1266. s3c_set_platdata(pd, sizeof(*pd), &s3c_device_usb_hsudc);
  1267. }
  1268. #endif /* CONFIG_PLAT_S3C24XX */
  1269. /* WDT */
  1270. #ifdef CONFIG_S3C_DEV_WDT
  1271. static struct resource s3c_wdt_resource[] = {
  1272. [0] = DEFINE_RES_MEM(S3C_PA_WDT, SZ_1K),
  1273. [1] = DEFINE_RES_IRQ(IRQ_WDT),
  1274. };
  1275. struct platform_device s3c_device_wdt = {
  1276. .name = "s3c2410-wdt",
  1277. .id = -1,
  1278. .num_resources = ARRAY_SIZE(s3c_wdt_resource),
  1279. .resource = s3c_wdt_resource,
  1280. };
  1281. #endif /* CONFIG_S3C_DEV_WDT */
  1282. #ifdef CONFIG_S3C64XX_DEV_SPI0
  1283. static struct resource s3c64xx_spi0_resource[] = {
  1284. [0] = DEFINE_RES_MEM(S3C_PA_SPI0, SZ_256),
  1285. [1] = DEFINE_RES_DMA(DMACH_SPI0_TX),
  1286. [2] = DEFINE_RES_DMA(DMACH_SPI0_RX),
  1287. [3] = DEFINE_RES_IRQ(IRQ_SPI0),
  1288. };
  1289. struct platform_device s3c64xx_device_spi0 = {
  1290. .name = "s3c6410-spi",
  1291. .id = 0,
  1292. .num_resources = ARRAY_SIZE(s3c64xx_spi0_resource),
  1293. .resource = s3c64xx_spi0_resource,
  1294. .dev = {
  1295. .dma_mask = &samsung_device_dma_mask,
  1296. .coherent_dma_mask = DMA_BIT_MASK(32),
  1297. },
  1298. };
  1299. void __init s3c64xx_spi0_set_platdata(int (*cfg_gpio)(void), int src_clk_nr,
  1300. int num_cs)
  1301. {
  1302. struct s3c64xx_spi_info pd;
  1303. /* Reject invalid configuration */
  1304. if (!num_cs || src_clk_nr < 0) {
  1305. pr_err("%s: Invalid SPI configuration\n", __func__);
  1306. return;
  1307. }
  1308. pd.num_cs = num_cs;
  1309. pd.src_clk_nr = src_clk_nr;
  1310. pd.cfg_gpio = (cfg_gpio) ? cfg_gpio : s3c64xx_spi0_cfg_gpio;
  1311. s3c_set_platdata(&pd, sizeof(pd), &s3c64xx_device_spi0);
  1312. }
  1313. #endif /* CONFIG_S3C64XX_DEV_SPI0 */
  1314. #ifdef CONFIG_S3C64XX_DEV_SPI1
  1315. static struct resource s3c64xx_spi1_resource[] = {
  1316. [0] = DEFINE_RES_MEM(S3C_PA_SPI1, SZ_256),
  1317. [1] = DEFINE_RES_DMA(DMACH_SPI1_TX),
  1318. [2] = DEFINE_RES_DMA(DMACH_SPI1_RX),
  1319. [3] = DEFINE_RES_IRQ(IRQ_SPI1),
  1320. };
  1321. struct platform_device s3c64xx_device_spi1 = {
  1322. .name = "s3c6410-spi",
  1323. .id = 1,
  1324. .num_resources = ARRAY_SIZE(s3c64xx_spi1_resource),
  1325. .resource = s3c64xx_spi1_resource,
  1326. .dev = {
  1327. .dma_mask = &samsung_device_dma_mask,
  1328. .coherent_dma_mask = DMA_BIT_MASK(32),
  1329. },
  1330. };
  1331. void __init s3c64xx_spi1_set_platdata(int (*cfg_gpio)(void), int src_clk_nr,
  1332. int num_cs)
  1333. {
  1334. /* Reject invalid configuration */
  1335. if (!num_cs || src_clk_nr < 0) {
  1336. pr_err("%s: Invalid SPI configuration\n", __func__);
  1337. return;
  1338. }
  1339. pd.num_cs = num_cs;
  1340. pd.src_clk_nr = src_clk_nr;
  1341. pd.cfg_gpio = (cfg_gpio) ? cfg_gpio : s3c64xx_spi1_cfg_gpio;
  1342. s3c_set_platdata(&pd, sizeof(pd), &s3c64xx_device_spi1);
  1343. }
  1344. #endif /* CONFIG_S3C64XX_DEV_SPI1 */
  1345. #ifdef CONFIG_S3C64XX_DEV_SPI2
  1346. static struct resource s3c64xx_spi2_resource[] = {
  1347. [0] = DEFINE_RES_MEM(S3C_PA_SPI2, SZ_256),
  1348. [1] = DEFINE_RES_DMA(DMACH_SPI2_TX),
  1349. [2] = DEFINE_RES_DMA(DMACH_SPI2_RX),
  1350. [3] = DEFINE_RES_IRQ(IRQ_SPI2),
  1351. };
  1352. struct platform_device s3c64xx_device_spi2 = {
  1353. .name = "s3c6410-spi",
  1354. .id = 2,
  1355. .num_resources = ARRAY_SIZE(s3c64xx_spi2_resource),
  1356. .resource = s3c64xx_spi2_resource,
  1357. .dev = {
  1358. .dma_mask = &samsung_device_dma_mask,
  1359. .coherent_dma_mask = DMA_BIT_MASK(32),
  1360. },
  1361. };
  1362. void __init s3c64xx_spi2_set_platdata(int (*cfg_gpio)(void), int src_clk_nr,
  1363. int num_cs)
  1364. {
  1365. struct s3c64xx_spi_info pd;
  1366. /* Reject invalid configuration */
  1367. if (!num_cs || src_clk_nr < 0) {
  1368. pr_err("%s: Invalid SPI configuration\n", __func__);
  1369. return;
  1370. }
  1371. pd.num_cs = num_cs;
  1372. pd.src_clk_nr = src_clk_nr;
  1373. pd.cfg_gpio = (cfg_gpio) ? cfg_gpio : s3c64xx_spi2_cfg_gpio;
  1374. s3c_set_platdata(&pd, sizeof(pd), &s3c64xx_device_spi2);
  1375. }
  1376. #endif /* CONFIG_S3C64XX_DEV_SPI2 */