qla_dbg.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2005 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. static inline void
  10. qla2xxx_prep_dump(scsi_qla_host_t *ha, struct qla2xxx_fw_dump *fw_dump)
  11. {
  12. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  13. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  14. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  15. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  16. fw_dump->vendor = htonl(ha->pdev->vendor);
  17. fw_dump->device = htonl(ha->pdev->device);
  18. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  19. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  20. }
  21. static inline void *
  22. qla2xxx_copy_queues(scsi_qla_host_t *ha, void *ptr)
  23. {
  24. /* Request queue. */
  25. memcpy(ptr, ha->request_ring, ha->request_q_length *
  26. sizeof(request_t));
  27. /* Response queue. */
  28. ptr += ha->request_q_length * sizeof(request_t);
  29. memcpy(ptr, ha->response_ring, ha->response_q_length *
  30. sizeof(response_t));
  31. return ptr + (ha->response_q_length * sizeof(response_t));
  32. }
  33. static int
  34. qla24xx_dump_memory(scsi_qla_host_t *ha, uint32_t *code_ram,
  35. uint32_t cram_size, uint32_t *ext_mem, void **nxt)
  36. {
  37. int rval;
  38. uint32_t cnt, stat, timer, risc_address, ext_mem_cnt;
  39. uint16_t mb[4];
  40. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  41. rval = QLA_SUCCESS;
  42. risc_address = ext_mem_cnt = 0;
  43. memset(mb, 0, sizeof(mb));
  44. /* Code RAM. */
  45. risc_address = 0x20000;
  46. WRT_REG_WORD(&reg->mailbox0, MBC_READ_RAM_EXTENDED);
  47. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  48. for (cnt = 0; cnt < cram_size / 4 && rval == QLA_SUCCESS;
  49. cnt++, risc_address++) {
  50. WRT_REG_WORD(&reg->mailbox1, LSW(risc_address));
  51. WRT_REG_WORD(&reg->mailbox8, MSW(risc_address));
  52. RD_REG_WORD(&reg->mailbox8);
  53. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  54. for (timer = 6000000; timer; timer--) {
  55. /* Check for pending interrupts. */
  56. stat = RD_REG_DWORD(&reg->host_status);
  57. if (stat & HSRX_RISC_INT) {
  58. stat &= 0xff;
  59. if (stat == 0x1 || stat == 0x2 ||
  60. stat == 0x10 || stat == 0x11) {
  61. set_bit(MBX_INTERRUPT,
  62. &ha->mbx_cmd_flags);
  63. mb[0] = RD_REG_WORD(&reg->mailbox0);
  64. mb[2] = RD_REG_WORD(&reg->mailbox2);
  65. mb[3] = RD_REG_WORD(&reg->mailbox3);
  66. WRT_REG_DWORD(&reg->hccr,
  67. HCCRX_CLR_RISC_INT);
  68. RD_REG_DWORD(&reg->hccr);
  69. break;
  70. }
  71. /* Clear this intr; it wasn't a mailbox intr */
  72. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  73. RD_REG_DWORD(&reg->hccr);
  74. }
  75. udelay(5);
  76. }
  77. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  78. rval = mb[0] & MBS_MASK;
  79. code_ram[cnt] = htonl((mb[3] << 16) | mb[2]);
  80. } else {
  81. rval = QLA_FUNCTION_FAILED;
  82. }
  83. }
  84. if (rval == QLA_SUCCESS) {
  85. /* External Memory. */
  86. risc_address = 0x100000;
  87. ext_mem_cnt = ha->fw_memory_size - 0x100000 + 1;
  88. WRT_REG_WORD(&reg->mailbox0, MBC_READ_RAM_EXTENDED);
  89. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  90. }
  91. for (cnt = 0; cnt < ext_mem_cnt && rval == QLA_SUCCESS;
  92. cnt++, risc_address++) {
  93. WRT_REG_WORD(&reg->mailbox1, LSW(risc_address));
  94. WRT_REG_WORD(&reg->mailbox8, MSW(risc_address));
  95. RD_REG_WORD(&reg->mailbox8);
  96. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  97. for (timer = 6000000; timer; timer--) {
  98. /* Check for pending interrupts. */
  99. stat = RD_REG_DWORD(&reg->host_status);
  100. if (stat & HSRX_RISC_INT) {
  101. stat &= 0xff;
  102. if (stat == 0x1 || stat == 0x2 ||
  103. stat == 0x10 || stat == 0x11) {
  104. set_bit(MBX_INTERRUPT,
  105. &ha->mbx_cmd_flags);
  106. mb[0] = RD_REG_WORD(&reg->mailbox0);
  107. mb[2] = RD_REG_WORD(&reg->mailbox2);
  108. mb[3] = RD_REG_WORD(&reg->mailbox3);
  109. WRT_REG_DWORD(&reg->hccr,
  110. HCCRX_CLR_RISC_INT);
  111. RD_REG_DWORD(&reg->hccr);
  112. break;
  113. }
  114. /* Clear this intr; it wasn't a mailbox intr */
  115. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  116. RD_REG_DWORD(&reg->hccr);
  117. }
  118. udelay(5);
  119. }
  120. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  121. rval = mb[0] & MBS_MASK;
  122. ext_mem[cnt] = htonl((mb[3] << 16) | mb[2]);
  123. } else {
  124. rval = QLA_FUNCTION_FAILED;
  125. }
  126. }
  127. *nxt = rval == QLA_SUCCESS ? &ext_mem[cnt]: NULL;
  128. return rval;
  129. }
  130. static uint32_t *
  131. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  132. uint32_t count, uint32_t *buf)
  133. {
  134. uint32_t __iomem *dmp_reg;
  135. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  136. dmp_reg = &reg->iobase_window;
  137. while (count--)
  138. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  139. return buf;
  140. }
  141. static inline int
  142. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  143. {
  144. int rval = QLA_SUCCESS;
  145. uint32_t cnt;
  146. if (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE)
  147. return rval;
  148. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  149. for (cnt = 30000; (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE) == 0 &&
  150. rval == QLA_SUCCESS; cnt--) {
  151. if (cnt)
  152. udelay(100);
  153. else
  154. rval = QLA_FUNCTION_TIMEOUT;
  155. }
  156. return rval;
  157. }
  158. static int
  159. qla24xx_soft_reset(scsi_qla_host_t *ha)
  160. {
  161. int rval = QLA_SUCCESS;
  162. uint32_t cnt;
  163. uint16_t mb0, wd;
  164. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  165. /* Reset RISC. */
  166. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  167. for (cnt = 0; cnt < 30000; cnt++) {
  168. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  169. break;
  170. udelay(10);
  171. }
  172. WRT_REG_DWORD(&reg->ctrl_status,
  173. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  174. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  175. udelay(100);
  176. /* Wait for firmware to complete NVRAM accesses. */
  177. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  178. for (cnt = 10000 ; cnt && mb0; cnt--) {
  179. udelay(5);
  180. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  181. barrier();
  182. }
  183. /* Wait for soft-reset to complete. */
  184. for (cnt = 0; cnt < 30000; cnt++) {
  185. if ((RD_REG_DWORD(&reg->ctrl_status) &
  186. CSRX_ISP_SOFT_RESET) == 0)
  187. break;
  188. udelay(10);
  189. }
  190. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  191. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  192. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  193. rval == QLA_SUCCESS; cnt--) {
  194. if (cnt)
  195. udelay(100);
  196. else
  197. rval = QLA_FUNCTION_TIMEOUT;
  198. }
  199. return rval;
  200. }
  201. static inline void
  202. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  203. uint16_t *buf)
  204. {
  205. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  206. while (count--)
  207. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  208. }
  209. /**
  210. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  211. * @ha: HA context
  212. * @hardware_locked: Called with the hardware_lock
  213. */
  214. void
  215. qla2300_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  216. {
  217. int rval;
  218. uint32_t cnt, timer;
  219. uint32_t risc_address;
  220. uint16_t mb0, mb2;
  221. uint32_t stat;
  222. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  223. uint16_t __iomem *dmp_reg;
  224. unsigned long flags;
  225. struct qla2300_fw_dump *fw;
  226. uint32_t data_ram_cnt;
  227. risc_address = data_ram_cnt = 0;
  228. mb0 = mb2 = 0;
  229. flags = 0;
  230. if (!hardware_locked)
  231. spin_lock_irqsave(&ha->hardware_lock, flags);
  232. if (!ha->fw_dump) {
  233. qla_printk(KERN_WARNING, ha,
  234. "No buffer available for dump!!!\n");
  235. goto qla2300_fw_dump_failed;
  236. }
  237. if (ha->fw_dumped) {
  238. qla_printk(KERN_WARNING, ha,
  239. "Firmware has been previously dumped (%p) -- ignoring "
  240. "request...\n", ha->fw_dump);
  241. goto qla2300_fw_dump_failed;
  242. }
  243. fw = &ha->fw_dump->isp.isp23;
  244. qla2xxx_prep_dump(ha, ha->fw_dump);
  245. rval = QLA_SUCCESS;
  246. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  247. /* Pause RISC. */
  248. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  249. if (IS_QLA2300(ha)) {
  250. for (cnt = 30000;
  251. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  252. rval == QLA_SUCCESS; cnt--) {
  253. if (cnt)
  254. udelay(100);
  255. else
  256. rval = QLA_FUNCTION_TIMEOUT;
  257. }
  258. } else {
  259. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  260. udelay(10);
  261. }
  262. if (rval == QLA_SUCCESS) {
  263. dmp_reg = &reg->flash_address;
  264. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  265. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  266. dmp_reg = &reg->u.isp2300.req_q_in;
  267. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  268. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  269. dmp_reg = &reg->u.isp2300.mailbox0;
  270. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  271. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  272. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  273. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  274. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  275. qla2xxx_read_window(reg, 48, fw->dma_reg);
  276. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  277. dmp_reg = &reg->risc_hw;
  278. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  279. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  280. WRT_REG_WORD(&reg->pcr, 0x2000);
  281. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  282. WRT_REG_WORD(&reg->pcr, 0x2200);
  283. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  284. WRT_REG_WORD(&reg->pcr, 0x2400);
  285. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  286. WRT_REG_WORD(&reg->pcr, 0x2600);
  287. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  288. WRT_REG_WORD(&reg->pcr, 0x2800);
  289. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  290. WRT_REG_WORD(&reg->pcr, 0x2A00);
  291. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  292. WRT_REG_WORD(&reg->pcr, 0x2C00);
  293. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  294. WRT_REG_WORD(&reg->pcr, 0x2E00);
  295. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  296. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  297. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  298. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  299. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  300. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  301. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  302. /* Reset RISC. */
  303. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  304. for (cnt = 0; cnt < 30000; cnt++) {
  305. if ((RD_REG_WORD(&reg->ctrl_status) &
  306. CSR_ISP_SOFT_RESET) == 0)
  307. break;
  308. udelay(10);
  309. }
  310. }
  311. if (!IS_QLA2300(ha)) {
  312. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  313. rval == QLA_SUCCESS; cnt--) {
  314. if (cnt)
  315. udelay(100);
  316. else
  317. rval = QLA_FUNCTION_TIMEOUT;
  318. }
  319. }
  320. if (rval == QLA_SUCCESS) {
  321. /* Get RISC SRAM. */
  322. risc_address = 0x800;
  323. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  324. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  325. }
  326. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  327. cnt++, risc_address++) {
  328. WRT_MAILBOX_REG(ha, reg, 1, (uint16_t)risc_address);
  329. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  330. for (timer = 6000000; timer; timer--) {
  331. /* Check for pending interrupts. */
  332. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  333. if (stat & HSR_RISC_INT) {
  334. stat &= 0xff;
  335. if (stat == 0x1 || stat == 0x2) {
  336. set_bit(MBX_INTERRUPT,
  337. &ha->mbx_cmd_flags);
  338. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  339. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  340. /* Release mailbox registers. */
  341. WRT_REG_WORD(&reg->semaphore, 0);
  342. WRT_REG_WORD(&reg->hccr,
  343. HCCR_CLR_RISC_INT);
  344. RD_REG_WORD(&reg->hccr);
  345. break;
  346. } else if (stat == 0x10 || stat == 0x11) {
  347. set_bit(MBX_INTERRUPT,
  348. &ha->mbx_cmd_flags);
  349. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  350. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  351. WRT_REG_WORD(&reg->hccr,
  352. HCCR_CLR_RISC_INT);
  353. RD_REG_WORD(&reg->hccr);
  354. break;
  355. }
  356. /* clear this intr; it wasn't a mailbox intr */
  357. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  358. RD_REG_WORD(&reg->hccr);
  359. }
  360. udelay(5);
  361. }
  362. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  363. rval = mb0 & MBS_MASK;
  364. fw->risc_ram[cnt] = htons(mb2);
  365. } else {
  366. rval = QLA_FUNCTION_FAILED;
  367. }
  368. }
  369. if (rval == QLA_SUCCESS) {
  370. /* Get stack SRAM. */
  371. risc_address = 0x10000;
  372. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_EXTENDED);
  373. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  374. }
  375. for (cnt = 0; cnt < sizeof(fw->stack_ram) / 2 && rval == QLA_SUCCESS;
  376. cnt++, risc_address++) {
  377. WRT_MAILBOX_REG(ha, reg, 1, LSW(risc_address));
  378. WRT_MAILBOX_REG(ha, reg, 8, MSW(risc_address));
  379. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  380. for (timer = 6000000; timer; timer--) {
  381. /* Check for pending interrupts. */
  382. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  383. if (stat & HSR_RISC_INT) {
  384. stat &= 0xff;
  385. if (stat == 0x1 || stat == 0x2) {
  386. set_bit(MBX_INTERRUPT,
  387. &ha->mbx_cmd_flags);
  388. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  389. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  390. /* Release mailbox registers. */
  391. WRT_REG_WORD(&reg->semaphore, 0);
  392. WRT_REG_WORD(&reg->hccr,
  393. HCCR_CLR_RISC_INT);
  394. RD_REG_WORD(&reg->hccr);
  395. break;
  396. } else if (stat == 0x10 || stat == 0x11) {
  397. set_bit(MBX_INTERRUPT,
  398. &ha->mbx_cmd_flags);
  399. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  400. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  401. WRT_REG_WORD(&reg->hccr,
  402. HCCR_CLR_RISC_INT);
  403. RD_REG_WORD(&reg->hccr);
  404. break;
  405. }
  406. /* clear this intr; it wasn't a mailbox intr */
  407. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  408. RD_REG_WORD(&reg->hccr);
  409. }
  410. udelay(5);
  411. }
  412. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  413. rval = mb0 & MBS_MASK;
  414. fw->stack_ram[cnt] = htons(mb2);
  415. } else {
  416. rval = QLA_FUNCTION_FAILED;
  417. }
  418. }
  419. if (rval == QLA_SUCCESS) {
  420. /* Get data SRAM. */
  421. risc_address = 0x11000;
  422. data_ram_cnt = ha->fw_memory_size - risc_address + 1;
  423. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_EXTENDED);
  424. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  425. }
  426. for (cnt = 0; cnt < data_ram_cnt && rval == QLA_SUCCESS;
  427. cnt++, risc_address++) {
  428. WRT_MAILBOX_REG(ha, reg, 1, LSW(risc_address));
  429. WRT_MAILBOX_REG(ha, reg, 8, MSW(risc_address));
  430. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  431. for (timer = 6000000; timer; timer--) {
  432. /* Check for pending interrupts. */
  433. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  434. if (stat & HSR_RISC_INT) {
  435. stat &= 0xff;
  436. if (stat == 0x1 || stat == 0x2) {
  437. set_bit(MBX_INTERRUPT,
  438. &ha->mbx_cmd_flags);
  439. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  440. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  441. /* Release mailbox registers. */
  442. WRT_REG_WORD(&reg->semaphore, 0);
  443. WRT_REG_WORD(&reg->hccr,
  444. HCCR_CLR_RISC_INT);
  445. RD_REG_WORD(&reg->hccr);
  446. break;
  447. } else if (stat == 0x10 || stat == 0x11) {
  448. set_bit(MBX_INTERRUPT,
  449. &ha->mbx_cmd_flags);
  450. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  451. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  452. WRT_REG_WORD(&reg->hccr,
  453. HCCR_CLR_RISC_INT);
  454. RD_REG_WORD(&reg->hccr);
  455. break;
  456. }
  457. /* clear this intr; it wasn't a mailbox intr */
  458. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  459. RD_REG_WORD(&reg->hccr);
  460. }
  461. udelay(5);
  462. }
  463. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  464. rval = mb0 & MBS_MASK;
  465. fw->data_ram[cnt] = htons(mb2);
  466. } else {
  467. rval = QLA_FUNCTION_FAILED;
  468. }
  469. }
  470. if (rval == QLA_SUCCESS)
  471. qla2xxx_copy_queues(ha, &fw->data_ram[cnt]);
  472. if (rval != QLA_SUCCESS) {
  473. qla_printk(KERN_WARNING, ha,
  474. "Failed to dump firmware (%x)!!!\n", rval);
  475. ha->fw_dumped = 0;
  476. } else {
  477. qla_printk(KERN_INFO, ha,
  478. "Firmware dump saved to temp buffer (%ld/%p).\n",
  479. ha->host_no, ha->fw_dump);
  480. ha->fw_dumped = 1;
  481. }
  482. qla2300_fw_dump_failed:
  483. if (!hardware_locked)
  484. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  485. }
  486. /**
  487. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  488. * @ha: HA context
  489. * @hardware_locked: Called with the hardware_lock
  490. */
  491. void
  492. qla2100_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  493. {
  494. int rval;
  495. uint32_t cnt, timer;
  496. uint16_t risc_address;
  497. uint16_t mb0, mb2;
  498. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  499. uint16_t __iomem *dmp_reg;
  500. unsigned long flags;
  501. struct qla2100_fw_dump *fw;
  502. risc_address = 0;
  503. mb0 = mb2 = 0;
  504. flags = 0;
  505. if (!hardware_locked)
  506. spin_lock_irqsave(&ha->hardware_lock, flags);
  507. if (!ha->fw_dump) {
  508. qla_printk(KERN_WARNING, ha,
  509. "No buffer available for dump!!!\n");
  510. goto qla2100_fw_dump_failed;
  511. }
  512. if (ha->fw_dumped) {
  513. qla_printk(KERN_WARNING, ha,
  514. "Firmware has been previously dumped (%p) -- ignoring "
  515. "request...\n", ha->fw_dump);
  516. goto qla2100_fw_dump_failed;
  517. }
  518. fw = &ha->fw_dump->isp.isp21;
  519. qla2xxx_prep_dump(ha, ha->fw_dump);
  520. rval = QLA_SUCCESS;
  521. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  522. /* Pause RISC. */
  523. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  524. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  525. rval == QLA_SUCCESS; cnt--) {
  526. if (cnt)
  527. udelay(100);
  528. else
  529. rval = QLA_FUNCTION_TIMEOUT;
  530. }
  531. if (rval == QLA_SUCCESS) {
  532. dmp_reg = &reg->flash_address;
  533. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  534. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  535. dmp_reg = &reg->u.isp2100.mailbox0;
  536. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  537. if (cnt == 8)
  538. dmp_reg = &reg->u_end.isp2200.mailbox8;
  539. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  540. }
  541. dmp_reg = &reg->u.isp2100.unused_2[0];
  542. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  543. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  544. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  545. dmp_reg = &reg->risc_hw;
  546. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  547. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  548. WRT_REG_WORD(&reg->pcr, 0x2000);
  549. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  550. WRT_REG_WORD(&reg->pcr, 0x2100);
  551. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  552. WRT_REG_WORD(&reg->pcr, 0x2200);
  553. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  554. WRT_REG_WORD(&reg->pcr, 0x2300);
  555. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  556. WRT_REG_WORD(&reg->pcr, 0x2400);
  557. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  558. WRT_REG_WORD(&reg->pcr, 0x2500);
  559. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  560. WRT_REG_WORD(&reg->pcr, 0x2600);
  561. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  562. WRT_REG_WORD(&reg->pcr, 0x2700);
  563. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  564. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  565. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  566. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  567. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  568. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  569. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  570. /* Reset the ISP. */
  571. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  572. }
  573. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  574. rval == QLA_SUCCESS; cnt--) {
  575. if (cnt)
  576. udelay(100);
  577. else
  578. rval = QLA_FUNCTION_TIMEOUT;
  579. }
  580. /* Pause RISC. */
  581. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  582. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  583. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  584. for (cnt = 30000;
  585. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  586. rval == QLA_SUCCESS; cnt--) {
  587. if (cnt)
  588. udelay(100);
  589. else
  590. rval = QLA_FUNCTION_TIMEOUT;
  591. }
  592. if (rval == QLA_SUCCESS) {
  593. /* Set memory configuration and timing. */
  594. if (IS_QLA2100(ha))
  595. WRT_REG_WORD(&reg->mctr, 0xf1);
  596. else
  597. WRT_REG_WORD(&reg->mctr, 0xf2);
  598. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  599. /* Release RISC. */
  600. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  601. }
  602. }
  603. if (rval == QLA_SUCCESS) {
  604. /* Get RISC SRAM. */
  605. risc_address = 0x1000;
  606. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  607. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  608. }
  609. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  610. cnt++, risc_address++) {
  611. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  612. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  613. for (timer = 6000000; timer != 0; timer--) {
  614. /* Check for pending interrupts. */
  615. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  616. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  617. set_bit(MBX_INTERRUPT,
  618. &ha->mbx_cmd_flags);
  619. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  620. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  621. WRT_REG_WORD(&reg->semaphore, 0);
  622. WRT_REG_WORD(&reg->hccr,
  623. HCCR_CLR_RISC_INT);
  624. RD_REG_WORD(&reg->hccr);
  625. break;
  626. }
  627. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  628. RD_REG_WORD(&reg->hccr);
  629. }
  630. udelay(5);
  631. }
  632. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  633. rval = mb0 & MBS_MASK;
  634. fw->risc_ram[cnt] = htons(mb2);
  635. } else {
  636. rval = QLA_FUNCTION_FAILED;
  637. }
  638. }
  639. if (rval == QLA_SUCCESS)
  640. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  641. if (rval != QLA_SUCCESS) {
  642. qla_printk(KERN_WARNING, ha,
  643. "Failed to dump firmware (%x)!!!\n", rval);
  644. ha->fw_dumped = 0;
  645. } else {
  646. qla_printk(KERN_INFO, ha,
  647. "Firmware dump saved to temp buffer (%ld/%p).\n",
  648. ha->host_no, ha->fw_dump);
  649. ha->fw_dumped = 1;
  650. }
  651. qla2100_fw_dump_failed:
  652. if (!hardware_locked)
  653. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  654. }
  655. void
  656. qla24xx_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  657. {
  658. int rval;
  659. uint32_t cnt;
  660. uint32_t risc_address;
  661. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  662. uint32_t __iomem *dmp_reg;
  663. uint32_t *iter_reg;
  664. uint16_t __iomem *mbx_reg;
  665. unsigned long flags;
  666. struct qla24xx_fw_dump *fw;
  667. uint32_t ext_mem_cnt;
  668. void *nxt;
  669. risc_address = ext_mem_cnt = 0;
  670. flags = 0;
  671. if (!hardware_locked)
  672. spin_lock_irqsave(&ha->hardware_lock, flags);
  673. if (!ha->fw_dump) {
  674. qla_printk(KERN_WARNING, ha,
  675. "No buffer available for dump!!!\n");
  676. goto qla24xx_fw_dump_failed;
  677. }
  678. if (ha->fw_dumped) {
  679. qla_printk(KERN_WARNING, ha,
  680. "Firmware has been previously dumped (%p) -- ignoring "
  681. "request...\n", ha->fw_dump);
  682. goto qla24xx_fw_dump_failed;
  683. }
  684. fw = &ha->fw_dump->isp.isp24;
  685. qla2xxx_prep_dump(ha, ha->fw_dump);
  686. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  687. /* Pause RISC. */
  688. rval = qla24xx_pause_risc(reg);
  689. if (rval != QLA_SUCCESS)
  690. goto qla24xx_fw_dump_failed_0;
  691. /* Host interface registers. */
  692. dmp_reg = &reg->flash_addr;
  693. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  694. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  695. /* Disable interrupts. */
  696. WRT_REG_DWORD(&reg->ictrl, 0);
  697. RD_REG_DWORD(&reg->ictrl);
  698. /* Shadow registers. */
  699. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  700. RD_REG_DWORD(&reg->iobase_addr);
  701. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  702. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  703. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  704. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  705. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  706. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  707. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  708. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  709. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  710. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  711. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  712. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  713. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  714. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  715. /* Mailbox registers. */
  716. mbx_reg = &reg->mailbox0;
  717. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  718. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  719. /* Transfer sequence registers. */
  720. iter_reg = fw->xseq_gp_reg;
  721. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  722. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  723. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  724. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  725. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  726. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  727. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  728. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  729. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  730. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  731. /* Receive sequence registers. */
  732. iter_reg = fw->rseq_gp_reg;
  733. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  734. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  735. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  736. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  737. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  738. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  739. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  740. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  741. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  742. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  743. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  744. /* Command DMA registers. */
  745. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  746. /* Queues. */
  747. iter_reg = fw->req0_dma_reg;
  748. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  749. dmp_reg = &reg->iobase_q;
  750. for (cnt = 0; cnt < 7; cnt++)
  751. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  752. iter_reg = fw->resp0_dma_reg;
  753. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  754. dmp_reg = &reg->iobase_q;
  755. for (cnt = 0; cnt < 7; cnt++)
  756. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  757. iter_reg = fw->req1_dma_reg;
  758. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  759. dmp_reg = &reg->iobase_q;
  760. for (cnt = 0; cnt < 7; cnt++)
  761. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  762. /* Transmit DMA registers. */
  763. iter_reg = fw->xmt0_dma_reg;
  764. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  765. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  766. iter_reg = fw->xmt1_dma_reg;
  767. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  768. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  769. iter_reg = fw->xmt2_dma_reg;
  770. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  771. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  772. iter_reg = fw->xmt3_dma_reg;
  773. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  774. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  775. iter_reg = fw->xmt4_dma_reg;
  776. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  777. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  778. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  779. /* Receive DMA registers. */
  780. iter_reg = fw->rcvt0_data_dma_reg;
  781. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  782. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  783. iter_reg = fw->rcvt1_data_dma_reg;
  784. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  785. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  786. /* RISC registers. */
  787. iter_reg = fw->risc_gp_reg;
  788. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  789. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  790. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  791. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  792. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  793. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  794. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  795. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  796. /* Local memory controller registers. */
  797. iter_reg = fw->lmc_reg;
  798. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  799. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  800. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  801. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  802. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  803. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  804. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  805. /* Fibre Protocol Module registers. */
  806. iter_reg = fw->fpm_hdw_reg;
  807. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  808. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  809. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  810. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  811. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  812. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  813. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  814. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  815. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  816. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  817. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  818. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  819. /* Frame Buffer registers. */
  820. iter_reg = fw->fb_hdw_reg;
  821. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  822. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  823. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  824. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  825. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  826. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  827. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  828. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  829. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  830. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  831. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  832. rval = qla24xx_soft_reset(ha);
  833. if (rval != QLA_SUCCESS)
  834. goto qla24xx_fw_dump_failed_0;
  835. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  836. fw->ext_mem, &nxt);
  837. if (rval != QLA_SUCCESS)
  838. goto qla24xx_fw_dump_failed_0;
  839. nxt = qla2xxx_copy_queues(ha, nxt);
  840. if (ha->eft)
  841. memcpy(nxt, ha->eft, ntohl(ha->fw_dump->eft_size));
  842. qla24xx_fw_dump_failed_0:
  843. if (rval != QLA_SUCCESS) {
  844. qla_printk(KERN_WARNING, ha,
  845. "Failed to dump firmware (%x)!!!\n", rval);
  846. ha->fw_dumped = 0;
  847. } else {
  848. qla_printk(KERN_INFO, ha,
  849. "Firmware dump saved to temp buffer (%ld/%p).\n",
  850. ha->host_no, ha->fw_dump);
  851. ha->fw_dumped = 1;
  852. }
  853. qla24xx_fw_dump_failed:
  854. if (!hardware_locked)
  855. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  856. }
  857. void
  858. qla25xx_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  859. {
  860. int rval;
  861. uint32_t cnt;
  862. uint32_t risc_address;
  863. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  864. uint32_t __iomem *dmp_reg;
  865. uint32_t *iter_reg;
  866. uint16_t __iomem *mbx_reg;
  867. unsigned long flags;
  868. struct qla25xx_fw_dump *fw;
  869. uint32_t ext_mem_cnt;
  870. void *nxt;
  871. risc_address = ext_mem_cnt = 0;
  872. flags = 0;
  873. if (!hardware_locked)
  874. spin_lock_irqsave(&ha->hardware_lock, flags);
  875. if (!ha->fw_dump) {
  876. qla_printk(KERN_WARNING, ha,
  877. "No buffer available for dump!!!\n");
  878. goto qla25xx_fw_dump_failed;
  879. }
  880. if (ha->fw_dumped) {
  881. qla_printk(KERN_WARNING, ha,
  882. "Firmware has been previously dumped (%p) -- ignoring "
  883. "request...\n", ha->fw_dump);
  884. goto qla25xx_fw_dump_failed;
  885. }
  886. fw = &ha->fw_dump->isp.isp25;
  887. qla2xxx_prep_dump(ha, ha->fw_dump);
  888. ha->fw_dump->version = __constant_htonl(2);
  889. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  890. /* Pause RISC. */
  891. rval = qla24xx_pause_risc(reg);
  892. if (rval != QLA_SUCCESS)
  893. goto qla25xx_fw_dump_failed_0;
  894. /* Host/Risc registers. */
  895. iter_reg = fw->host_risc_reg;
  896. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  897. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  898. /* PCIe registers. */
  899. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  900. RD_REG_DWORD(&reg->iobase_addr);
  901. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  902. dmp_reg = &reg->iobase_c4;
  903. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  904. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  905. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  906. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  907. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  908. RD_REG_DWORD(&reg->iobase_window);
  909. /* Host interface registers. */
  910. dmp_reg = &reg->flash_addr;
  911. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  912. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  913. /* Disable interrupts. */
  914. WRT_REG_DWORD(&reg->ictrl, 0);
  915. RD_REG_DWORD(&reg->ictrl);
  916. /* Shadow registers. */
  917. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  918. RD_REG_DWORD(&reg->iobase_addr);
  919. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  920. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  921. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  922. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  923. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  924. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  925. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  926. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  927. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  928. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  929. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  930. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  931. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  932. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  933. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  934. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  935. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  936. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  937. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  938. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  939. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  940. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  941. /* RISC I/O register. */
  942. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  943. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  944. /* Mailbox registers. */
  945. mbx_reg = &reg->mailbox0;
  946. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  947. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  948. /* Transfer sequence registers. */
  949. iter_reg = fw->xseq_gp_reg;
  950. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  951. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  952. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  953. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  954. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  955. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  956. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  957. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  958. iter_reg = fw->xseq_0_reg;
  959. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  960. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  961. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  962. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  963. /* Receive sequence registers. */
  964. iter_reg = fw->rseq_gp_reg;
  965. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  966. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  967. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  968. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  969. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  970. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  971. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  972. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  973. iter_reg = fw->rseq_0_reg;
  974. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  975. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  976. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  977. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  978. /* Auxiliary sequence registers. */
  979. iter_reg = fw->aseq_gp_reg;
  980. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  981. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  982. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  983. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  984. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  985. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  986. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  987. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  988. iter_reg = fw->aseq_0_reg;
  989. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  990. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  991. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  992. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  993. /* Command DMA registers. */
  994. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  995. /* Queues. */
  996. iter_reg = fw->req0_dma_reg;
  997. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  998. dmp_reg = &reg->iobase_q;
  999. for (cnt = 0; cnt < 7; cnt++)
  1000. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1001. iter_reg = fw->resp0_dma_reg;
  1002. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1003. dmp_reg = &reg->iobase_q;
  1004. for (cnt = 0; cnt < 7; cnt++)
  1005. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1006. iter_reg = fw->req1_dma_reg;
  1007. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1008. dmp_reg = &reg->iobase_q;
  1009. for (cnt = 0; cnt < 7; cnt++)
  1010. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1011. /* Transmit DMA registers. */
  1012. iter_reg = fw->xmt0_dma_reg;
  1013. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1014. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1015. iter_reg = fw->xmt1_dma_reg;
  1016. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1017. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1018. iter_reg = fw->xmt2_dma_reg;
  1019. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1020. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1021. iter_reg = fw->xmt3_dma_reg;
  1022. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1023. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1024. iter_reg = fw->xmt4_dma_reg;
  1025. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1026. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1027. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1028. /* Receive DMA registers. */
  1029. iter_reg = fw->rcvt0_data_dma_reg;
  1030. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1031. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1032. iter_reg = fw->rcvt1_data_dma_reg;
  1033. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1034. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1035. /* RISC registers. */
  1036. iter_reg = fw->risc_gp_reg;
  1037. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1038. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1039. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1040. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1041. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1042. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1043. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1044. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1045. /* Local memory controller registers. */
  1046. iter_reg = fw->lmc_reg;
  1047. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1048. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1049. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1050. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1051. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1052. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1053. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1054. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1055. /* Fibre Protocol Module registers. */
  1056. iter_reg = fw->fpm_hdw_reg;
  1057. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1058. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1059. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1060. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1061. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1062. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1063. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1064. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1065. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1066. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1067. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1068. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1069. /* Frame Buffer registers. */
  1070. iter_reg = fw->fb_hdw_reg;
  1071. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1072. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1073. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1074. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1075. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1076. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1077. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1078. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1079. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1080. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1081. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1082. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1083. rval = qla24xx_soft_reset(ha);
  1084. if (rval != QLA_SUCCESS)
  1085. goto qla25xx_fw_dump_failed_0;
  1086. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1087. fw->ext_mem, &nxt);
  1088. if (rval != QLA_SUCCESS)
  1089. goto qla25xx_fw_dump_failed_0;
  1090. nxt = qla2xxx_copy_queues(ha, nxt);
  1091. if (ha->eft)
  1092. memcpy(nxt, ha->eft, ntohl(ha->fw_dump->eft_size));
  1093. qla25xx_fw_dump_failed_0:
  1094. if (rval != QLA_SUCCESS) {
  1095. qla_printk(KERN_WARNING, ha,
  1096. "Failed to dump firmware (%x)!!!\n", rval);
  1097. ha->fw_dumped = 0;
  1098. } else {
  1099. qla_printk(KERN_INFO, ha,
  1100. "Firmware dump saved to temp buffer (%ld/%p).\n",
  1101. ha->host_no, ha->fw_dump);
  1102. ha->fw_dumped = 1;
  1103. }
  1104. qla25xx_fw_dump_failed:
  1105. if (!hardware_locked)
  1106. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1107. }
  1108. /****************************************************************************/
  1109. /* Driver Debug Functions. */
  1110. /****************************************************************************/
  1111. void
  1112. qla2x00_dump_regs(scsi_qla_host_t *ha)
  1113. {
  1114. int i;
  1115. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1116. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  1117. uint16_t __iomem *mbx_reg;
  1118. mbx_reg = IS_FWI2_CAPABLE(ha) ? &reg24->mailbox0:
  1119. MAILBOX_REG(ha, reg, 0);
  1120. printk("Mailbox registers:\n");
  1121. for (i = 0; i < 6; i++)
  1122. printk("scsi(%ld): mbox %d 0x%04x \n", ha->host_no, i,
  1123. RD_REG_WORD(mbx_reg++));
  1124. }
  1125. void
  1126. qla2x00_dump_buffer(uint8_t * b, uint32_t size)
  1127. {
  1128. uint32_t cnt;
  1129. uint8_t c;
  1130. printk(" 0 1 2 3 4 5 6 7 8 9 "
  1131. "Ah Bh Ch Dh Eh Fh\n");
  1132. printk("----------------------------------------"
  1133. "----------------------\n");
  1134. for (cnt = 0; cnt < size;) {
  1135. c = *b++;
  1136. printk("%02x",(uint32_t) c);
  1137. cnt++;
  1138. if (!(cnt % 16))
  1139. printk("\n");
  1140. else
  1141. printk(" ");
  1142. }
  1143. if (cnt % 16)
  1144. printk("\n");
  1145. }
  1146. /**************************************************************************
  1147. * qla2x00_print_scsi_cmd
  1148. * Dumps out info about the scsi cmd and srb.
  1149. * Input
  1150. * cmd : struct scsi_cmnd
  1151. **************************************************************************/
  1152. void
  1153. qla2x00_print_scsi_cmd(struct scsi_cmnd * cmd)
  1154. {
  1155. int i;
  1156. struct scsi_qla_host *ha;
  1157. srb_t *sp;
  1158. ha = shost_priv(cmd->device->host);
  1159. sp = (srb_t *) cmd->SCp.ptr;
  1160. printk("SCSI Command @=0x%p, Handle=0x%p\n", cmd, cmd->host_scribble);
  1161. printk(" chan=0x%02x, target=0x%02x, lun=0x%02x, cmd_len=0x%02x\n",
  1162. cmd->device->channel, cmd->device->id, cmd->device->lun,
  1163. cmd->cmd_len);
  1164. printk(" CDB: ");
  1165. for (i = 0; i < cmd->cmd_len; i++) {
  1166. printk("0x%02x ", cmd->cmnd[i]);
  1167. }
  1168. printk("\n seg_cnt=%d, allowed=%d, retries=%d\n",
  1169. scsi_sg_count(cmd), cmd->allowed, cmd->retries);
  1170. printk(" request buffer=0x%p, request buffer len=0x%x\n",
  1171. scsi_sglist(cmd), scsi_bufflen(cmd));
  1172. printk(" tag=%d, transfersize=0x%x\n",
  1173. cmd->tag, cmd->transfersize);
  1174. printk(" serial_number=%lx, SP=%p\n", cmd->serial_number, sp);
  1175. printk(" data direction=%d\n", cmd->sc_data_direction);
  1176. if (!sp)
  1177. return;
  1178. printk(" sp flags=0x%x\n", sp->flags);
  1179. }
  1180. #if defined(QL_DEBUG_ROUTINES)
  1181. /*
  1182. * qla2x00_formatted_dump_buffer
  1183. * Prints string plus buffer.
  1184. *
  1185. * Input:
  1186. * string = Null terminated string (no newline at end).
  1187. * buffer = buffer address.
  1188. * wd_size = word size 8, 16, 32 or 64 bits
  1189. * count = number of words.
  1190. */
  1191. void
  1192. qla2x00_formatted_dump_buffer(char *string, uint8_t * buffer,
  1193. uint8_t wd_size, uint32_t count)
  1194. {
  1195. uint32_t cnt;
  1196. uint16_t *buf16;
  1197. uint32_t *buf32;
  1198. if (strcmp(string, "") != 0)
  1199. printk("%s\n",string);
  1200. switch (wd_size) {
  1201. case 8:
  1202. printk(" 0 1 2 3 4 5 6 7 "
  1203. "8 9 Ah Bh Ch Dh Eh Fh\n");
  1204. printk("-----------------------------------------"
  1205. "-------------------------------------\n");
  1206. for (cnt = 1; cnt <= count; cnt++, buffer++) {
  1207. printk("%02x",*buffer);
  1208. if (cnt % 16 == 0)
  1209. printk("\n");
  1210. else
  1211. printk(" ");
  1212. }
  1213. if (cnt % 16 != 0)
  1214. printk("\n");
  1215. break;
  1216. case 16:
  1217. printk(" 0 2 4 6 8 Ah "
  1218. " Ch Eh\n");
  1219. printk("-----------------------------------------"
  1220. "-------------\n");
  1221. buf16 = (uint16_t *) buffer;
  1222. for (cnt = 1; cnt <= count; cnt++, buf16++) {
  1223. printk("%4x",*buf16);
  1224. if (cnt % 8 == 0)
  1225. printk("\n");
  1226. else if (*buf16 < 10)
  1227. printk(" ");
  1228. else
  1229. printk(" ");
  1230. }
  1231. if (cnt % 8 != 0)
  1232. printk("\n");
  1233. break;
  1234. case 32:
  1235. printk(" 0 4 8 Ch\n");
  1236. printk("------------------------------------------\n");
  1237. buf32 = (uint32_t *) buffer;
  1238. for (cnt = 1; cnt <= count; cnt++, buf32++) {
  1239. printk("%8x", *buf32);
  1240. if (cnt % 4 == 0)
  1241. printk("\n");
  1242. else if (*buf32 < 10)
  1243. printk(" ");
  1244. else
  1245. printk(" ");
  1246. }
  1247. if (cnt % 4 != 0)
  1248. printk("\n");
  1249. break;
  1250. default:
  1251. break;
  1252. }
  1253. }
  1254. #endif