head.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. /* $Id: head.S,v 1.87 2002/02/09 19:49:31 davem Exp $
  2. * head.S: Initial boot code for the Sparc64 port of Linux.
  3. *
  4. * Copyright (C) 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1996 David Sitsky (David.Sitsky@anu.edu.au)
  6. * Copyright (C) 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  7. * Copyright (C) 1997 Miguel de Icaza (miguel@nuclecu.unam.mx)
  8. */
  9. #include <linux/config.h>
  10. #include <linux/version.h>
  11. #include <linux/errno.h>
  12. #include <asm/thread_info.h>
  13. #include <asm/asi.h>
  14. #include <asm/pstate.h>
  15. #include <asm/ptrace.h>
  16. #include <asm/spitfire.h>
  17. #include <asm/page.h>
  18. #include <asm/pgtable.h>
  19. #include <asm/errno.h>
  20. #include <asm/signal.h>
  21. #include <asm/processor.h>
  22. #include <asm/lsu.h>
  23. #include <asm/dcr.h>
  24. #include <asm/dcu.h>
  25. #include <asm/head.h>
  26. #include <asm/ttable.h>
  27. #include <asm/mmu.h>
  28. /* This section from from _start to sparc64_boot_end should fit into
  29. * 0x0000.0000.0040.4000 to 0x0000.0000.0040.8000 and will be sharing space
  30. * with bootup_user_stack, which is from 0x0000.0000.0040.4000 to
  31. * 0x0000.0000.0040.6000 and empty_bad_page, which is from
  32. * 0x0000.0000.0040.6000 to 0x0000.0000.0040.8000.
  33. */
  34. .text
  35. .globl start, _start, stext, _stext
  36. _start:
  37. start:
  38. _stext:
  39. stext:
  40. bootup_user_stack:
  41. ! 0x0000000000404000
  42. b sparc64_boot
  43. flushw /* Flush register file. */
  44. /* This stuff has to be in sync with SILO and other potential boot loaders
  45. * Fields should be kept upward compatible and whenever any change is made,
  46. * HdrS version should be incremented.
  47. */
  48. .global root_flags, ram_flags, root_dev
  49. .global sparc_ramdisk_image, sparc_ramdisk_size
  50. .global sparc_ramdisk_image64
  51. .ascii "HdrS"
  52. .word LINUX_VERSION_CODE
  53. /* History:
  54. *
  55. * 0x0300 : Supports being located at other than 0x4000
  56. * 0x0202 : Supports kernel params string
  57. * 0x0201 : Supports reboot_command
  58. */
  59. .half 0x0301 /* HdrS version */
  60. root_flags:
  61. .half 1
  62. root_dev:
  63. .half 0
  64. ram_flags:
  65. .half 0
  66. sparc_ramdisk_image:
  67. .word 0
  68. sparc_ramdisk_size:
  69. .word 0
  70. .xword reboot_command
  71. .xword bootstr_info
  72. sparc_ramdisk_image64:
  73. .xword 0
  74. .word _end
  75. /* PROM cif handler code address is in %o4. */
  76. sparc64_boot:
  77. 1: rd %pc, %g7
  78. set 1b, %g1
  79. cmp %g1, %g7
  80. be,pn %xcc, sparc64_boot_after_remap
  81. mov %o4, %l7
  82. /* We need to remap the kernel. Use position independant
  83. * code to remap us to KERNBASE.
  84. *
  85. * SILO can invoke us with 32-bit address masking enabled,
  86. * so make sure that's clear.
  87. */
  88. rdpr %pstate, %g1
  89. andn %g1, PSTATE_AM, %g1
  90. wrpr %g1, 0x0, %pstate
  91. ba,a,pt %xcc, 1f
  92. .globl prom_finddev_name, prom_chosen_path
  93. .globl prom_getprop_name, prom_mmu_name
  94. .globl prom_callmethod_name, prom_translate_name
  95. .globl prom_map_name, prom_unmap_name, prom_mmu_ihandle_cache
  96. .globl prom_boot_mapped_pc, prom_boot_mapping_mode
  97. .globl prom_boot_mapping_phys_high, prom_boot_mapping_phys_low
  98. prom_finddev_name:
  99. .asciz "finddevice"
  100. prom_chosen_path:
  101. .asciz "/chosen"
  102. prom_getprop_name:
  103. .asciz "getprop"
  104. prom_mmu_name:
  105. .asciz "mmu"
  106. prom_callmethod_name:
  107. .asciz "call-method"
  108. prom_translate_name:
  109. .asciz "translate"
  110. prom_map_name:
  111. .asciz "map"
  112. prom_unmap_name:
  113. .asciz "unmap"
  114. .align 4
  115. prom_mmu_ihandle_cache:
  116. .word 0
  117. prom_boot_mapped_pc:
  118. .word 0
  119. prom_boot_mapping_mode:
  120. .word 0
  121. .align 8
  122. prom_boot_mapping_phys_high:
  123. .xword 0
  124. prom_boot_mapping_phys_low:
  125. .xword 0
  126. 1:
  127. rd %pc, %l0
  128. mov (1b - prom_finddev_name), %l1
  129. mov (1b - prom_chosen_path), %l2
  130. mov (1b - prom_boot_mapped_pc), %l3
  131. sub %l0, %l1, %l1
  132. sub %l0, %l2, %l2
  133. sub %l0, %l3, %l3
  134. stw %l0, [%l3]
  135. sub %sp, (192 + 128), %sp
  136. /* chosen_node = prom_finddevice("/chosen") */
  137. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "finddevice"
  138. mov 1, %l3
  139. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 1
  140. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  141. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1, "/chosen"
  142. stx %g0, [%sp + 2047 + 128 + 0x20] ! ret1
  143. call %l7
  144. add %sp, (2047 + 128), %o0 ! argument array
  145. ldx [%sp + 2047 + 128 + 0x20], %l4 ! chosen device node
  146. mov (1b - prom_getprop_name), %l1
  147. mov (1b - prom_mmu_name), %l2
  148. mov (1b - prom_mmu_ihandle_cache), %l5
  149. sub %l0, %l1, %l1
  150. sub %l0, %l2, %l2
  151. sub %l0, %l5, %l5
  152. /* prom_mmu_ihandle_cache = prom_getint(chosen_node, "mmu") */
  153. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "getprop"
  154. mov 4, %l3
  155. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 4
  156. mov 1, %l3
  157. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  158. stx %l4, [%sp + 2047 + 128 + 0x18] ! arg1, chosen_node
  159. stx %l2, [%sp + 2047 + 128 + 0x20] ! arg2, "mmu"
  160. stx %l5, [%sp + 2047 + 128 + 0x28] ! arg3, &prom_mmu_ihandle_cache
  161. mov 4, %l3
  162. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4, sizeof(arg3)
  163. stx %g0, [%sp + 2047 + 128 + 0x38] ! ret1
  164. call %l7
  165. add %sp, (2047 + 128), %o0 ! argument array
  166. mov (1b - prom_callmethod_name), %l1
  167. mov (1b - prom_translate_name), %l2
  168. sub %l0, %l1, %l1
  169. sub %l0, %l2, %l2
  170. lduw [%l5], %l5 ! prom_mmu_ihandle_cache
  171. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "call-method"
  172. mov 3, %l3
  173. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 3
  174. mov 5, %l3
  175. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 5
  176. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1: "translate"
  177. stx %l5, [%sp + 2047 + 128 + 0x20] ! arg2: prom_mmu_ihandle_cache
  178. srlx %l0, 22, %l3
  179. sllx %l3, 22, %l3
  180. stx %l3, [%sp + 2047 + 128 + 0x28] ! arg3: vaddr, our PC
  181. stx %g0, [%sp + 2047 + 128 + 0x30] ! res1
  182. stx %g0, [%sp + 2047 + 128 + 0x38] ! res2
  183. stx %g0, [%sp + 2047 + 128 + 0x40] ! res3
  184. stx %g0, [%sp + 2047 + 128 + 0x48] ! res4
  185. stx %g0, [%sp + 2047 + 128 + 0x50] ! res5
  186. call %l7
  187. add %sp, (2047 + 128), %o0 ! argument array
  188. ldx [%sp + 2047 + 128 + 0x40], %l1 ! translation mode
  189. mov (1b - prom_boot_mapping_mode), %l4
  190. sub %l0, %l4, %l4
  191. stw %l1, [%l4]
  192. mov (1b - prom_boot_mapping_phys_high), %l4
  193. sub %l0, %l4, %l4
  194. ldx [%sp + 2047 + 128 + 0x48], %l2 ! physaddr high
  195. stx %l2, [%l4 + 0x0]
  196. ldx [%sp + 2047 + 128 + 0x50], %l3 ! physaddr low
  197. stx %l3, [%l4 + 0x8]
  198. /* Leave service as-is, "call-method" */
  199. mov 7, %l3
  200. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 7
  201. mov 1, %l3
  202. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  203. mov (1b - prom_map_name), %l3
  204. sub %l0, %l3, %l3
  205. stx %l3, [%sp + 2047 + 128 + 0x18] ! arg1: "map"
  206. /* Leave arg2 as-is, prom_mmu_ihandle_cache */
  207. mov -1, %l3
  208. stx %l3, [%sp + 2047 + 128 + 0x28] ! arg3: mode (-1 default)
  209. sethi %hi(8 * 1024 * 1024), %l3
  210. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4: size (8MB)
  211. sethi %hi(KERNBASE), %l3
  212. stx %l3, [%sp + 2047 + 128 + 0x38] ! arg5: vaddr (KERNBASE)
  213. stx %g0, [%sp + 2047 + 128 + 0x40] ! arg6: empty
  214. mov (1b - prom_boot_mapping_phys_low), %l3
  215. sub %l0, %l3, %l3
  216. ldx [%l3], %l3
  217. stx %l3, [%sp + 2047 + 128 + 0x48] ! arg7: phys addr
  218. call %l7
  219. add %sp, (2047 + 128), %o0 ! argument array
  220. add %sp, (192 + 128), %sp
  221. sparc64_boot_after_remap:
  222. BRANCH_IF_CHEETAH_BASE(g1,g7,cheetah_boot)
  223. BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1,g7,cheetah_plus_boot)
  224. ba,pt %xcc, spitfire_boot
  225. nop
  226. cheetah_plus_boot:
  227. /* Preserve OBP chosen DCU and DCR register settings. */
  228. ba,pt %xcc, cheetah_generic_boot
  229. nop
  230. cheetah_boot:
  231. mov DCR_BPE | DCR_RPE | DCR_SI | DCR_IFPOE | DCR_MS, %g1
  232. wr %g1, %asr18
  233. sethi %uhi(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g7
  234. or %g7, %ulo(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g7
  235. sllx %g7, 32, %g7
  236. or %g7, DCU_DM | DCU_IM | DCU_DC | DCU_IC, %g7
  237. stxa %g7, [%g0] ASI_DCU_CONTROL_REG
  238. membar #Sync
  239. cheetah_generic_boot:
  240. mov TSB_EXTENSION_P, %g3
  241. stxa %g0, [%g3] ASI_DMMU
  242. stxa %g0, [%g3] ASI_IMMU
  243. membar #Sync
  244. mov TSB_EXTENSION_S, %g3
  245. stxa %g0, [%g3] ASI_DMMU
  246. membar #Sync
  247. mov TSB_EXTENSION_N, %g3
  248. stxa %g0, [%g3] ASI_DMMU
  249. stxa %g0, [%g3] ASI_IMMU
  250. membar #Sync
  251. ba,a,pt %xcc, jump_to_sun4u_init
  252. spitfire_boot:
  253. /* Typically PROM has already enabled both MMU's and both on-chip
  254. * caches, but we do it here anyway just to be paranoid.
  255. */
  256. mov (LSU_CONTROL_IC|LSU_CONTROL_DC|LSU_CONTROL_IM|LSU_CONTROL_DM), %g1
  257. stxa %g1, [%g0] ASI_LSU_CONTROL
  258. membar #Sync
  259. jump_to_sun4u_init:
  260. /*
  261. * Make sure we are in privileged mode, have address masking,
  262. * using the ordinary globals and have enabled floating
  263. * point.
  264. *
  265. * Again, typically PROM has left %pil at 13 or similar, and
  266. * (PSTATE_PRIV | PSTATE_PEF | PSTATE_IE) in %pstate.
  267. */
  268. wrpr %g0, (PSTATE_PRIV|PSTATE_PEF|PSTATE_IE), %pstate
  269. wr %g0, 0, %fprs
  270. set sun4u_init, %g2
  271. jmpl %g2 + %g0, %g0
  272. nop
  273. sun4u_init:
  274. /* Set ctx 0 */
  275. mov PRIMARY_CONTEXT, %g7
  276. stxa %g0, [%g7] ASI_DMMU
  277. membar #Sync
  278. mov SECONDARY_CONTEXT, %g7
  279. stxa %g0, [%g7] ASI_DMMU
  280. membar #Sync
  281. BRANCH_IF_ANY_CHEETAH(g1,g7,cheetah_tlb_fixup)
  282. ba,pt %xcc, spitfire_tlb_fixup
  283. nop
  284. cheetah_tlb_fixup:
  285. mov 2, %g2 /* Set TLB type to cheetah+. */
  286. BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1,g7,1f)
  287. mov 1, %g2 /* Set TLB type to cheetah. */
  288. 1: sethi %hi(tlb_type), %g1
  289. stw %g2, [%g1 + %lo(tlb_type)]
  290. BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1,g7,1f)
  291. ba,pt %xcc, 2f
  292. nop
  293. 1: /* Patch context register writes to support nucleus page
  294. * size correctly.
  295. */
  296. call cheetah_plus_patch_etrap
  297. nop
  298. call cheetah_plus_patch_rtrap
  299. nop
  300. call cheetah_plus_patch_fpdis
  301. nop
  302. call cheetah_plus_patch_winfixup
  303. nop
  304. 2: /* Patch copy/page operations to cheetah optimized versions. */
  305. call cheetah_patch_copyops
  306. nop
  307. call cheetah_patch_copy_page
  308. nop
  309. call cheetah_patch_cachetlbops
  310. nop
  311. ba,pt %xcc, tlb_fixup_done
  312. nop
  313. spitfire_tlb_fixup:
  314. /* Set TLB type to spitfire. */
  315. mov 0, %g2
  316. sethi %hi(tlb_type), %g1
  317. stw %g2, [%g1 + %lo(tlb_type)]
  318. tlb_fixup_done:
  319. sethi %hi(init_thread_union), %g6
  320. or %g6, %lo(init_thread_union), %g6
  321. ldx [%g6 + TI_TASK], %g4
  322. mov %sp, %l6
  323. mov %o4, %l7
  324. wr %g0, ASI_P, %asi
  325. mov 1, %g1
  326. sllx %g1, THREAD_SHIFT, %g1
  327. sub %g1, (STACKFRAME_SZ + STACK_BIAS), %g1
  328. add %g6, %g1, %sp
  329. mov 0, %fp
  330. /* Set per-cpu pointer initially to zero, this makes
  331. * the boot-cpu use the in-kernel-image per-cpu areas
  332. * before setup_per_cpu_area() is invoked.
  333. */
  334. clr %g5
  335. wrpr %g0, 0, %wstate
  336. wrpr %g0, 0x0, %tl
  337. /* Clear the bss */
  338. sethi %hi(__bss_start), %o0
  339. or %o0, %lo(__bss_start), %o0
  340. sethi %hi(_end), %o1
  341. or %o1, %lo(_end), %o1
  342. call __bzero
  343. sub %o1, %o0, %o1
  344. mov %l6, %o1 ! OpenPROM stack
  345. call prom_init
  346. mov %l7, %o0 ! OpenPROM cif handler
  347. /* Off we go.... */
  348. call start_kernel
  349. nop
  350. /* Not reached... */
  351. /* IMPORTANT NOTE: Whenever making changes here, check
  352. * trampoline.S as well. -jj */
  353. .globl setup_tba
  354. setup_tba: /* i0 = is_starfire */
  355. save %sp, -160, %sp
  356. rdpr %tba, %g7
  357. sethi %hi(prom_tba), %o1
  358. or %o1, %lo(prom_tba), %o1
  359. stx %g7, [%o1]
  360. /* Setup "Linux" globals 8-) */
  361. rdpr %pstate, %o1
  362. mov %g6, %o2
  363. wrpr %o1, (PSTATE_AG|PSTATE_IE), %pstate
  364. sethi %hi(sparc64_ttable_tl0), %g1
  365. wrpr %g1, %tba
  366. mov %o2, %g6
  367. /* Set up MMU globals */
  368. wrpr %o1, (PSTATE_MG|PSTATE_IE), %pstate
  369. /* Set fixed globals used by dTLB miss handler. */
  370. #define KERN_HIGHBITS ((_PAGE_VALID|_PAGE_SZ4MB)^0xfffff80000000000)
  371. #define KERN_LOWBITS (_PAGE_CP | _PAGE_CV | _PAGE_P | _PAGE_W)
  372. mov TSB_REG, %g1
  373. stxa %g0, [%g1] ASI_DMMU
  374. membar #Sync
  375. stxa %g0, [%g1] ASI_IMMU
  376. membar #Sync
  377. mov TLB_SFSR, %g1
  378. sethi %uhi(KERN_HIGHBITS), %g2
  379. or %g2, %ulo(KERN_HIGHBITS), %g2
  380. sllx %g2, 32, %g2
  381. or %g2, KERN_LOWBITS, %g2
  382. BRANCH_IF_ANY_CHEETAH(g3,g7,cheetah_vpte_base)
  383. ba,pt %xcc, spitfire_vpte_base
  384. nop
  385. cheetah_vpte_base:
  386. sethi %uhi(VPTE_BASE_CHEETAH), %g3
  387. or %g3, %ulo(VPTE_BASE_CHEETAH), %g3
  388. ba,pt %xcc, 2f
  389. sllx %g3, 32, %g3
  390. spitfire_vpte_base:
  391. sethi %uhi(VPTE_BASE_SPITFIRE), %g3
  392. or %g3, %ulo(VPTE_BASE_SPITFIRE), %g3
  393. sllx %g3, 32, %g3
  394. 2:
  395. clr %g7
  396. #undef KERN_HIGHBITS
  397. #undef KERN_LOWBITS
  398. /* Kill PROM timer */
  399. sethi %hi(0x80000000), %o2
  400. sllx %o2, 32, %o2
  401. wr %o2, 0, %tick_cmpr
  402. BRANCH_IF_ANY_CHEETAH(o2,o3,1f)
  403. ba,pt %xcc, 2f
  404. nop
  405. /* Disable STICK_INT interrupts. */
  406. 1:
  407. sethi %hi(0x80000000), %o2
  408. sllx %o2, 32, %o2
  409. wr %o2, %asr25
  410. /* Ok, we're done setting up all the state our trap mechanims needs,
  411. * now get back into normal globals and let the PROM know what is up.
  412. */
  413. 2:
  414. wrpr %g0, %g0, %wstate
  415. wrpr %o1, PSTATE_IE, %pstate
  416. call init_irqwork_curcpu
  417. nop
  418. call prom_set_trap_table
  419. sethi %hi(sparc64_ttable_tl0), %o0
  420. BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g2,g3,1f)
  421. ba,pt %xcc, 2f
  422. nop
  423. 1: /* Start using proper page size encodings in ctx register. */
  424. sethi %uhi(CTX_CHEETAH_PLUS_NUC), %g3
  425. mov PRIMARY_CONTEXT, %g1
  426. sllx %g3, 32, %g3
  427. sethi %hi(CTX_CHEETAH_PLUS_CTX0), %g2
  428. or %g3, %g2, %g3
  429. stxa %g3, [%g1] ASI_DMMU
  430. membar #Sync
  431. 2:
  432. rdpr %pstate, %o1
  433. or %o1, PSTATE_IE, %o1
  434. wrpr %o1, 0, %pstate
  435. ret
  436. restore
  437. /*
  438. * The following skips make sure the trap table in ttable.S is aligned
  439. * on a 32K boundary as required by the v9 specs for TBA register.
  440. */
  441. sparc64_boot_end:
  442. .skip 0x2000 + _start - sparc64_boot_end
  443. bootup_user_stack_end:
  444. .skip 0x2000
  445. #ifdef CONFIG_SBUS
  446. /* This is just a hack to fool make depend config.h discovering
  447. strategy: As the .S files below need config.h, but
  448. make depend does not find it for them, we include config.h
  449. in head.S */
  450. #endif
  451. ! 0x0000000000408000
  452. #include "ttable.S"
  453. #include "systbls.S"
  454. .align 1024
  455. .globl swapper_pg_dir
  456. swapper_pg_dir:
  457. .word 0
  458. #include "ktlb.S"
  459. #include "etrap.S"
  460. #include "rtrap.S"
  461. #include "winfixup.S"
  462. #include "entry.S"
  463. /* This is just anal retentiveness on my part... */
  464. .align 16384
  465. .data
  466. .align 8
  467. .globl prom_tba, tlb_type
  468. prom_tba: .xword 0
  469. tlb_type: .word 0 /* Must NOT end up in BSS */
  470. .section ".fixup",#alloc,#execinstr
  471. .globl __ret_efault
  472. __ret_efault:
  473. ret
  474. restore %g0, -EFAULT, %o0