i915_gem_gtt.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gtt_pte_t pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. /* PPGTT support for Sandybdrige/Gen6 and later */
  70. static void i915_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  71. unsigned first_entry,
  72. unsigned num_entries)
  73. {
  74. gtt_pte_t *pt_vaddr;
  75. gtt_pte_t scratch_pte;
  76. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  77. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  78. unsigned last_pte, i;
  79. scratch_pte = pte_encode(ppgtt->dev, ppgtt->scratch_page_dma_addr,
  80. I915_CACHE_LLC);
  81. while (num_entries) {
  82. last_pte = first_pte + num_entries;
  83. if (last_pte > I915_PPGTT_PT_ENTRIES)
  84. last_pte = I915_PPGTT_PT_ENTRIES;
  85. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  86. for (i = first_pte; i < last_pte; i++)
  87. pt_vaddr[i] = scratch_pte;
  88. kunmap_atomic(pt_vaddr);
  89. num_entries -= last_pte - first_pte;
  90. first_pte = 0;
  91. act_pd++;
  92. }
  93. }
  94. int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  95. {
  96. struct drm_i915_private *dev_priv = dev->dev_private;
  97. struct i915_hw_ppgtt *ppgtt;
  98. unsigned first_pd_entry_in_global_pt;
  99. int i;
  100. int ret = -ENOMEM;
  101. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  102. * entries. For aliasing ppgtt support we just steal them at the end for
  103. * now. */
  104. first_pd_entry_in_global_pt = dev_priv->mm.gtt->gtt_total_entries - I915_PPGTT_PD_ENTRIES;
  105. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  106. if (!ppgtt)
  107. return ret;
  108. ppgtt->dev = dev;
  109. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  110. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  111. GFP_KERNEL);
  112. if (!ppgtt->pt_pages)
  113. goto err_ppgtt;
  114. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  115. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  116. if (!ppgtt->pt_pages[i])
  117. goto err_pt_alloc;
  118. }
  119. if (dev_priv->mm.gtt->needs_dmar) {
  120. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t)
  121. *ppgtt->num_pd_entries,
  122. GFP_KERNEL);
  123. if (!ppgtt->pt_dma_addr)
  124. goto err_pt_alloc;
  125. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  126. dma_addr_t pt_addr;
  127. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i],
  128. 0, 4096,
  129. PCI_DMA_BIDIRECTIONAL);
  130. if (pci_dma_mapping_error(dev->pdev,
  131. pt_addr)) {
  132. ret = -EIO;
  133. goto err_pd_pin;
  134. }
  135. ppgtt->pt_dma_addr[i] = pt_addr;
  136. }
  137. }
  138. ppgtt->scratch_page_dma_addr = dev_priv->mm.gtt->scratch_page_dma;
  139. i915_ppgtt_clear_range(ppgtt, 0,
  140. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  141. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(gtt_pte_t);
  142. dev_priv->mm.aliasing_ppgtt = ppgtt;
  143. return 0;
  144. err_pd_pin:
  145. if (ppgtt->pt_dma_addr) {
  146. for (i--; i >= 0; i--)
  147. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  148. 4096, PCI_DMA_BIDIRECTIONAL);
  149. }
  150. err_pt_alloc:
  151. kfree(ppgtt->pt_dma_addr);
  152. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  153. if (ppgtt->pt_pages[i])
  154. __free_page(ppgtt->pt_pages[i]);
  155. }
  156. kfree(ppgtt->pt_pages);
  157. err_ppgtt:
  158. kfree(ppgtt);
  159. return ret;
  160. }
  161. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  162. {
  163. struct drm_i915_private *dev_priv = dev->dev_private;
  164. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  165. int i;
  166. if (!ppgtt)
  167. return;
  168. if (ppgtt->pt_dma_addr) {
  169. for (i = 0; i < ppgtt->num_pd_entries; i++)
  170. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  171. 4096, PCI_DMA_BIDIRECTIONAL);
  172. }
  173. kfree(ppgtt->pt_dma_addr);
  174. for (i = 0; i < ppgtt->num_pd_entries; i++)
  175. __free_page(ppgtt->pt_pages[i]);
  176. kfree(ppgtt->pt_pages);
  177. kfree(ppgtt);
  178. }
  179. static void i915_ppgtt_insert_sg_entries(struct i915_hw_ppgtt *ppgtt,
  180. const struct sg_table *pages,
  181. unsigned first_entry,
  182. enum i915_cache_level cache_level)
  183. {
  184. gtt_pte_t *pt_vaddr;
  185. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  186. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  187. unsigned i, j, m, segment_len;
  188. dma_addr_t page_addr;
  189. struct scatterlist *sg;
  190. /* init sg walking */
  191. sg = pages->sgl;
  192. i = 0;
  193. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  194. m = 0;
  195. while (i < pages->nents) {
  196. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  197. for (j = first_pte; j < I915_PPGTT_PT_ENTRIES; j++) {
  198. page_addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  199. pt_vaddr[j] = pte_encode(ppgtt->dev, page_addr,
  200. cache_level);
  201. /* grab the next page */
  202. if (++m == segment_len) {
  203. if (++i == pages->nents)
  204. break;
  205. sg = sg_next(sg);
  206. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  207. m = 0;
  208. }
  209. }
  210. kunmap_atomic(pt_vaddr);
  211. first_pte = 0;
  212. act_pd++;
  213. }
  214. }
  215. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  216. struct drm_i915_gem_object *obj,
  217. enum i915_cache_level cache_level)
  218. {
  219. i915_ppgtt_insert_sg_entries(ppgtt,
  220. obj->pages,
  221. obj->gtt_space->start >> PAGE_SHIFT,
  222. cache_level);
  223. }
  224. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  225. struct drm_i915_gem_object *obj)
  226. {
  227. i915_ppgtt_clear_range(ppgtt,
  228. obj->gtt_space->start >> PAGE_SHIFT,
  229. obj->base.size >> PAGE_SHIFT);
  230. }
  231. void i915_gem_init_ppgtt(struct drm_device *dev)
  232. {
  233. drm_i915_private_t *dev_priv = dev->dev_private;
  234. uint32_t pd_offset;
  235. struct intel_ring_buffer *ring;
  236. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  237. gtt_pte_t __iomem *pd_addr;
  238. uint32_t pd_entry;
  239. int i;
  240. if (!dev_priv->mm.aliasing_ppgtt)
  241. return;
  242. pd_addr = (gtt_pte_t __iomem*)dev_priv->gtt.gsm + ppgtt->pd_offset/sizeof(gtt_pte_t);
  243. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  244. dma_addr_t pt_addr;
  245. if (dev_priv->mm.gtt->needs_dmar)
  246. pt_addr = ppgtt->pt_dma_addr[i];
  247. else
  248. pt_addr = page_to_phys(ppgtt->pt_pages[i]);
  249. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  250. pd_entry |= GEN6_PDE_VALID;
  251. writel(pd_entry, pd_addr + i);
  252. }
  253. readl(pd_addr);
  254. pd_offset = ppgtt->pd_offset;
  255. pd_offset /= 64; /* in cachelines, */
  256. pd_offset <<= 16;
  257. if (INTEL_INFO(dev)->gen == 6) {
  258. uint32_t ecochk, gab_ctl, ecobits;
  259. ecobits = I915_READ(GAC_ECO_BITS);
  260. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  261. gab_ctl = I915_READ(GAB_CTL);
  262. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  263. ecochk = I915_READ(GAM_ECOCHK);
  264. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  265. ECOCHK_PPGTT_CACHE64B);
  266. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  267. } else if (INTEL_INFO(dev)->gen >= 7) {
  268. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  269. /* GFX_MODE is per-ring on gen7+ */
  270. }
  271. for_each_ring(ring, dev_priv, i) {
  272. if (INTEL_INFO(dev)->gen >= 7)
  273. I915_WRITE(RING_MODE_GEN7(ring),
  274. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  275. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  276. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  277. }
  278. }
  279. extern int intel_iommu_gfx_mapped;
  280. /* Certain Gen5 chipsets require require idling the GPU before
  281. * unmapping anything from the GTT when VT-d is enabled.
  282. */
  283. static inline bool needs_idle_maps(struct drm_device *dev)
  284. {
  285. #ifdef CONFIG_INTEL_IOMMU
  286. /* Query intel_iommu to see if we need the workaround. Presumably that
  287. * was loaded first.
  288. */
  289. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  290. return true;
  291. #endif
  292. return false;
  293. }
  294. static bool do_idling(struct drm_i915_private *dev_priv)
  295. {
  296. bool ret = dev_priv->mm.interruptible;
  297. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  298. dev_priv->mm.interruptible = false;
  299. if (i915_gpu_idle(dev_priv->dev)) {
  300. DRM_ERROR("Couldn't idle GPU\n");
  301. /* Wait a bit, in hopes it avoids the hang */
  302. udelay(10);
  303. }
  304. }
  305. return ret;
  306. }
  307. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  308. {
  309. if (unlikely(dev_priv->gtt.do_idle_maps))
  310. dev_priv->mm.interruptible = interruptible;
  311. }
  312. static void i915_ggtt_clear_range(struct drm_device *dev,
  313. unsigned first_entry,
  314. unsigned num_entries)
  315. {
  316. struct drm_i915_private *dev_priv = dev->dev_private;
  317. gtt_pte_t scratch_pte;
  318. gtt_pte_t __iomem *gtt_base = (gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  319. const int max_entries = dev_priv->mm.gtt->gtt_total_entries - first_entry;
  320. int i;
  321. if (INTEL_INFO(dev)->gen < 6) {
  322. intel_gtt_clear_range(first_entry, num_entries);
  323. return;
  324. }
  325. if (WARN(num_entries > max_entries,
  326. "First entry = %d; Num entries = %d (max=%d)\n",
  327. first_entry, num_entries, max_entries))
  328. num_entries = max_entries;
  329. scratch_pte = pte_encode(dev, dev_priv->mm.gtt->scratch_page_dma, I915_CACHE_LLC);
  330. for (i = 0; i < num_entries; i++)
  331. iowrite32(scratch_pte, &gtt_base[i]);
  332. readl(gtt_base);
  333. }
  334. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  335. {
  336. struct drm_i915_private *dev_priv = dev->dev_private;
  337. struct drm_i915_gem_object *obj;
  338. /* First fill our portion of the GTT with scratch pages */
  339. i915_ggtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  340. dev_priv->gtt.total / PAGE_SIZE);
  341. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  342. i915_gem_clflush_object(obj);
  343. i915_gem_gtt_bind_object(obj, obj->cache_level);
  344. }
  345. i915_gem_chipset_flush(dev);
  346. }
  347. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  348. {
  349. if (obj->has_dma_mapping)
  350. return 0;
  351. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  352. obj->pages->sgl, obj->pages->nents,
  353. PCI_DMA_BIDIRECTIONAL))
  354. return -ENOSPC;
  355. return 0;
  356. }
  357. /*
  358. * Binds an object into the global gtt with the specified cache level. The object
  359. * will be accessible to the GPU via commands whose operands reference offsets
  360. * within the global GTT as well as accessible by the GPU through the GMADR
  361. * mapped BAR (dev_priv->mm.gtt->gtt).
  362. */
  363. static void gen6_ggtt_bind_object(struct drm_i915_gem_object *obj,
  364. enum i915_cache_level level)
  365. {
  366. struct drm_device *dev = obj->base.dev;
  367. struct drm_i915_private *dev_priv = dev->dev_private;
  368. struct sg_table *st = obj->pages;
  369. struct scatterlist *sg = st->sgl;
  370. const int first_entry = obj->gtt_space->start >> PAGE_SHIFT;
  371. const int max_entries = dev_priv->mm.gtt->gtt_total_entries - first_entry;
  372. gtt_pte_t __iomem *gtt_entries =
  373. (gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  374. int unused, i = 0;
  375. unsigned int len, m = 0;
  376. dma_addr_t addr;
  377. for_each_sg(st->sgl, sg, st->nents, unused) {
  378. len = sg_dma_len(sg) >> PAGE_SHIFT;
  379. for (m = 0; m < len; m++) {
  380. addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  381. iowrite32(pte_encode(dev, addr, level), &gtt_entries[i]);
  382. i++;
  383. }
  384. }
  385. BUG_ON(i > max_entries);
  386. BUG_ON(i != obj->base.size / PAGE_SIZE);
  387. /* XXX: This serves as a posting read to make sure that the PTE has
  388. * actually been updated. There is some concern that even though
  389. * registers and PTEs are within the same BAR that they are potentially
  390. * of NUMA access patterns. Therefore, even with the way we assume
  391. * hardware should work, we must keep this posting read for paranoia.
  392. */
  393. if (i != 0)
  394. WARN_ON(readl(&gtt_entries[i-1]) != pte_encode(dev, addr, level));
  395. /* This next bit makes the above posting read even more important. We
  396. * want to flush the TLBs only after we're certain all the PTE updates
  397. * have finished.
  398. */
  399. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  400. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  401. }
  402. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  403. enum i915_cache_level cache_level)
  404. {
  405. struct drm_device *dev = obj->base.dev;
  406. if (INTEL_INFO(dev)->gen < 6) {
  407. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  408. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  409. intel_gtt_insert_sg_entries(obj->pages,
  410. obj->gtt_space->start >> PAGE_SHIFT,
  411. flags);
  412. } else {
  413. gen6_ggtt_bind_object(obj, cache_level);
  414. }
  415. obj->has_global_gtt_mapping = 1;
  416. }
  417. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  418. {
  419. i915_ggtt_clear_range(obj->base.dev,
  420. obj->gtt_space->start >> PAGE_SHIFT,
  421. obj->base.size >> PAGE_SHIFT);
  422. obj->has_global_gtt_mapping = 0;
  423. }
  424. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  425. {
  426. struct drm_device *dev = obj->base.dev;
  427. struct drm_i915_private *dev_priv = dev->dev_private;
  428. bool interruptible;
  429. interruptible = do_idling(dev_priv);
  430. if (!obj->has_dma_mapping)
  431. dma_unmap_sg(&dev->pdev->dev,
  432. obj->pages->sgl, obj->pages->nents,
  433. PCI_DMA_BIDIRECTIONAL);
  434. undo_idling(dev_priv, interruptible);
  435. }
  436. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  437. unsigned long color,
  438. unsigned long *start,
  439. unsigned long *end)
  440. {
  441. if (node->color != color)
  442. *start += 4096;
  443. if (!list_empty(&node->node_list)) {
  444. node = list_entry(node->node_list.next,
  445. struct drm_mm_node,
  446. node_list);
  447. if (node->allocated && node->color != color)
  448. *end -= 4096;
  449. }
  450. }
  451. void i915_gem_setup_global_gtt(struct drm_device *dev,
  452. unsigned long start,
  453. unsigned long mappable_end,
  454. unsigned long end)
  455. {
  456. drm_i915_private_t *dev_priv = dev->dev_private;
  457. struct drm_mm_node *entry;
  458. struct drm_i915_gem_object *obj;
  459. unsigned long hole_start, hole_end;
  460. BUG_ON(mappable_end > end);
  461. /* Subtract the guard page ... */
  462. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  463. if (!HAS_LLC(dev))
  464. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  465. /* Mark any preallocated objects as occupied */
  466. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  467. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  468. obj->gtt_offset, obj->base.size);
  469. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  470. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  471. obj->gtt_offset,
  472. obj->base.size,
  473. false);
  474. obj->has_global_gtt_mapping = 1;
  475. }
  476. dev_priv->gtt.start = start;
  477. dev_priv->gtt.total = end - start;
  478. /* Clear any non-preallocated blocks */
  479. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  480. hole_start, hole_end) {
  481. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  482. hole_start, hole_end);
  483. i915_ggtt_clear_range(dev,
  484. hole_start / PAGE_SIZE,
  485. (hole_end-hole_start) / PAGE_SIZE);
  486. }
  487. /* And finally clear the reserved guard page */
  488. i915_ggtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  489. }
  490. static bool
  491. intel_enable_ppgtt(struct drm_device *dev)
  492. {
  493. if (i915_enable_ppgtt >= 0)
  494. return i915_enable_ppgtt;
  495. #ifdef CONFIG_INTEL_IOMMU
  496. /* Disable ppgtt on SNB if VT-d is on. */
  497. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  498. return false;
  499. #endif
  500. return true;
  501. }
  502. void i915_gem_init_global_gtt(struct drm_device *dev)
  503. {
  504. struct drm_i915_private *dev_priv = dev->dev_private;
  505. unsigned long gtt_size, mappable_size;
  506. int ret;
  507. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  508. mappable_size = dev_priv->gtt.mappable_end;
  509. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  510. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  511. * aperture accordingly when using aliasing ppgtt. */
  512. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  513. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  514. ret = i915_gem_init_aliasing_ppgtt(dev);
  515. if (ret) {
  516. mutex_unlock(&dev->struct_mutex);
  517. return;
  518. }
  519. } else {
  520. /* Let GEM Manage all of the aperture.
  521. *
  522. * However, leave one page at the end still bound to the scratch
  523. * page. There are a number of places where the hardware
  524. * apparently prefetches past the end of the object, and we've
  525. * seen multiple hangs with the GPU head pointer stuck in a
  526. * batchbuffer bound at the last page of the aperture. One page
  527. * should be enough to keep any prefetching inside of the
  528. * aperture.
  529. */
  530. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  531. }
  532. }
  533. static int setup_scratch_page(struct drm_device *dev)
  534. {
  535. struct drm_i915_private *dev_priv = dev->dev_private;
  536. struct page *page;
  537. dma_addr_t dma_addr;
  538. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  539. if (page == NULL)
  540. return -ENOMEM;
  541. get_page(page);
  542. set_pages_uc(page, 1);
  543. #ifdef CONFIG_INTEL_IOMMU
  544. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  545. PCI_DMA_BIDIRECTIONAL);
  546. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  547. return -EINVAL;
  548. #else
  549. dma_addr = page_to_phys(page);
  550. #endif
  551. dev_priv->mm.gtt->scratch_page = page;
  552. dev_priv->mm.gtt->scratch_page_dma = dma_addr;
  553. return 0;
  554. }
  555. static void teardown_scratch_page(struct drm_device *dev)
  556. {
  557. struct drm_i915_private *dev_priv = dev->dev_private;
  558. set_pages_wb(dev_priv->mm.gtt->scratch_page, 1);
  559. pci_unmap_page(dev->pdev, dev_priv->mm.gtt->scratch_page_dma,
  560. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  561. put_page(dev_priv->mm.gtt->scratch_page);
  562. __free_page(dev_priv->mm.gtt->scratch_page);
  563. }
  564. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  565. {
  566. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  567. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  568. return snb_gmch_ctl << 20;
  569. }
  570. static inline unsigned int gen6_get_stolen_size(u16 snb_gmch_ctl)
  571. {
  572. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  573. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  574. return snb_gmch_ctl << 25; /* 32 MB units */
  575. }
  576. static inline unsigned int gen7_get_stolen_size(u16 snb_gmch_ctl)
  577. {
  578. static const int stolen_decoder[] = {
  579. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  580. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  581. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  582. return stolen_decoder[snb_gmch_ctl] << 20;
  583. }
  584. int i915_gem_gtt_init(struct drm_device *dev)
  585. {
  586. struct drm_i915_private *dev_priv = dev->dev_private;
  587. phys_addr_t gtt_bus_addr;
  588. u16 snb_gmch_ctl;
  589. int ret;
  590. dev_priv->gtt.mappable_base = pci_resource_start(dev->pdev, 2);
  591. dev_priv->gtt.mappable_end = pci_resource_len(dev->pdev, 2);
  592. /* On modern platforms we need not worry ourself with the legacy
  593. * hostbridge query stuff. Skip it entirely
  594. */
  595. if (INTEL_INFO(dev)->gen < 6) {
  596. ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
  597. if (!ret) {
  598. DRM_ERROR("failed to set up gmch\n");
  599. return -EIO;
  600. }
  601. dev_priv->mm.gtt = intel_gtt_get();
  602. if (!dev_priv->mm.gtt) {
  603. DRM_ERROR("Failed to initialize GTT\n");
  604. intel_gmch_remove();
  605. return -ENODEV;
  606. }
  607. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev);
  608. return 0;
  609. }
  610. dev_priv->mm.gtt = kzalloc(sizeof(*dev_priv->mm.gtt), GFP_KERNEL);
  611. if (!dev_priv->mm.gtt)
  612. return -ENOMEM;
  613. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  614. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  615. #ifdef CONFIG_INTEL_IOMMU
  616. dev_priv->mm.gtt->needs_dmar = 1;
  617. #endif
  618. /* For GEN6+ the PTEs for the ggtt live at 2MB + BAR0 */
  619. gtt_bus_addr = pci_resource_start(dev->pdev, 0) + (2<<20);
  620. /* i9xx_setup */
  621. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  622. dev_priv->mm.gtt->gtt_total_entries =
  623. gen6_get_total_gtt_size(snb_gmch_ctl) / sizeof(gtt_pte_t);
  624. if (INTEL_INFO(dev)->gen < 7)
  625. dev_priv->mm.gtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
  626. else
  627. dev_priv->mm.gtt->stolen_size = gen7_get_stolen_size(snb_gmch_ctl);
  628. /* 64/512MB is the current min/max we actually know of, but this is just a
  629. * coarse sanity check.
  630. */
  631. if ((dev_priv->gtt.mappable_end < (64<<20) ||
  632. (dev_priv->gtt.mappable_end > (512<<20)))) {
  633. DRM_ERROR("Unknown GMADR size (%lx)\n",
  634. dev_priv->gtt.mappable_end);
  635. ret = -ENXIO;
  636. goto err_out;
  637. }
  638. ret = setup_scratch_page(dev);
  639. if (ret) {
  640. DRM_ERROR("Scratch setup failed\n");
  641. goto err_out;
  642. }
  643. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr,
  644. dev_priv->mm.gtt->gtt_total_entries * sizeof(gtt_pte_t));
  645. if (!dev_priv->gtt.gsm) {
  646. DRM_ERROR("Failed to map the gtt page table\n");
  647. teardown_scratch_page(dev);
  648. ret = -ENOMEM;
  649. goto err_out;
  650. }
  651. /* GMADR is the PCI aperture used by SW to access tiled GFX surfaces in a linear fashion. */
  652. DRM_INFO("Memory usable by graphics device = %dM\n", dev_priv->mm.gtt->gtt_total_entries >> 8);
  653. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", dev_priv->gtt.mappable_end >> 20);
  654. DRM_DEBUG_DRIVER("GTT stolen size = %dM\n", dev_priv->mm.gtt->stolen_size >> 20);
  655. return 0;
  656. err_out:
  657. kfree(dev_priv->mm.gtt);
  658. if (INTEL_INFO(dev)->gen < 6)
  659. intel_gmch_remove();
  660. return ret;
  661. }
  662. void i915_gem_gtt_fini(struct drm_device *dev)
  663. {
  664. struct drm_i915_private *dev_priv = dev->dev_private;
  665. iounmap(dev_priv->gtt.gsm);
  666. teardown_scratch_page(dev);
  667. if (INTEL_INFO(dev)->gen < 6)
  668. intel_gmch_remove();
  669. kfree(dev_priv->mm.gtt);
  670. }