intel-gtt.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <linux/delay.h>
  24. #include <asm/smp.h>
  25. #include "agp.h"
  26. #include "intel-agp.h"
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_INTEL_IOMMU
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. struct intel_gtt_driver {
  40. unsigned int gen : 8;
  41. unsigned int is_g33 : 1;
  42. unsigned int is_pineview : 1;
  43. unsigned int is_ironlake : 1;
  44. unsigned int has_pgtbl_enable : 1;
  45. unsigned int dma_mask_size : 8;
  46. /* Chipset specific GTT setup */
  47. int (*setup)(void);
  48. /* This should undo anything done in ->setup() save the unmapping
  49. * of the mmio register file, that's done in the generic code. */
  50. void (*cleanup)(void);
  51. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  52. /* Flags is a more or less chipset specific opaque value.
  53. * For chipsets that need to support old ums (non-gem) code, this
  54. * needs to be identical to the various supported agp memory types! */
  55. bool (*check_flags)(unsigned int flags);
  56. void (*chipset_flush)(void);
  57. };
  58. static struct _intel_private {
  59. struct intel_gtt base;
  60. const struct intel_gtt_driver *driver;
  61. struct pci_dev *pcidev; /* device one */
  62. struct pci_dev *bridge_dev;
  63. u8 __iomem *registers;
  64. phys_addr_t gtt_bus_addr;
  65. u32 PGETBL_save;
  66. u32 __iomem *gtt; /* I915G */
  67. bool clear_fake_agp; /* on first access via agp, fill with scratch */
  68. int num_dcache_entries;
  69. void __iomem *i9xx_flush_page;
  70. char *i81x_gtt_table;
  71. struct resource ifp_resource;
  72. int resource_valid;
  73. struct page *scratch_page;
  74. int refcount;
  75. } intel_private;
  76. #define INTEL_GTT_GEN intel_private.driver->gen
  77. #define IS_G33 intel_private.driver->is_g33
  78. #define IS_PINEVIEW intel_private.driver->is_pineview
  79. #define IS_IRONLAKE intel_private.driver->is_ironlake
  80. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  81. static int intel_gtt_map_memory(struct page **pages,
  82. unsigned int num_entries,
  83. struct sg_table *st)
  84. {
  85. struct scatterlist *sg;
  86. int i;
  87. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  88. if (sg_alloc_table(st, num_entries, GFP_KERNEL))
  89. goto err;
  90. for_each_sg(st->sgl, sg, num_entries, i)
  91. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  92. if (!pci_map_sg(intel_private.pcidev,
  93. st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
  94. goto err;
  95. return 0;
  96. err:
  97. sg_free_table(st);
  98. return -ENOMEM;
  99. }
  100. static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  101. {
  102. struct sg_table st;
  103. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  104. pci_unmap_sg(intel_private.pcidev, sg_list,
  105. num_sg, PCI_DMA_BIDIRECTIONAL);
  106. st.sgl = sg_list;
  107. st.orig_nents = st.nents = num_sg;
  108. sg_free_table(&st);
  109. }
  110. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  111. {
  112. return;
  113. }
  114. /* Exists to support ARGB cursors */
  115. static struct page *i8xx_alloc_pages(void)
  116. {
  117. struct page *page;
  118. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  119. if (page == NULL)
  120. return NULL;
  121. if (set_pages_uc(page, 4) < 0) {
  122. set_pages_wb(page, 4);
  123. __free_pages(page, 2);
  124. return NULL;
  125. }
  126. get_page(page);
  127. atomic_inc(&agp_bridge->current_memory_agp);
  128. return page;
  129. }
  130. static void i8xx_destroy_pages(struct page *page)
  131. {
  132. if (page == NULL)
  133. return;
  134. set_pages_wb(page, 4);
  135. put_page(page);
  136. __free_pages(page, 2);
  137. atomic_dec(&agp_bridge->current_memory_agp);
  138. }
  139. #define I810_GTT_ORDER 4
  140. static int i810_setup(void)
  141. {
  142. u32 reg_addr;
  143. char *gtt_table;
  144. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  145. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  146. if (gtt_table == NULL)
  147. return -ENOMEM;
  148. intel_private.i81x_gtt_table = gtt_table;
  149. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  150. reg_addr &= 0xfff80000;
  151. intel_private.registers = ioremap(reg_addr, KB(64));
  152. if (!intel_private.registers)
  153. return -ENOMEM;
  154. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  155. intel_private.registers+I810_PGETBL_CTL);
  156. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  157. if ((readl(intel_private.registers+I810_DRAM_CTL)
  158. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  159. dev_info(&intel_private.pcidev->dev,
  160. "detected 4MB dedicated video ram\n");
  161. intel_private.num_dcache_entries = 1024;
  162. }
  163. return 0;
  164. }
  165. static void i810_cleanup(void)
  166. {
  167. writel(0, intel_private.registers+I810_PGETBL_CTL);
  168. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  169. }
  170. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  171. int type)
  172. {
  173. int i;
  174. if ((pg_start + mem->page_count)
  175. > intel_private.num_dcache_entries)
  176. return -EINVAL;
  177. if (!mem->is_flushed)
  178. global_cache_flush();
  179. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  180. dma_addr_t addr = i << PAGE_SHIFT;
  181. intel_private.driver->write_entry(addr,
  182. i, type);
  183. }
  184. readl(intel_private.gtt+i-1);
  185. return 0;
  186. }
  187. /*
  188. * The i810/i830 requires a physical address to program its mouse
  189. * pointer into hardware.
  190. * However the Xserver still writes to it through the agp aperture.
  191. */
  192. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  193. {
  194. struct agp_memory *new;
  195. struct page *page;
  196. switch (pg_count) {
  197. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  198. break;
  199. case 4:
  200. /* kludge to get 4 physical pages for ARGB cursor */
  201. page = i8xx_alloc_pages();
  202. break;
  203. default:
  204. return NULL;
  205. }
  206. if (page == NULL)
  207. return NULL;
  208. new = agp_create_memory(pg_count);
  209. if (new == NULL)
  210. return NULL;
  211. new->pages[0] = page;
  212. if (pg_count == 4) {
  213. /* kludge to get 4 physical pages for ARGB cursor */
  214. new->pages[1] = new->pages[0] + 1;
  215. new->pages[2] = new->pages[1] + 1;
  216. new->pages[3] = new->pages[2] + 1;
  217. }
  218. new->page_count = pg_count;
  219. new->num_scratch_pages = pg_count;
  220. new->type = AGP_PHYS_MEMORY;
  221. new->physical = page_to_phys(new->pages[0]);
  222. return new;
  223. }
  224. static void intel_i810_free_by_type(struct agp_memory *curr)
  225. {
  226. agp_free_key(curr->key);
  227. if (curr->type == AGP_PHYS_MEMORY) {
  228. if (curr->page_count == 4)
  229. i8xx_destroy_pages(curr->pages[0]);
  230. else {
  231. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  232. AGP_PAGE_DESTROY_UNMAP);
  233. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  234. AGP_PAGE_DESTROY_FREE);
  235. }
  236. agp_free_page_array(curr);
  237. }
  238. kfree(curr);
  239. }
  240. static int intel_gtt_setup_scratch_page(void)
  241. {
  242. struct page *page;
  243. dma_addr_t dma_addr;
  244. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  245. if (page == NULL)
  246. return -ENOMEM;
  247. get_page(page);
  248. set_pages_uc(page, 1);
  249. if (intel_private.base.needs_dmar) {
  250. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  251. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  252. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  253. return -EINVAL;
  254. intel_private.base.scratch_page_dma = dma_addr;
  255. } else
  256. intel_private.base.scratch_page_dma = page_to_phys(page);
  257. intel_private.scratch_page = page;
  258. return 0;
  259. }
  260. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  261. unsigned int flags)
  262. {
  263. u32 pte_flags = I810_PTE_VALID;
  264. switch (flags) {
  265. case AGP_DCACHE_MEMORY:
  266. pte_flags |= I810_PTE_LOCAL;
  267. break;
  268. case AGP_USER_CACHED_MEMORY:
  269. pte_flags |= I830_PTE_SYSTEM_CACHED;
  270. break;
  271. }
  272. writel(addr | pte_flags, intel_private.gtt + entry);
  273. }
  274. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  275. {32, 8192, 3},
  276. {64, 16384, 4},
  277. {128, 32768, 5},
  278. {256, 65536, 6},
  279. {512, 131072, 7},
  280. };
  281. static unsigned int intel_gtt_stolen_size(void)
  282. {
  283. u16 gmch_ctrl;
  284. u8 rdct;
  285. int local = 0;
  286. static const int ddt[4] = { 0, 16, 32, 64 };
  287. unsigned int stolen_size = 0;
  288. if (INTEL_GTT_GEN == 1)
  289. return 0; /* no stolen mem on i81x */
  290. pci_read_config_word(intel_private.bridge_dev,
  291. I830_GMCH_CTRL, &gmch_ctrl);
  292. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  293. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  294. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  295. case I830_GMCH_GMS_STOLEN_512:
  296. stolen_size = KB(512);
  297. break;
  298. case I830_GMCH_GMS_STOLEN_1024:
  299. stolen_size = MB(1);
  300. break;
  301. case I830_GMCH_GMS_STOLEN_8192:
  302. stolen_size = MB(8);
  303. break;
  304. case I830_GMCH_GMS_LOCAL:
  305. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  306. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  307. MB(ddt[I830_RDRAM_DDT(rdct)]);
  308. local = 1;
  309. break;
  310. default:
  311. stolen_size = 0;
  312. break;
  313. }
  314. } else {
  315. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  316. case I855_GMCH_GMS_STOLEN_1M:
  317. stolen_size = MB(1);
  318. break;
  319. case I855_GMCH_GMS_STOLEN_4M:
  320. stolen_size = MB(4);
  321. break;
  322. case I855_GMCH_GMS_STOLEN_8M:
  323. stolen_size = MB(8);
  324. break;
  325. case I855_GMCH_GMS_STOLEN_16M:
  326. stolen_size = MB(16);
  327. break;
  328. case I855_GMCH_GMS_STOLEN_32M:
  329. stolen_size = MB(32);
  330. break;
  331. case I915_GMCH_GMS_STOLEN_48M:
  332. stolen_size = MB(48);
  333. break;
  334. case I915_GMCH_GMS_STOLEN_64M:
  335. stolen_size = MB(64);
  336. break;
  337. case G33_GMCH_GMS_STOLEN_128M:
  338. stolen_size = MB(128);
  339. break;
  340. case G33_GMCH_GMS_STOLEN_256M:
  341. stolen_size = MB(256);
  342. break;
  343. case INTEL_GMCH_GMS_STOLEN_96M:
  344. stolen_size = MB(96);
  345. break;
  346. case INTEL_GMCH_GMS_STOLEN_160M:
  347. stolen_size = MB(160);
  348. break;
  349. case INTEL_GMCH_GMS_STOLEN_224M:
  350. stolen_size = MB(224);
  351. break;
  352. case INTEL_GMCH_GMS_STOLEN_352M:
  353. stolen_size = MB(352);
  354. break;
  355. default:
  356. stolen_size = 0;
  357. break;
  358. }
  359. }
  360. if (stolen_size > 0) {
  361. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  362. stolen_size / KB(1), local ? "local" : "stolen");
  363. } else {
  364. dev_info(&intel_private.bridge_dev->dev,
  365. "no pre-allocated video memory detected\n");
  366. stolen_size = 0;
  367. }
  368. return stolen_size;
  369. }
  370. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  371. {
  372. u32 pgetbl_ctl, pgetbl_ctl2;
  373. /* ensure that ppgtt is disabled */
  374. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  375. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  376. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  377. /* write the new ggtt size */
  378. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  379. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  380. pgetbl_ctl |= size_flag;
  381. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  382. }
  383. static unsigned int i965_gtt_total_entries(void)
  384. {
  385. int size;
  386. u32 pgetbl_ctl;
  387. u16 gmch_ctl;
  388. pci_read_config_word(intel_private.bridge_dev,
  389. I830_GMCH_CTRL, &gmch_ctl);
  390. if (INTEL_GTT_GEN == 5) {
  391. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  392. case G4x_GMCH_SIZE_1M:
  393. case G4x_GMCH_SIZE_VT_1M:
  394. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  395. break;
  396. case G4x_GMCH_SIZE_VT_1_5M:
  397. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  398. break;
  399. case G4x_GMCH_SIZE_2M:
  400. case G4x_GMCH_SIZE_VT_2M:
  401. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  402. break;
  403. }
  404. }
  405. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  406. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  407. case I965_PGETBL_SIZE_128KB:
  408. size = KB(128);
  409. break;
  410. case I965_PGETBL_SIZE_256KB:
  411. size = KB(256);
  412. break;
  413. case I965_PGETBL_SIZE_512KB:
  414. size = KB(512);
  415. break;
  416. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  417. case I965_PGETBL_SIZE_1MB:
  418. size = KB(1024);
  419. break;
  420. case I965_PGETBL_SIZE_2MB:
  421. size = KB(2048);
  422. break;
  423. case I965_PGETBL_SIZE_1_5MB:
  424. size = KB(1024 + 512);
  425. break;
  426. default:
  427. dev_info(&intel_private.pcidev->dev,
  428. "unknown page table size, assuming 512KB\n");
  429. size = KB(512);
  430. }
  431. return size/4;
  432. }
  433. static unsigned int intel_gtt_total_entries(void)
  434. {
  435. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  436. return i965_gtt_total_entries();
  437. else {
  438. /* On previous hardware, the GTT size was just what was
  439. * required to map the aperture.
  440. */
  441. return intel_private.base.gtt_mappable_entries;
  442. }
  443. }
  444. static unsigned int intel_gtt_mappable_entries(void)
  445. {
  446. unsigned int aperture_size;
  447. if (INTEL_GTT_GEN == 1) {
  448. u32 smram_miscc;
  449. pci_read_config_dword(intel_private.bridge_dev,
  450. I810_SMRAM_MISCC, &smram_miscc);
  451. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  452. == I810_GFX_MEM_WIN_32M)
  453. aperture_size = MB(32);
  454. else
  455. aperture_size = MB(64);
  456. } else if (INTEL_GTT_GEN == 2) {
  457. u16 gmch_ctrl;
  458. pci_read_config_word(intel_private.bridge_dev,
  459. I830_GMCH_CTRL, &gmch_ctrl);
  460. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  461. aperture_size = MB(64);
  462. else
  463. aperture_size = MB(128);
  464. } else {
  465. /* 9xx supports large sizes, just look at the length */
  466. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  467. }
  468. return aperture_size >> PAGE_SHIFT;
  469. }
  470. static void intel_gtt_teardown_scratch_page(void)
  471. {
  472. set_pages_wb(intel_private.scratch_page, 1);
  473. pci_unmap_page(intel_private.pcidev, intel_private.base.scratch_page_dma,
  474. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  475. put_page(intel_private.scratch_page);
  476. __free_page(intel_private.scratch_page);
  477. }
  478. static void intel_gtt_cleanup(void)
  479. {
  480. intel_private.driver->cleanup();
  481. iounmap(intel_private.gtt);
  482. iounmap(intel_private.registers);
  483. intel_gtt_teardown_scratch_page();
  484. }
  485. static int intel_gtt_init(void)
  486. {
  487. u32 gma_addr;
  488. u32 gtt_map_size;
  489. int ret;
  490. ret = intel_private.driver->setup();
  491. if (ret != 0)
  492. return ret;
  493. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  494. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  495. /* save the PGETBL reg for resume */
  496. intel_private.PGETBL_save =
  497. readl(intel_private.registers+I810_PGETBL_CTL)
  498. & ~I810_PGETBL_ENABLED;
  499. /* we only ever restore the register when enabling the PGTBL... */
  500. if (HAS_PGTBL_EN)
  501. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  502. dev_info(&intel_private.bridge_dev->dev,
  503. "detected gtt size: %dK total, %dK mappable\n",
  504. intel_private.base.gtt_total_entries * 4,
  505. intel_private.base.gtt_mappable_entries * 4);
  506. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  507. intel_private.gtt = NULL;
  508. if (INTEL_GTT_GEN < 6 && INTEL_GTT_GEN > 2)
  509. intel_private.gtt = ioremap_wc(intel_private.gtt_bus_addr,
  510. gtt_map_size);
  511. if (intel_private.gtt == NULL)
  512. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  513. gtt_map_size);
  514. if (intel_private.gtt == NULL) {
  515. intel_private.driver->cleanup();
  516. iounmap(intel_private.registers);
  517. return -ENOMEM;
  518. }
  519. global_cache_flush(); /* FIXME: ? */
  520. intel_private.base.stolen_size = intel_gtt_stolen_size();
  521. intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  522. ret = intel_gtt_setup_scratch_page();
  523. if (ret != 0) {
  524. intel_gtt_cleanup();
  525. return ret;
  526. }
  527. if (INTEL_GTT_GEN <= 2)
  528. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  529. &gma_addr);
  530. else
  531. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  532. &gma_addr);
  533. intel_private.base.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  534. return 0;
  535. }
  536. static int intel_fake_agp_fetch_size(void)
  537. {
  538. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  539. unsigned int aper_size;
  540. int i;
  541. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  542. / MB(1);
  543. for (i = 0; i < num_sizes; i++) {
  544. if (aper_size == intel_fake_agp_sizes[i].size) {
  545. agp_bridge->current_size =
  546. (void *) (intel_fake_agp_sizes + i);
  547. return aper_size;
  548. }
  549. }
  550. return 0;
  551. }
  552. static void i830_cleanup(void)
  553. {
  554. }
  555. /* The chipset_flush interface needs to get data that has already been
  556. * flushed out of the CPU all the way out to main memory, because the GPU
  557. * doesn't snoop those buffers.
  558. *
  559. * The 8xx series doesn't have the same lovely interface for flushing the
  560. * chipset write buffers that the later chips do. According to the 865
  561. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  562. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  563. * that it'll push whatever was in there out. It appears to work.
  564. */
  565. static void i830_chipset_flush(void)
  566. {
  567. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  568. /* Forcibly evict everything from the CPU write buffers.
  569. * clflush appears to be insufficient.
  570. */
  571. wbinvd_on_all_cpus();
  572. /* Now we've only seen documents for this magic bit on 855GM,
  573. * we hope it exists for the other gen2 chipsets...
  574. *
  575. * Also works as advertised on my 845G.
  576. */
  577. writel(readl(intel_private.registers+I830_HIC) | (1<<31),
  578. intel_private.registers+I830_HIC);
  579. while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
  580. if (time_after(jiffies, timeout))
  581. break;
  582. udelay(50);
  583. }
  584. }
  585. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  586. unsigned int flags)
  587. {
  588. u32 pte_flags = I810_PTE_VALID;
  589. if (flags == AGP_USER_CACHED_MEMORY)
  590. pte_flags |= I830_PTE_SYSTEM_CACHED;
  591. writel(addr | pte_flags, intel_private.gtt + entry);
  592. }
  593. bool intel_enable_gtt(void)
  594. {
  595. u8 __iomem *reg;
  596. if (INTEL_GTT_GEN == 2) {
  597. u16 gmch_ctrl;
  598. pci_read_config_word(intel_private.bridge_dev,
  599. I830_GMCH_CTRL, &gmch_ctrl);
  600. gmch_ctrl |= I830_GMCH_ENABLED;
  601. pci_write_config_word(intel_private.bridge_dev,
  602. I830_GMCH_CTRL, gmch_ctrl);
  603. pci_read_config_word(intel_private.bridge_dev,
  604. I830_GMCH_CTRL, &gmch_ctrl);
  605. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  606. dev_err(&intel_private.pcidev->dev,
  607. "failed to enable the GTT: GMCH_CTRL=%x\n",
  608. gmch_ctrl);
  609. return false;
  610. }
  611. }
  612. /* On the resume path we may be adjusting the PGTBL value, so
  613. * be paranoid and flush all chipset write buffers...
  614. */
  615. if (INTEL_GTT_GEN >= 3)
  616. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  617. reg = intel_private.registers+I810_PGETBL_CTL;
  618. writel(intel_private.PGETBL_save, reg);
  619. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  620. dev_err(&intel_private.pcidev->dev,
  621. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  622. readl(reg), intel_private.PGETBL_save);
  623. return false;
  624. }
  625. if (INTEL_GTT_GEN >= 3)
  626. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  627. return true;
  628. }
  629. EXPORT_SYMBOL(intel_enable_gtt);
  630. static int i830_setup(void)
  631. {
  632. u32 reg_addr;
  633. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  634. reg_addr &= 0xfff80000;
  635. intel_private.registers = ioremap(reg_addr, KB(64));
  636. if (!intel_private.registers)
  637. return -ENOMEM;
  638. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  639. return 0;
  640. }
  641. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  642. {
  643. agp_bridge->gatt_table_real = NULL;
  644. agp_bridge->gatt_table = NULL;
  645. agp_bridge->gatt_bus_addr = 0;
  646. return 0;
  647. }
  648. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  649. {
  650. return 0;
  651. }
  652. static int intel_fake_agp_configure(void)
  653. {
  654. if (!intel_enable_gtt())
  655. return -EIO;
  656. intel_private.clear_fake_agp = true;
  657. agp_bridge->gart_bus_addr = intel_private.base.gma_bus_addr;
  658. return 0;
  659. }
  660. static bool i830_check_flags(unsigned int flags)
  661. {
  662. switch (flags) {
  663. case 0:
  664. case AGP_PHYS_MEMORY:
  665. case AGP_USER_CACHED_MEMORY:
  666. case AGP_USER_MEMORY:
  667. return true;
  668. }
  669. return false;
  670. }
  671. void intel_gtt_insert_sg_entries(struct sg_table *st,
  672. unsigned int pg_start,
  673. unsigned int flags)
  674. {
  675. struct scatterlist *sg;
  676. unsigned int len, m;
  677. int i, j;
  678. j = pg_start;
  679. /* sg may merge pages, but we have to separate
  680. * per-page addr for GTT */
  681. for_each_sg(st->sgl, sg, st->nents, i) {
  682. len = sg_dma_len(sg) >> PAGE_SHIFT;
  683. for (m = 0; m < len; m++) {
  684. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  685. intel_private.driver->write_entry(addr, j, flags);
  686. j++;
  687. }
  688. }
  689. readl(intel_private.gtt+j-1);
  690. }
  691. EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
  692. static void intel_gtt_insert_pages(unsigned int first_entry,
  693. unsigned int num_entries,
  694. struct page **pages,
  695. unsigned int flags)
  696. {
  697. int i, j;
  698. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  699. dma_addr_t addr = page_to_phys(pages[i]);
  700. intel_private.driver->write_entry(addr,
  701. j, flags);
  702. }
  703. readl(intel_private.gtt+j-1);
  704. }
  705. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  706. off_t pg_start, int type)
  707. {
  708. int ret = -EINVAL;
  709. if (intel_private.clear_fake_agp) {
  710. int start = intel_private.base.stolen_size / PAGE_SIZE;
  711. int end = intel_private.base.gtt_mappable_entries;
  712. intel_gtt_clear_range(start, end - start);
  713. intel_private.clear_fake_agp = false;
  714. }
  715. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  716. return i810_insert_dcache_entries(mem, pg_start, type);
  717. if (mem->page_count == 0)
  718. goto out;
  719. if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
  720. goto out_err;
  721. if (type != mem->type)
  722. goto out_err;
  723. if (!intel_private.driver->check_flags(type))
  724. goto out_err;
  725. if (!mem->is_flushed)
  726. global_cache_flush();
  727. if (intel_private.base.needs_dmar) {
  728. struct sg_table st;
  729. ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
  730. if (ret != 0)
  731. return ret;
  732. intel_gtt_insert_sg_entries(&st, pg_start, type);
  733. mem->sg_list = st.sgl;
  734. mem->num_sg = st.nents;
  735. } else
  736. intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  737. type);
  738. out:
  739. ret = 0;
  740. out_err:
  741. mem->is_flushed = true;
  742. return ret;
  743. }
  744. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  745. {
  746. unsigned int i;
  747. for (i = first_entry; i < (first_entry + num_entries); i++) {
  748. intel_private.driver->write_entry(intel_private.base.scratch_page_dma,
  749. i, 0);
  750. }
  751. readl(intel_private.gtt+i-1);
  752. }
  753. EXPORT_SYMBOL(intel_gtt_clear_range);
  754. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  755. off_t pg_start, int type)
  756. {
  757. if (mem->page_count == 0)
  758. return 0;
  759. intel_gtt_clear_range(pg_start, mem->page_count);
  760. if (intel_private.base.needs_dmar) {
  761. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  762. mem->sg_list = NULL;
  763. mem->num_sg = 0;
  764. }
  765. return 0;
  766. }
  767. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  768. int type)
  769. {
  770. struct agp_memory *new;
  771. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  772. if (pg_count != intel_private.num_dcache_entries)
  773. return NULL;
  774. new = agp_create_memory(1);
  775. if (new == NULL)
  776. return NULL;
  777. new->type = AGP_DCACHE_MEMORY;
  778. new->page_count = pg_count;
  779. new->num_scratch_pages = 0;
  780. agp_free_page_array(new);
  781. return new;
  782. }
  783. if (type == AGP_PHYS_MEMORY)
  784. return alloc_agpphysmem_i8xx(pg_count, type);
  785. /* always return NULL for other allocation types for now */
  786. return NULL;
  787. }
  788. static int intel_alloc_chipset_flush_resource(void)
  789. {
  790. int ret;
  791. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  792. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  793. pcibios_align_resource, intel_private.bridge_dev);
  794. return ret;
  795. }
  796. static void intel_i915_setup_chipset_flush(void)
  797. {
  798. int ret;
  799. u32 temp;
  800. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  801. if (!(temp & 0x1)) {
  802. intel_alloc_chipset_flush_resource();
  803. intel_private.resource_valid = 1;
  804. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  805. } else {
  806. temp &= ~1;
  807. intel_private.resource_valid = 1;
  808. intel_private.ifp_resource.start = temp;
  809. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  810. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  811. /* some BIOSes reserve this area in a pnp some don't */
  812. if (ret)
  813. intel_private.resource_valid = 0;
  814. }
  815. }
  816. static void intel_i965_g33_setup_chipset_flush(void)
  817. {
  818. u32 temp_hi, temp_lo;
  819. int ret;
  820. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  821. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  822. if (!(temp_lo & 0x1)) {
  823. intel_alloc_chipset_flush_resource();
  824. intel_private.resource_valid = 1;
  825. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  826. upper_32_bits(intel_private.ifp_resource.start));
  827. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  828. } else {
  829. u64 l64;
  830. temp_lo &= ~0x1;
  831. l64 = ((u64)temp_hi << 32) | temp_lo;
  832. intel_private.resource_valid = 1;
  833. intel_private.ifp_resource.start = l64;
  834. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  835. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  836. /* some BIOSes reserve this area in a pnp some don't */
  837. if (ret)
  838. intel_private.resource_valid = 0;
  839. }
  840. }
  841. static void intel_i9xx_setup_flush(void)
  842. {
  843. /* return if already configured */
  844. if (intel_private.ifp_resource.start)
  845. return;
  846. if (INTEL_GTT_GEN == 6)
  847. return;
  848. /* setup a resource for this object */
  849. intel_private.ifp_resource.name = "Intel Flush Page";
  850. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  851. /* Setup chipset flush for 915 */
  852. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  853. intel_i965_g33_setup_chipset_flush();
  854. } else {
  855. intel_i915_setup_chipset_flush();
  856. }
  857. if (intel_private.ifp_resource.start)
  858. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  859. if (!intel_private.i9xx_flush_page)
  860. dev_err(&intel_private.pcidev->dev,
  861. "can't ioremap flush page - no chipset flushing\n");
  862. }
  863. static void i9xx_cleanup(void)
  864. {
  865. if (intel_private.i9xx_flush_page)
  866. iounmap(intel_private.i9xx_flush_page);
  867. if (intel_private.resource_valid)
  868. release_resource(&intel_private.ifp_resource);
  869. intel_private.ifp_resource.start = 0;
  870. intel_private.resource_valid = 0;
  871. }
  872. static void i9xx_chipset_flush(void)
  873. {
  874. if (intel_private.i9xx_flush_page)
  875. writel(1, intel_private.i9xx_flush_page);
  876. }
  877. static void i965_write_entry(dma_addr_t addr,
  878. unsigned int entry,
  879. unsigned int flags)
  880. {
  881. u32 pte_flags;
  882. pte_flags = I810_PTE_VALID;
  883. if (flags == AGP_USER_CACHED_MEMORY)
  884. pte_flags |= I830_PTE_SYSTEM_CACHED;
  885. /* Shift high bits down */
  886. addr |= (addr >> 28) & 0xf0;
  887. writel(addr | pte_flags, intel_private.gtt + entry);
  888. }
  889. static int i9xx_setup(void)
  890. {
  891. u32 reg_addr, gtt_addr;
  892. int size = KB(512);
  893. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  894. reg_addr &= 0xfff80000;
  895. intel_private.registers = ioremap(reg_addr, size);
  896. if (!intel_private.registers)
  897. return -ENOMEM;
  898. switch (INTEL_GTT_GEN) {
  899. case 3:
  900. pci_read_config_dword(intel_private.pcidev,
  901. I915_PTEADDR, &gtt_addr);
  902. intel_private.gtt_bus_addr = gtt_addr;
  903. break;
  904. case 5:
  905. intel_private.gtt_bus_addr = reg_addr + MB(2);
  906. break;
  907. default:
  908. intel_private.gtt_bus_addr = reg_addr + KB(512);
  909. break;
  910. }
  911. intel_i9xx_setup_flush();
  912. return 0;
  913. }
  914. static const struct agp_bridge_driver intel_fake_agp_driver = {
  915. .owner = THIS_MODULE,
  916. .size_type = FIXED_APER_SIZE,
  917. .aperture_sizes = intel_fake_agp_sizes,
  918. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  919. .configure = intel_fake_agp_configure,
  920. .fetch_size = intel_fake_agp_fetch_size,
  921. .cleanup = intel_gtt_cleanup,
  922. .agp_enable = intel_fake_agp_enable,
  923. .cache_flush = global_cache_flush,
  924. .create_gatt_table = intel_fake_agp_create_gatt_table,
  925. .free_gatt_table = intel_fake_agp_free_gatt_table,
  926. .insert_memory = intel_fake_agp_insert_entries,
  927. .remove_memory = intel_fake_agp_remove_entries,
  928. .alloc_by_type = intel_fake_agp_alloc_by_type,
  929. .free_by_type = intel_i810_free_by_type,
  930. .agp_alloc_page = agp_generic_alloc_page,
  931. .agp_alloc_pages = agp_generic_alloc_pages,
  932. .agp_destroy_page = agp_generic_destroy_page,
  933. .agp_destroy_pages = agp_generic_destroy_pages,
  934. };
  935. static const struct intel_gtt_driver i81x_gtt_driver = {
  936. .gen = 1,
  937. .has_pgtbl_enable = 1,
  938. .dma_mask_size = 32,
  939. .setup = i810_setup,
  940. .cleanup = i810_cleanup,
  941. .check_flags = i830_check_flags,
  942. .write_entry = i810_write_entry,
  943. };
  944. static const struct intel_gtt_driver i8xx_gtt_driver = {
  945. .gen = 2,
  946. .has_pgtbl_enable = 1,
  947. .setup = i830_setup,
  948. .cleanup = i830_cleanup,
  949. .write_entry = i830_write_entry,
  950. .dma_mask_size = 32,
  951. .check_flags = i830_check_flags,
  952. .chipset_flush = i830_chipset_flush,
  953. };
  954. static const struct intel_gtt_driver i915_gtt_driver = {
  955. .gen = 3,
  956. .has_pgtbl_enable = 1,
  957. .setup = i9xx_setup,
  958. .cleanup = i9xx_cleanup,
  959. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  960. .write_entry = i830_write_entry,
  961. .dma_mask_size = 32,
  962. .check_flags = i830_check_flags,
  963. .chipset_flush = i9xx_chipset_flush,
  964. };
  965. static const struct intel_gtt_driver g33_gtt_driver = {
  966. .gen = 3,
  967. .is_g33 = 1,
  968. .setup = i9xx_setup,
  969. .cleanup = i9xx_cleanup,
  970. .write_entry = i965_write_entry,
  971. .dma_mask_size = 36,
  972. .check_flags = i830_check_flags,
  973. .chipset_flush = i9xx_chipset_flush,
  974. };
  975. static const struct intel_gtt_driver pineview_gtt_driver = {
  976. .gen = 3,
  977. .is_pineview = 1, .is_g33 = 1,
  978. .setup = i9xx_setup,
  979. .cleanup = i9xx_cleanup,
  980. .write_entry = i965_write_entry,
  981. .dma_mask_size = 36,
  982. .check_flags = i830_check_flags,
  983. .chipset_flush = i9xx_chipset_flush,
  984. };
  985. static const struct intel_gtt_driver i965_gtt_driver = {
  986. .gen = 4,
  987. .has_pgtbl_enable = 1,
  988. .setup = i9xx_setup,
  989. .cleanup = i9xx_cleanup,
  990. .write_entry = i965_write_entry,
  991. .dma_mask_size = 36,
  992. .check_flags = i830_check_flags,
  993. .chipset_flush = i9xx_chipset_flush,
  994. };
  995. static const struct intel_gtt_driver g4x_gtt_driver = {
  996. .gen = 5,
  997. .setup = i9xx_setup,
  998. .cleanup = i9xx_cleanup,
  999. .write_entry = i965_write_entry,
  1000. .dma_mask_size = 36,
  1001. .check_flags = i830_check_flags,
  1002. .chipset_flush = i9xx_chipset_flush,
  1003. };
  1004. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1005. .gen = 5,
  1006. .is_ironlake = 1,
  1007. .setup = i9xx_setup,
  1008. .cleanup = i9xx_cleanup,
  1009. .write_entry = i965_write_entry,
  1010. .dma_mask_size = 36,
  1011. .check_flags = i830_check_flags,
  1012. .chipset_flush = i9xx_chipset_flush,
  1013. };
  1014. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1015. * driver and gmch_driver must be non-null, and find_gmch will determine
  1016. * which one should be used if a gmch_chip_id is present.
  1017. */
  1018. static const struct intel_gtt_driver_description {
  1019. unsigned int gmch_chip_id;
  1020. char *name;
  1021. const struct intel_gtt_driver *gtt_driver;
  1022. } intel_gtt_chipsets[] = {
  1023. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1024. &i81x_gtt_driver},
  1025. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1026. &i81x_gtt_driver},
  1027. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1028. &i81x_gtt_driver},
  1029. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1030. &i81x_gtt_driver},
  1031. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1032. &i8xx_gtt_driver},
  1033. { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
  1034. &i8xx_gtt_driver},
  1035. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1036. &i8xx_gtt_driver},
  1037. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1038. &i8xx_gtt_driver},
  1039. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1040. &i8xx_gtt_driver},
  1041. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1042. &i915_gtt_driver },
  1043. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1044. &i915_gtt_driver },
  1045. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1046. &i915_gtt_driver },
  1047. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1048. &i915_gtt_driver },
  1049. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1050. &i915_gtt_driver },
  1051. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1052. &i915_gtt_driver },
  1053. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1054. &i965_gtt_driver },
  1055. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1056. &i965_gtt_driver },
  1057. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1058. &i965_gtt_driver },
  1059. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1060. &i965_gtt_driver },
  1061. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1062. &i965_gtt_driver },
  1063. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1064. &i965_gtt_driver },
  1065. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1066. &g33_gtt_driver },
  1067. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1068. &g33_gtt_driver },
  1069. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1070. &g33_gtt_driver },
  1071. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1072. &pineview_gtt_driver },
  1073. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1074. &pineview_gtt_driver },
  1075. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1076. &g4x_gtt_driver },
  1077. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1078. &g4x_gtt_driver },
  1079. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1080. &g4x_gtt_driver },
  1081. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1082. &g4x_gtt_driver },
  1083. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1084. &g4x_gtt_driver },
  1085. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1086. &g4x_gtt_driver },
  1087. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1088. &g4x_gtt_driver },
  1089. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1090. "HD Graphics", &ironlake_gtt_driver },
  1091. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1092. "HD Graphics", &ironlake_gtt_driver },
  1093. { 0, NULL, NULL }
  1094. };
  1095. static int find_gmch(u16 device)
  1096. {
  1097. struct pci_dev *gmch_device;
  1098. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1099. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1100. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1101. device, gmch_device);
  1102. }
  1103. if (!gmch_device)
  1104. return 0;
  1105. intel_private.pcidev = gmch_device;
  1106. return 1;
  1107. }
  1108. int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
  1109. struct agp_bridge_data *bridge)
  1110. {
  1111. int i, mask;
  1112. /*
  1113. * Can be called from the fake agp driver but also directly from
  1114. * drm/i915.ko. Hence we need to check whether everything is set up
  1115. * already.
  1116. */
  1117. if (intel_private.driver) {
  1118. intel_private.refcount++;
  1119. return 1;
  1120. }
  1121. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1122. if (gpu_pdev) {
  1123. if (gpu_pdev->device ==
  1124. intel_gtt_chipsets[i].gmch_chip_id) {
  1125. intel_private.pcidev = pci_dev_get(gpu_pdev);
  1126. intel_private.driver =
  1127. intel_gtt_chipsets[i].gtt_driver;
  1128. break;
  1129. }
  1130. } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1131. intel_private.driver =
  1132. intel_gtt_chipsets[i].gtt_driver;
  1133. break;
  1134. }
  1135. }
  1136. if (!intel_private.driver)
  1137. return 0;
  1138. intel_private.refcount++;
  1139. if (bridge) {
  1140. bridge->driver = &intel_fake_agp_driver;
  1141. bridge->dev_private_data = &intel_private;
  1142. bridge->dev = bridge_pdev;
  1143. }
  1144. intel_private.bridge_dev = pci_dev_get(bridge_pdev);
  1145. dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1146. mask = intel_private.driver->dma_mask_size;
  1147. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1148. dev_err(&intel_private.pcidev->dev,
  1149. "set gfx device dma mask %d-bit failed!\n", mask);
  1150. else
  1151. pci_set_consistent_dma_mask(intel_private.pcidev,
  1152. DMA_BIT_MASK(mask));
  1153. if (intel_gtt_init() != 0) {
  1154. intel_gmch_remove();
  1155. return 0;
  1156. }
  1157. return 1;
  1158. }
  1159. EXPORT_SYMBOL(intel_gmch_probe);
  1160. struct intel_gtt *intel_gtt_get(void)
  1161. {
  1162. return &intel_private.base;
  1163. }
  1164. EXPORT_SYMBOL(intel_gtt_get);
  1165. void intel_gtt_chipset_flush(void)
  1166. {
  1167. if (intel_private.driver->chipset_flush)
  1168. intel_private.driver->chipset_flush();
  1169. }
  1170. EXPORT_SYMBOL(intel_gtt_chipset_flush);
  1171. void intel_gmch_remove(void)
  1172. {
  1173. if (--intel_private.refcount)
  1174. return;
  1175. if (intel_private.pcidev)
  1176. pci_dev_put(intel_private.pcidev);
  1177. if (intel_private.bridge_dev)
  1178. pci_dev_put(intel_private.bridge_dev);
  1179. intel_private.driver = NULL;
  1180. }
  1181. EXPORT_SYMBOL(intel_gmch_remove);
  1182. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1183. MODULE_LICENSE("GPL and additional rights");