r100.c 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include "rs100d.h"
  36. #include "rv200d.h"
  37. #include "rv250d.h"
  38. #include <linux/firmware.h>
  39. #include <linux/platform_device.h>
  40. #include "r100_reg_safe.h"
  41. #include "rn50_reg_safe.h"
  42. /* Firmware Names */
  43. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  44. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  45. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  46. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  47. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  48. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  49. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  50. MODULE_FIRMWARE(FIRMWARE_R100);
  51. MODULE_FIRMWARE(FIRMWARE_R200);
  52. MODULE_FIRMWARE(FIRMWARE_R300);
  53. MODULE_FIRMWARE(FIRMWARE_R420);
  54. MODULE_FIRMWARE(FIRMWARE_RS690);
  55. MODULE_FIRMWARE(FIRMWARE_RS600);
  56. MODULE_FIRMWARE(FIRMWARE_R520);
  57. #include "r100_track.h"
  58. /* This files gather functions specifics to:
  59. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  60. */
  61. /* hpd for digital panel detect/disconnect */
  62. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  63. {
  64. bool connected = false;
  65. switch (hpd) {
  66. case RADEON_HPD_1:
  67. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  68. connected = true;
  69. break;
  70. case RADEON_HPD_2:
  71. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  72. connected = true;
  73. break;
  74. default:
  75. break;
  76. }
  77. return connected;
  78. }
  79. void r100_hpd_set_polarity(struct radeon_device *rdev,
  80. enum radeon_hpd_id hpd)
  81. {
  82. u32 tmp;
  83. bool connected = r100_hpd_sense(rdev, hpd);
  84. switch (hpd) {
  85. case RADEON_HPD_1:
  86. tmp = RREG32(RADEON_FP_GEN_CNTL);
  87. if (connected)
  88. tmp &= ~RADEON_FP_DETECT_INT_POL;
  89. else
  90. tmp |= RADEON_FP_DETECT_INT_POL;
  91. WREG32(RADEON_FP_GEN_CNTL, tmp);
  92. break;
  93. case RADEON_HPD_2:
  94. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  95. if (connected)
  96. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  97. else
  98. tmp |= RADEON_FP2_DETECT_INT_POL;
  99. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  100. break;
  101. default:
  102. break;
  103. }
  104. }
  105. void r100_hpd_init(struct radeon_device *rdev)
  106. {
  107. struct drm_device *dev = rdev->ddev;
  108. struct drm_connector *connector;
  109. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  110. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  111. switch (radeon_connector->hpd.hpd) {
  112. case RADEON_HPD_1:
  113. rdev->irq.hpd[0] = true;
  114. break;
  115. case RADEON_HPD_2:
  116. rdev->irq.hpd[1] = true;
  117. break;
  118. default:
  119. break;
  120. }
  121. }
  122. r100_irq_set(rdev);
  123. }
  124. void r100_hpd_fini(struct radeon_device *rdev)
  125. {
  126. struct drm_device *dev = rdev->ddev;
  127. struct drm_connector *connector;
  128. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  129. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  130. switch (radeon_connector->hpd.hpd) {
  131. case RADEON_HPD_1:
  132. rdev->irq.hpd[0] = false;
  133. break;
  134. case RADEON_HPD_2:
  135. rdev->irq.hpd[1] = false;
  136. break;
  137. default:
  138. break;
  139. }
  140. }
  141. }
  142. /*
  143. * PCI GART
  144. */
  145. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  146. {
  147. /* TODO: can we do somethings here ? */
  148. /* It seems hw only cache one entry so we should discard this
  149. * entry otherwise if first GPU GART read hit this entry it
  150. * could end up in wrong address. */
  151. }
  152. int r100_pci_gart_init(struct radeon_device *rdev)
  153. {
  154. int r;
  155. if (rdev->gart.table.ram.ptr) {
  156. WARN(1, "R100 PCI GART already initialized.\n");
  157. return 0;
  158. }
  159. /* Initialize common gart structure */
  160. r = radeon_gart_init(rdev);
  161. if (r)
  162. return r;
  163. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  164. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  165. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  166. return radeon_gart_table_ram_alloc(rdev);
  167. }
  168. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  169. void r100_enable_bm(struct radeon_device *rdev)
  170. {
  171. uint32_t tmp;
  172. /* Enable bus mastering */
  173. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  174. WREG32(RADEON_BUS_CNTL, tmp);
  175. }
  176. int r100_pci_gart_enable(struct radeon_device *rdev)
  177. {
  178. uint32_t tmp;
  179. /* discard memory request outside of configured range */
  180. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  181. WREG32(RADEON_AIC_CNTL, tmp);
  182. /* set address range for PCI address translate */
  183. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  184. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  185. WREG32(RADEON_AIC_HI_ADDR, tmp);
  186. /* set PCI GART page-table base address */
  187. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  188. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  189. WREG32(RADEON_AIC_CNTL, tmp);
  190. r100_pci_gart_tlb_flush(rdev);
  191. rdev->gart.ready = true;
  192. return 0;
  193. }
  194. void r100_pci_gart_disable(struct radeon_device *rdev)
  195. {
  196. uint32_t tmp;
  197. /* discard memory request outside of configured range */
  198. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  199. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  200. WREG32(RADEON_AIC_LO_ADDR, 0);
  201. WREG32(RADEON_AIC_HI_ADDR, 0);
  202. }
  203. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  204. {
  205. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  206. return -EINVAL;
  207. }
  208. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  209. return 0;
  210. }
  211. void r100_pci_gart_fini(struct radeon_device *rdev)
  212. {
  213. r100_pci_gart_disable(rdev);
  214. radeon_gart_table_ram_free(rdev);
  215. radeon_gart_fini(rdev);
  216. }
  217. int r100_irq_set(struct radeon_device *rdev)
  218. {
  219. uint32_t tmp = 0;
  220. if (rdev->irq.sw_int) {
  221. tmp |= RADEON_SW_INT_ENABLE;
  222. }
  223. if (rdev->irq.crtc_vblank_int[0]) {
  224. tmp |= RADEON_CRTC_VBLANK_MASK;
  225. }
  226. if (rdev->irq.crtc_vblank_int[1]) {
  227. tmp |= RADEON_CRTC2_VBLANK_MASK;
  228. }
  229. if (rdev->irq.hpd[0]) {
  230. tmp |= RADEON_FP_DETECT_MASK;
  231. }
  232. if (rdev->irq.hpd[1]) {
  233. tmp |= RADEON_FP2_DETECT_MASK;
  234. }
  235. WREG32(RADEON_GEN_INT_CNTL, tmp);
  236. return 0;
  237. }
  238. void r100_irq_disable(struct radeon_device *rdev)
  239. {
  240. u32 tmp;
  241. WREG32(R_000040_GEN_INT_CNTL, 0);
  242. /* Wait and acknowledge irq */
  243. mdelay(1);
  244. tmp = RREG32(R_000044_GEN_INT_STATUS);
  245. WREG32(R_000044_GEN_INT_STATUS, tmp);
  246. }
  247. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  248. {
  249. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  250. uint32_t irq_mask = RADEON_SW_INT_TEST |
  251. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  252. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  253. if (irqs) {
  254. WREG32(RADEON_GEN_INT_STATUS, irqs);
  255. }
  256. return irqs & irq_mask;
  257. }
  258. int r100_irq_process(struct radeon_device *rdev)
  259. {
  260. uint32_t status, msi_rearm;
  261. bool queue_hotplug = false;
  262. status = r100_irq_ack(rdev);
  263. if (!status) {
  264. return IRQ_NONE;
  265. }
  266. if (rdev->shutdown) {
  267. return IRQ_NONE;
  268. }
  269. while (status) {
  270. /* SW interrupt */
  271. if (status & RADEON_SW_INT_TEST) {
  272. radeon_fence_process(rdev);
  273. }
  274. /* Vertical blank interrupts */
  275. if (status & RADEON_CRTC_VBLANK_STAT) {
  276. drm_handle_vblank(rdev->ddev, 0);
  277. }
  278. if (status & RADEON_CRTC2_VBLANK_STAT) {
  279. drm_handle_vblank(rdev->ddev, 1);
  280. }
  281. if (status & RADEON_FP_DETECT_STAT) {
  282. queue_hotplug = true;
  283. DRM_DEBUG("HPD1\n");
  284. }
  285. if (status & RADEON_FP2_DETECT_STAT) {
  286. queue_hotplug = true;
  287. DRM_DEBUG("HPD2\n");
  288. }
  289. status = r100_irq_ack(rdev);
  290. }
  291. if (queue_hotplug)
  292. queue_work(rdev->wq, &rdev->hotplug_work);
  293. if (rdev->msi_enabled) {
  294. switch (rdev->family) {
  295. case CHIP_RS400:
  296. case CHIP_RS480:
  297. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  298. WREG32(RADEON_AIC_CNTL, msi_rearm);
  299. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  300. break;
  301. default:
  302. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  303. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  304. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  305. break;
  306. }
  307. }
  308. return IRQ_HANDLED;
  309. }
  310. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  311. {
  312. if (crtc == 0)
  313. return RREG32(RADEON_CRTC_CRNT_FRAME);
  314. else
  315. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  316. }
  317. void r100_fence_ring_emit(struct radeon_device *rdev,
  318. struct radeon_fence *fence)
  319. {
  320. /* Who ever call radeon_fence_emit should call ring_lock and ask
  321. * for enough space (today caller are ib schedule and buffer move) */
  322. /* Wait until IDLE & CLEAN */
  323. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  324. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  325. /* Emit fence sequence & fire IRQ */
  326. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  327. radeon_ring_write(rdev, fence->seq);
  328. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  329. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  330. }
  331. int r100_wb_init(struct radeon_device *rdev)
  332. {
  333. int r;
  334. if (rdev->wb.wb_obj == NULL) {
  335. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  336. RADEON_GEM_DOMAIN_GTT,
  337. &rdev->wb.wb_obj);
  338. if (r) {
  339. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  340. return r;
  341. }
  342. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  343. if (unlikely(r != 0))
  344. return r;
  345. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  346. &rdev->wb.gpu_addr);
  347. if (r) {
  348. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  349. radeon_bo_unreserve(rdev->wb.wb_obj);
  350. return r;
  351. }
  352. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  353. radeon_bo_unreserve(rdev->wb.wb_obj);
  354. if (r) {
  355. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  356. return r;
  357. }
  358. }
  359. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  360. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  361. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  362. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  363. return 0;
  364. }
  365. void r100_wb_disable(struct radeon_device *rdev)
  366. {
  367. WREG32(R_000770_SCRATCH_UMSK, 0);
  368. }
  369. void r100_wb_fini(struct radeon_device *rdev)
  370. {
  371. int r;
  372. r100_wb_disable(rdev);
  373. if (rdev->wb.wb_obj) {
  374. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  375. if (unlikely(r != 0)) {
  376. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  377. return;
  378. }
  379. radeon_bo_kunmap(rdev->wb.wb_obj);
  380. radeon_bo_unpin(rdev->wb.wb_obj);
  381. radeon_bo_unreserve(rdev->wb.wb_obj);
  382. radeon_bo_unref(&rdev->wb.wb_obj);
  383. rdev->wb.wb = NULL;
  384. rdev->wb.wb_obj = NULL;
  385. }
  386. }
  387. int r100_copy_blit(struct radeon_device *rdev,
  388. uint64_t src_offset,
  389. uint64_t dst_offset,
  390. unsigned num_pages,
  391. struct radeon_fence *fence)
  392. {
  393. uint32_t cur_pages;
  394. uint32_t stride_bytes = PAGE_SIZE;
  395. uint32_t pitch;
  396. uint32_t stride_pixels;
  397. unsigned ndw;
  398. int num_loops;
  399. int r = 0;
  400. /* radeon limited to 16k stride */
  401. stride_bytes &= 0x3fff;
  402. /* radeon pitch is /64 */
  403. pitch = stride_bytes / 64;
  404. stride_pixels = stride_bytes / 4;
  405. num_loops = DIV_ROUND_UP(num_pages, 8191);
  406. /* Ask for enough room for blit + flush + fence */
  407. ndw = 64 + (10 * num_loops);
  408. r = radeon_ring_lock(rdev, ndw);
  409. if (r) {
  410. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  411. return -EINVAL;
  412. }
  413. while (num_pages > 0) {
  414. cur_pages = num_pages;
  415. if (cur_pages > 8191) {
  416. cur_pages = 8191;
  417. }
  418. num_pages -= cur_pages;
  419. /* pages are in Y direction - height
  420. page width in X direction - width */
  421. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  422. radeon_ring_write(rdev,
  423. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  424. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  425. RADEON_GMC_SRC_CLIPPING |
  426. RADEON_GMC_DST_CLIPPING |
  427. RADEON_GMC_BRUSH_NONE |
  428. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  429. RADEON_GMC_SRC_DATATYPE_COLOR |
  430. RADEON_ROP3_S |
  431. RADEON_DP_SRC_SOURCE_MEMORY |
  432. RADEON_GMC_CLR_CMP_CNTL_DIS |
  433. RADEON_GMC_WR_MSK_DIS);
  434. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  435. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  436. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  437. radeon_ring_write(rdev, 0);
  438. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  439. radeon_ring_write(rdev, num_pages);
  440. radeon_ring_write(rdev, num_pages);
  441. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  442. }
  443. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  444. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  445. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  446. radeon_ring_write(rdev,
  447. RADEON_WAIT_2D_IDLECLEAN |
  448. RADEON_WAIT_HOST_IDLECLEAN |
  449. RADEON_WAIT_DMA_GUI_IDLE);
  450. if (fence) {
  451. r = radeon_fence_emit(rdev, fence);
  452. }
  453. radeon_ring_unlock_commit(rdev);
  454. return r;
  455. }
  456. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  457. {
  458. unsigned i;
  459. u32 tmp;
  460. for (i = 0; i < rdev->usec_timeout; i++) {
  461. tmp = RREG32(R_000E40_RBBM_STATUS);
  462. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  463. return 0;
  464. }
  465. udelay(1);
  466. }
  467. return -1;
  468. }
  469. void r100_ring_start(struct radeon_device *rdev)
  470. {
  471. int r;
  472. r = radeon_ring_lock(rdev, 2);
  473. if (r) {
  474. return;
  475. }
  476. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  477. radeon_ring_write(rdev,
  478. RADEON_ISYNC_ANY2D_IDLE3D |
  479. RADEON_ISYNC_ANY3D_IDLE2D |
  480. RADEON_ISYNC_WAIT_IDLEGUI |
  481. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  482. radeon_ring_unlock_commit(rdev);
  483. }
  484. /* Load the microcode for the CP */
  485. static int r100_cp_init_microcode(struct radeon_device *rdev)
  486. {
  487. struct platform_device *pdev;
  488. const char *fw_name = NULL;
  489. int err;
  490. DRM_DEBUG("\n");
  491. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  492. err = IS_ERR(pdev);
  493. if (err) {
  494. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  495. return -EINVAL;
  496. }
  497. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  498. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  499. (rdev->family == CHIP_RS200)) {
  500. DRM_INFO("Loading R100 Microcode\n");
  501. fw_name = FIRMWARE_R100;
  502. } else if ((rdev->family == CHIP_R200) ||
  503. (rdev->family == CHIP_RV250) ||
  504. (rdev->family == CHIP_RV280) ||
  505. (rdev->family == CHIP_RS300)) {
  506. DRM_INFO("Loading R200 Microcode\n");
  507. fw_name = FIRMWARE_R200;
  508. } else if ((rdev->family == CHIP_R300) ||
  509. (rdev->family == CHIP_R350) ||
  510. (rdev->family == CHIP_RV350) ||
  511. (rdev->family == CHIP_RV380) ||
  512. (rdev->family == CHIP_RS400) ||
  513. (rdev->family == CHIP_RS480)) {
  514. DRM_INFO("Loading R300 Microcode\n");
  515. fw_name = FIRMWARE_R300;
  516. } else if ((rdev->family == CHIP_R420) ||
  517. (rdev->family == CHIP_R423) ||
  518. (rdev->family == CHIP_RV410)) {
  519. DRM_INFO("Loading R400 Microcode\n");
  520. fw_name = FIRMWARE_R420;
  521. } else if ((rdev->family == CHIP_RS690) ||
  522. (rdev->family == CHIP_RS740)) {
  523. DRM_INFO("Loading RS690/RS740 Microcode\n");
  524. fw_name = FIRMWARE_RS690;
  525. } else if (rdev->family == CHIP_RS600) {
  526. DRM_INFO("Loading RS600 Microcode\n");
  527. fw_name = FIRMWARE_RS600;
  528. } else if ((rdev->family == CHIP_RV515) ||
  529. (rdev->family == CHIP_R520) ||
  530. (rdev->family == CHIP_RV530) ||
  531. (rdev->family == CHIP_R580) ||
  532. (rdev->family == CHIP_RV560) ||
  533. (rdev->family == CHIP_RV570)) {
  534. DRM_INFO("Loading R500 Microcode\n");
  535. fw_name = FIRMWARE_R520;
  536. }
  537. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  538. platform_device_unregister(pdev);
  539. if (err) {
  540. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  541. fw_name);
  542. } else if (rdev->me_fw->size % 8) {
  543. printk(KERN_ERR
  544. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  545. rdev->me_fw->size, fw_name);
  546. err = -EINVAL;
  547. release_firmware(rdev->me_fw);
  548. rdev->me_fw = NULL;
  549. }
  550. return err;
  551. }
  552. static void r100_cp_load_microcode(struct radeon_device *rdev)
  553. {
  554. const __be32 *fw_data;
  555. int i, size;
  556. if (r100_gui_wait_for_idle(rdev)) {
  557. printk(KERN_WARNING "Failed to wait GUI idle while "
  558. "programming pipes. Bad things might happen.\n");
  559. }
  560. if (rdev->me_fw) {
  561. size = rdev->me_fw->size / 4;
  562. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  563. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  564. for (i = 0; i < size; i += 2) {
  565. WREG32(RADEON_CP_ME_RAM_DATAH,
  566. be32_to_cpup(&fw_data[i]));
  567. WREG32(RADEON_CP_ME_RAM_DATAL,
  568. be32_to_cpup(&fw_data[i + 1]));
  569. }
  570. }
  571. }
  572. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  573. {
  574. unsigned rb_bufsz;
  575. unsigned rb_blksz;
  576. unsigned max_fetch;
  577. unsigned pre_write_timer;
  578. unsigned pre_write_limit;
  579. unsigned indirect2_start;
  580. unsigned indirect1_start;
  581. uint32_t tmp;
  582. int r;
  583. if (r100_debugfs_cp_init(rdev)) {
  584. DRM_ERROR("Failed to register debugfs file for CP !\n");
  585. }
  586. /* Reset CP */
  587. tmp = RREG32(RADEON_CP_CSQ_STAT);
  588. if ((tmp & (1 << 31))) {
  589. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  590. WREG32(RADEON_CP_CSQ_MODE, 0);
  591. WREG32(RADEON_CP_CSQ_CNTL, 0);
  592. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  593. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  594. mdelay(2);
  595. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  596. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  597. mdelay(2);
  598. tmp = RREG32(RADEON_CP_CSQ_STAT);
  599. if ((tmp & (1 << 31))) {
  600. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  601. }
  602. } else {
  603. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  604. }
  605. if (!rdev->me_fw) {
  606. r = r100_cp_init_microcode(rdev);
  607. if (r) {
  608. DRM_ERROR("Failed to load firmware!\n");
  609. return r;
  610. }
  611. }
  612. /* Align ring size */
  613. rb_bufsz = drm_order(ring_size / 8);
  614. ring_size = (1 << (rb_bufsz + 1)) * 4;
  615. r100_cp_load_microcode(rdev);
  616. r = radeon_ring_init(rdev, ring_size);
  617. if (r) {
  618. return r;
  619. }
  620. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  621. * the rptr copy in system ram */
  622. rb_blksz = 9;
  623. /* cp will read 128bytes at a time (4 dwords) */
  624. max_fetch = 1;
  625. rdev->cp.align_mask = 16 - 1;
  626. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  627. pre_write_timer = 64;
  628. /* Force CP_RB_WPTR write if written more than one time before the
  629. * delay expire
  630. */
  631. pre_write_limit = 0;
  632. /* Setup the cp cache like this (cache size is 96 dwords) :
  633. * RING 0 to 15
  634. * INDIRECT1 16 to 79
  635. * INDIRECT2 80 to 95
  636. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  637. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  638. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  639. * Idea being that most of the gpu cmd will be through indirect1 buffer
  640. * so it gets the bigger cache.
  641. */
  642. indirect2_start = 80;
  643. indirect1_start = 16;
  644. /* cp setup */
  645. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  646. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  647. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  648. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  649. RADEON_RB_NO_UPDATE);
  650. #ifdef __BIG_ENDIAN
  651. tmp |= RADEON_BUF_SWAP_32BIT;
  652. #endif
  653. WREG32(RADEON_CP_RB_CNTL, tmp);
  654. /* Set ring address */
  655. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  656. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  657. /* Force read & write ptr to 0 */
  658. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  659. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  660. WREG32(RADEON_CP_RB_WPTR, 0);
  661. WREG32(RADEON_CP_RB_CNTL, tmp);
  662. udelay(10);
  663. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  664. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  665. /* Set cp mode to bus mastering & enable cp*/
  666. WREG32(RADEON_CP_CSQ_MODE,
  667. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  668. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  669. WREG32(0x718, 0);
  670. WREG32(0x744, 0x00004D4D);
  671. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  672. radeon_ring_start(rdev);
  673. r = radeon_ring_test(rdev);
  674. if (r) {
  675. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  676. return r;
  677. }
  678. rdev->cp.ready = true;
  679. return 0;
  680. }
  681. void r100_cp_fini(struct radeon_device *rdev)
  682. {
  683. if (r100_cp_wait_for_idle(rdev)) {
  684. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  685. }
  686. /* Disable ring */
  687. r100_cp_disable(rdev);
  688. radeon_ring_fini(rdev);
  689. DRM_INFO("radeon: cp finalized\n");
  690. }
  691. void r100_cp_disable(struct radeon_device *rdev)
  692. {
  693. /* Disable ring */
  694. rdev->cp.ready = false;
  695. WREG32(RADEON_CP_CSQ_MODE, 0);
  696. WREG32(RADEON_CP_CSQ_CNTL, 0);
  697. if (r100_gui_wait_for_idle(rdev)) {
  698. printk(KERN_WARNING "Failed to wait GUI idle while "
  699. "programming pipes. Bad things might happen.\n");
  700. }
  701. }
  702. int r100_cp_reset(struct radeon_device *rdev)
  703. {
  704. uint32_t tmp;
  705. bool reinit_cp;
  706. int i;
  707. reinit_cp = rdev->cp.ready;
  708. rdev->cp.ready = false;
  709. WREG32(RADEON_CP_CSQ_MODE, 0);
  710. WREG32(RADEON_CP_CSQ_CNTL, 0);
  711. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  712. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  713. udelay(200);
  714. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  715. /* Wait to prevent race in RBBM_STATUS */
  716. mdelay(1);
  717. for (i = 0; i < rdev->usec_timeout; i++) {
  718. tmp = RREG32(RADEON_RBBM_STATUS);
  719. if (!(tmp & (1 << 16))) {
  720. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  721. tmp);
  722. if (reinit_cp) {
  723. return r100_cp_init(rdev, rdev->cp.ring_size);
  724. }
  725. return 0;
  726. }
  727. DRM_UDELAY(1);
  728. }
  729. tmp = RREG32(RADEON_RBBM_STATUS);
  730. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  731. return -1;
  732. }
  733. void r100_cp_commit(struct radeon_device *rdev)
  734. {
  735. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  736. (void)RREG32(RADEON_CP_RB_WPTR);
  737. }
  738. /*
  739. * CS functions
  740. */
  741. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  742. struct radeon_cs_packet *pkt,
  743. const unsigned *auth, unsigned n,
  744. radeon_packet0_check_t check)
  745. {
  746. unsigned reg;
  747. unsigned i, j, m;
  748. unsigned idx;
  749. int r;
  750. idx = pkt->idx + 1;
  751. reg = pkt->reg;
  752. /* Check that register fall into register range
  753. * determined by the number of entry (n) in the
  754. * safe register bitmap.
  755. */
  756. if (pkt->one_reg_wr) {
  757. if ((reg >> 7) > n) {
  758. return -EINVAL;
  759. }
  760. } else {
  761. if (((reg + (pkt->count << 2)) >> 7) > n) {
  762. return -EINVAL;
  763. }
  764. }
  765. for (i = 0; i <= pkt->count; i++, idx++) {
  766. j = (reg >> 7);
  767. m = 1 << ((reg >> 2) & 31);
  768. if (auth[j] & m) {
  769. r = check(p, pkt, idx, reg);
  770. if (r) {
  771. return r;
  772. }
  773. }
  774. if (pkt->one_reg_wr) {
  775. if (!(auth[j] & m)) {
  776. break;
  777. }
  778. } else {
  779. reg += 4;
  780. }
  781. }
  782. return 0;
  783. }
  784. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  785. struct radeon_cs_packet *pkt)
  786. {
  787. volatile uint32_t *ib;
  788. unsigned i;
  789. unsigned idx;
  790. ib = p->ib->ptr;
  791. idx = pkt->idx;
  792. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  793. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  794. }
  795. }
  796. /**
  797. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  798. * @parser: parser structure holding parsing context.
  799. * @pkt: where to store packet informations
  800. *
  801. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  802. * if packet is bigger than remaining ib size. or if packets is unknown.
  803. **/
  804. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  805. struct radeon_cs_packet *pkt,
  806. unsigned idx)
  807. {
  808. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  809. uint32_t header;
  810. if (idx >= ib_chunk->length_dw) {
  811. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  812. idx, ib_chunk->length_dw);
  813. return -EINVAL;
  814. }
  815. header = radeon_get_ib_value(p, idx);
  816. pkt->idx = idx;
  817. pkt->type = CP_PACKET_GET_TYPE(header);
  818. pkt->count = CP_PACKET_GET_COUNT(header);
  819. switch (pkt->type) {
  820. case PACKET_TYPE0:
  821. pkt->reg = CP_PACKET0_GET_REG(header);
  822. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  823. break;
  824. case PACKET_TYPE3:
  825. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  826. break;
  827. case PACKET_TYPE2:
  828. pkt->count = -1;
  829. break;
  830. default:
  831. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  832. return -EINVAL;
  833. }
  834. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  835. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  836. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  837. return -EINVAL;
  838. }
  839. return 0;
  840. }
  841. /**
  842. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  843. * @parser: parser structure holding parsing context.
  844. *
  845. * Userspace sends a special sequence for VLINE waits.
  846. * PACKET0 - VLINE_START_END + value
  847. * PACKET0 - WAIT_UNTIL +_value
  848. * RELOC (P3) - crtc_id in reloc.
  849. *
  850. * This function parses this and relocates the VLINE START END
  851. * and WAIT UNTIL packets to the correct crtc.
  852. * It also detects a switched off crtc and nulls out the
  853. * wait in that case.
  854. */
  855. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  856. {
  857. struct drm_mode_object *obj;
  858. struct drm_crtc *crtc;
  859. struct radeon_crtc *radeon_crtc;
  860. struct radeon_cs_packet p3reloc, waitreloc;
  861. int crtc_id;
  862. int r;
  863. uint32_t header, h_idx, reg;
  864. volatile uint32_t *ib;
  865. ib = p->ib->ptr;
  866. /* parse the wait until */
  867. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  868. if (r)
  869. return r;
  870. /* check its a wait until and only 1 count */
  871. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  872. waitreloc.count != 0) {
  873. DRM_ERROR("vline wait had illegal wait until segment\n");
  874. r = -EINVAL;
  875. return r;
  876. }
  877. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  878. DRM_ERROR("vline wait had illegal wait until\n");
  879. r = -EINVAL;
  880. return r;
  881. }
  882. /* jump over the NOP */
  883. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  884. if (r)
  885. return r;
  886. h_idx = p->idx - 2;
  887. p->idx += waitreloc.count + 2;
  888. p->idx += p3reloc.count + 2;
  889. header = radeon_get_ib_value(p, h_idx);
  890. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  891. reg = CP_PACKET0_GET_REG(header);
  892. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  893. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  894. if (!obj) {
  895. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  896. r = -EINVAL;
  897. goto out;
  898. }
  899. crtc = obj_to_crtc(obj);
  900. radeon_crtc = to_radeon_crtc(crtc);
  901. crtc_id = radeon_crtc->crtc_id;
  902. if (!crtc->enabled) {
  903. /* if the CRTC isn't enabled - we need to nop out the wait until */
  904. ib[h_idx + 2] = PACKET2(0);
  905. ib[h_idx + 3] = PACKET2(0);
  906. } else if (crtc_id == 1) {
  907. switch (reg) {
  908. case AVIVO_D1MODE_VLINE_START_END:
  909. header &= ~R300_CP_PACKET0_REG_MASK;
  910. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  911. break;
  912. case RADEON_CRTC_GUI_TRIG_VLINE:
  913. header &= ~R300_CP_PACKET0_REG_MASK;
  914. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  915. break;
  916. default:
  917. DRM_ERROR("unknown crtc reloc\n");
  918. r = -EINVAL;
  919. goto out;
  920. }
  921. ib[h_idx] = header;
  922. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  923. }
  924. out:
  925. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  926. return r;
  927. }
  928. /**
  929. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  930. * @parser: parser structure holding parsing context.
  931. * @data: pointer to relocation data
  932. * @offset_start: starting offset
  933. * @offset_mask: offset mask (to align start offset on)
  934. * @reloc: reloc informations
  935. *
  936. * Check next packet is relocation packet3, do bo validation and compute
  937. * GPU offset using the provided start.
  938. **/
  939. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  940. struct radeon_cs_reloc **cs_reloc)
  941. {
  942. struct radeon_cs_chunk *relocs_chunk;
  943. struct radeon_cs_packet p3reloc;
  944. unsigned idx;
  945. int r;
  946. if (p->chunk_relocs_idx == -1) {
  947. DRM_ERROR("No relocation chunk !\n");
  948. return -EINVAL;
  949. }
  950. *cs_reloc = NULL;
  951. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  952. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  953. if (r) {
  954. return r;
  955. }
  956. p->idx += p3reloc.count + 2;
  957. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  958. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  959. p3reloc.idx);
  960. r100_cs_dump_packet(p, &p3reloc);
  961. return -EINVAL;
  962. }
  963. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  964. if (idx >= relocs_chunk->length_dw) {
  965. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  966. idx, relocs_chunk->length_dw);
  967. r100_cs_dump_packet(p, &p3reloc);
  968. return -EINVAL;
  969. }
  970. /* FIXME: we assume reloc size is 4 dwords */
  971. *cs_reloc = p->relocs_ptr[(idx / 4)];
  972. return 0;
  973. }
  974. static int r100_get_vtx_size(uint32_t vtx_fmt)
  975. {
  976. int vtx_size;
  977. vtx_size = 2;
  978. /* ordered according to bits in spec */
  979. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  980. vtx_size++;
  981. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  982. vtx_size += 3;
  983. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  984. vtx_size++;
  985. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  986. vtx_size++;
  987. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  988. vtx_size += 3;
  989. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  990. vtx_size++;
  991. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  992. vtx_size++;
  993. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  994. vtx_size += 2;
  995. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  996. vtx_size += 2;
  997. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  998. vtx_size++;
  999. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1000. vtx_size += 2;
  1001. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1002. vtx_size++;
  1003. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1004. vtx_size += 2;
  1005. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1006. vtx_size++;
  1007. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1008. vtx_size++;
  1009. /* blend weight */
  1010. if (vtx_fmt & (0x7 << 15))
  1011. vtx_size += (vtx_fmt >> 15) & 0x7;
  1012. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1013. vtx_size += 3;
  1014. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1015. vtx_size += 2;
  1016. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1017. vtx_size++;
  1018. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1019. vtx_size++;
  1020. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1021. vtx_size++;
  1022. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1023. vtx_size++;
  1024. return vtx_size;
  1025. }
  1026. static int r100_packet0_check(struct radeon_cs_parser *p,
  1027. struct radeon_cs_packet *pkt,
  1028. unsigned idx, unsigned reg)
  1029. {
  1030. struct radeon_cs_reloc *reloc;
  1031. struct r100_cs_track *track;
  1032. volatile uint32_t *ib;
  1033. uint32_t tmp;
  1034. int r;
  1035. int i, face;
  1036. u32 tile_flags = 0;
  1037. u32 idx_value;
  1038. ib = p->ib->ptr;
  1039. track = (struct r100_cs_track *)p->track;
  1040. idx_value = radeon_get_ib_value(p, idx);
  1041. switch (reg) {
  1042. case RADEON_CRTC_GUI_TRIG_VLINE:
  1043. r = r100_cs_packet_parse_vline(p);
  1044. if (r) {
  1045. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1046. idx, reg);
  1047. r100_cs_dump_packet(p, pkt);
  1048. return r;
  1049. }
  1050. break;
  1051. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1052. * range access */
  1053. case RADEON_DST_PITCH_OFFSET:
  1054. case RADEON_SRC_PITCH_OFFSET:
  1055. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1056. if (r)
  1057. return r;
  1058. break;
  1059. case RADEON_RB3D_DEPTHOFFSET:
  1060. r = r100_cs_packet_next_reloc(p, &reloc);
  1061. if (r) {
  1062. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1063. idx, reg);
  1064. r100_cs_dump_packet(p, pkt);
  1065. return r;
  1066. }
  1067. track->zb.robj = reloc->robj;
  1068. track->zb.offset = idx_value;
  1069. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1070. break;
  1071. case RADEON_RB3D_COLOROFFSET:
  1072. r = r100_cs_packet_next_reloc(p, &reloc);
  1073. if (r) {
  1074. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1075. idx, reg);
  1076. r100_cs_dump_packet(p, pkt);
  1077. return r;
  1078. }
  1079. track->cb[0].robj = reloc->robj;
  1080. track->cb[0].offset = idx_value;
  1081. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1082. break;
  1083. case RADEON_PP_TXOFFSET_0:
  1084. case RADEON_PP_TXOFFSET_1:
  1085. case RADEON_PP_TXOFFSET_2:
  1086. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1087. r = r100_cs_packet_next_reloc(p, &reloc);
  1088. if (r) {
  1089. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1090. idx, reg);
  1091. r100_cs_dump_packet(p, pkt);
  1092. return r;
  1093. }
  1094. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1095. track->textures[i].robj = reloc->robj;
  1096. break;
  1097. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1098. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1099. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1100. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1101. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1102. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1103. r = r100_cs_packet_next_reloc(p, &reloc);
  1104. if (r) {
  1105. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1106. idx, reg);
  1107. r100_cs_dump_packet(p, pkt);
  1108. return r;
  1109. }
  1110. track->textures[0].cube_info[i].offset = idx_value;
  1111. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1112. track->textures[0].cube_info[i].robj = reloc->robj;
  1113. break;
  1114. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1115. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1116. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1117. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1118. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1119. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1120. r = r100_cs_packet_next_reloc(p, &reloc);
  1121. if (r) {
  1122. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1123. idx, reg);
  1124. r100_cs_dump_packet(p, pkt);
  1125. return r;
  1126. }
  1127. track->textures[1].cube_info[i].offset = idx_value;
  1128. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1129. track->textures[1].cube_info[i].robj = reloc->robj;
  1130. break;
  1131. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1132. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1133. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1134. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1135. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1136. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1137. r = r100_cs_packet_next_reloc(p, &reloc);
  1138. if (r) {
  1139. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1140. idx, reg);
  1141. r100_cs_dump_packet(p, pkt);
  1142. return r;
  1143. }
  1144. track->textures[2].cube_info[i].offset = idx_value;
  1145. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1146. track->textures[2].cube_info[i].robj = reloc->robj;
  1147. break;
  1148. case RADEON_RE_WIDTH_HEIGHT:
  1149. track->maxy = ((idx_value >> 16) & 0x7FF);
  1150. break;
  1151. case RADEON_RB3D_COLORPITCH:
  1152. r = r100_cs_packet_next_reloc(p, &reloc);
  1153. if (r) {
  1154. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1155. idx, reg);
  1156. r100_cs_dump_packet(p, pkt);
  1157. return r;
  1158. }
  1159. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1160. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1161. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1162. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1163. tmp = idx_value & ~(0x7 << 16);
  1164. tmp |= tile_flags;
  1165. ib[idx] = tmp;
  1166. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1167. break;
  1168. case RADEON_RB3D_DEPTHPITCH:
  1169. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1170. break;
  1171. case RADEON_RB3D_CNTL:
  1172. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1173. case 7:
  1174. case 8:
  1175. case 9:
  1176. case 11:
  1177. case 12:
  1178. track->cb[0].cpp = 1;
  1179. break;
  1180. case 3:
  1181. case 4:
  1182. case 15:
  1183. track->cb[0].cpp = 2;
  1184. break;
  1185. case 6:
  1186. track->cb[0].cpp = 4;
  1187. break;
  1188. default:
  1189. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1190. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1191. return -EINVAL;
  1192. }
  1193. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1194. break;
  1195. case RADEON_RB3D_ZSTENCILCNTL:
  1196. switch (idx_value & 0xf) {
  1197. case 0:
  1198. track->zb.cpp = 2;
  1199. break;
  1200. case 2:
  1201. case 3:
  1202. case 4:
  1203. case 5:
  1204. case 9:
  1205. case 11:
  1206. track->zb.cpp = 4;
  1207. break;
  1208. default:
  1209. break;
  1210. }
  1211. break;
  1212. case RADEON_RB3D_ZPASS_ADDR:
  1213. r = r100_cs_packet_next_reloc(p, &reloc);
  1214. if (r) {
  1215. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1216. idx, reg);
  1217. r100_cs_dump_packet(p, pkt);
  1218. return r;
  1219. }
  1220. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1221. break;
  1222. case RADEON_PP_CNTL:
  1223. {
  1224. uint32_t temp = idx_value >> 4;
  1225. for (i = 0; i < track->num_texture; i++)
  1226. track->textures[i].enabled = !!(temp & (1 << i));
  1227. }
  1228. break;
  1229. case RADEON_SE_VF_CNTL:
  1230. track->vap_vf_cntl = idx_value;
  1231. break;
  1232. case RADEON_SE_VTX_FMT:
  1233. track->vtx_size = r100_get_vtx_size(idx_value);
  1234. break;
  1235. case RADEON_PP_TEX_SIZE_0:
  1236. case RADEON_PP_TEX_SIZE_1:
  1237. case RADEON_PP_TEX_SIZE_2:
  1238. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1239. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1240. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1241. break;
  1242. case RADEON_PP_TEX_PITCH_0:
  1243. case RADEON_PP_TEX_PITCH_1:
  1244. case RADEON_PP_TEX_PITCH_2:
  1245. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1246. track->textures[i].pitch = idx_value + 32;
  1247. break;
  1248. case RADEON_PP_TXFILTER_0:
  1249. case RADEON_PP_TXFILTER_1:
  1250. case RADEON_PP_TXFILTER_2:
  1251. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1252. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1253. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1254. tmp = (idx_value >> 23) & 0x7;
  1255. if (tmp == 2 || tmp == 6)
  1256. track->textures[i].roundup_w = false;
  1257. tmp = (idx_value >> 27) & 0x7;
  1258. if (tmp == 2 || tmp == 6)
  1259. track->textures[i].roundup_h = false;
  1260. break;
  1261. case RADEON_PP_TXFORMAT_0:
  1262. case RADEON_PP_TXFORMAT_1:
  1263. case RADEON_PP_TXFORMAT_2:
  1264. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1265. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1266. track->textures[i].use_pitch = 1;
  1267. } else {
  1268. track->textures[i].use_pitch = 0;
  1269. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1270. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1271. }
  1272. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1273. track->textures[i].tex_coord_type = 2;
  1274. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1275. case RADEON_TXFORMAT_I8:
  1276. case RADEON_TXFORMAT_RGB332:
  1277. case RADEON_TXFORMAT_Y8:
  1278. track->textures[i].cpp = 1;
  1279. break;
  1280. case RADEON_TXFORMAT_AI88:
  1281. case RADEON_TXFORMAT_ARGB1555:
  1282. case RADEON_TXFORMAT_RGB565:
  1283. case RADEON_TXFORMAT_ARGB4444:
  1284. case RADEON_TXFORMAT_VYUY422:
  1285. case RADEON_TXFORMAT_YVYU422:
  1286. case RADEON_TXFORMAT_SHADOW16:
  1287. case RADEON_TXFORMAT_LDUDV655:
  1288. case RADEON_TXFORMAT_DUDV88:
  1289. track->textures[i].cpp = 2;
  1290. break;
  1291. case RADEON_TXFORMAT_ARGB8888:
  1292. case RADEON_TXFORMAT_RGBA8888:
  1293. case RADEON_TXFORMAT_SHADOW32:
  1294. case RADEON_TXFORMAT_LDUDUV8888:
  1295. track->textures[i].cpp = 4;
  1296. break;
  1297. case RADEON_TXFORMAT_DXT1:
  1298. track->textures[i].cpp = 1;
  1299. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1300. break;
  1301. case RADEON_TXFORMAT_DXT23:
  1302. case RADEON_TXFORMAT_DXT45:
  1303. track->textures[i].cpp = 1;
  1304. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1305. break;
  1306. }
  1307. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1308. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1309. break;
  1310. case RADEON_PP_CUBIC_FACES_0:
  1311. case RADEON_PP_CUBIC_FACES_1:
  1312. case RADEON_PP_CUBIC_FACES_2:
  1313. tmp = idx_value;
  1314. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1315. for (face = 0; face < 4; face++) {
  1316. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1317. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1318. }
  1319. break;
  1320. default:
  1321. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1322. reg, idx);
  1323. return -EINVAL;
  1324. }
  1325. return 0;
  1326. }
  1327. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1328. struct radeon_cs_packet *pkt,
  1329. struct radeon_bo *robj)
  1330. {
  1331. unsigned idx;
  1332. u32 value;
  1333. idx = pkt->idx + 1;
  1334. value = radeon_get_ib_value(p, idx + 2);
  1335. if ((value + 1) > radeon_bo_size(robj)) {
  1336. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1337. "(need %u have %lu) !\n",
  1338. value + 1,
  1339. radeon_bo_size(robj));
  1340. return -EINVAL;
  1341. }
  1342. return 0;
  1343. }
  1344. static int r100_packet3_check(struct radeon_cs_parser *p,
  1345. struct radeon_cs_packet *pkt)
  1346. {
  1347. struct radeon_cs_reloc *reloc;
  1348. struct r100_cs_track *track;
  1349. unsigned idx;
  1350. volatile uint32_t *ib;
  1351. int r;
  1352. ib = p->ib->ptr;
  1353. idx = pkt->idx + 1;
  1354. track = (struct r100_cs_track *)p->track;
  1355. switch (pkt->opcode) {
  1356. case PACKET3_3D_LOAD_VBPNTR:
  1357. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1358. if (r)
  1359. return r;
  1360. break;
  1361. case PACKET3_INDX_BUFFER:
  1362. r = r100_cs_packet_next_reloc(p, &reloc);
  1363. if (r) {
  1364. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1365. r100_cs_dump_packet(p, pkt);
  1366. return r;
  1367. }
  1368. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1369. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1370. if (r) {
  1371. return r;
  1372. }
  1373. break;
  1374. case 0x23:
  1375. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1376. r = r100_cs_packet_next_reloc(p, &reloc);
  1377. if (r) {
  1378. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1379. r100_cs_dump_packet(p, pkt);
  1380. return r;
  1381. }
  1382. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1383. track->num_arrays = 1;
  1384. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1385. track->arrays[0].robj = reloc->robj;
  1386. track->arrays[0].esize = track->vtx_size;
  1387. track->max_indx = radeon_get_ib_value(p, idx+1);
  1388. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1389. track->immd_dwords = pkt->count - 1;
  1390. r = r100_cs_track_check(p->rdev, track);
  1391. if (r)
  1392. return r;
  1393. break;
  1394. case PACKET3_3D_DRAW_IMMD:
  1395. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1396. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1397. return -EINVAL;
  1398. }
  1399. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1400. track->immd_dwords = pkt->count - 1;
  1401. r = r100_cs_track_check(p->rdev, track);
  1402. if (r)
  1403. return r;
  1404. break;
  1405. /* triggers drawing using in-packet vertex data */
  1406. case PACKET3_3D_DRAW_IMMD_2:
  1407. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1408. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1409. return -EINVAL;
  1410. }
  1411. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1412. track->immd_dwords = pkt->count;
  1413. r = r100_cs_track_check(p->rdev, track);
  1414. if (r)
  1415. return r;
  1416. break;
  1417. /* triggers drawing using in-packet vertex data */
  1418. case PACKET3_3D_DRAW_VBUF_2:
  1419. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1420. r = r100_cs_track_check(p->rdev, track);
  1421. if (r)
  1422. return r;
  1423. break;
  1424. /* triggers drawing of vertex buffers setup elsewhere */
  1425. case PACKET3_3D_DRAW_INDX_2:
  1426. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1427. r = r100_cs_track_check(p->rdev, track);
  1428. if (r)
  1429. return r;
  1430. break;
  1431. /* triggers drawing using indices to vertex buffer */
  1432. case PACKET3_3D_DRAW_VBUF:
  1433. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1434. r = r100_cs_track_check(p->rdev, track);
  1435. if (r)
  1436. return r;
  1437. break;
  1438. /* triggers drawing of vertex buffers setup elsewhere */
  1439. case PACKET3_3D_DRAW_INDX:
  1440. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1441. r = r100_cs_track_check(p->rdev, track);
  1442. if (r)
  1443. return r;
  1444. break;
  1445. /* triggers drawing using indices to vertex buffer */
  1446. case PACKET3_NOP:
  1447. break;
  1448. default:
  1449. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1450. return -EINVAL;
  1451. }
  1452. return 0;
  1453. }
  1454. int r100_cs_parse(struct radeon_cs_parser *p)
  1455. {
  1456. struct radeon_cs_packet pkt;
  1457. struct r100_cs_track *track;
  1458. int r;
  1459. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1460. r100_cs_track_clear(p->rdev, track);
  1461. p->track = track;
  1462. do {
  1463. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1464. if (r) {
  1465. return r;
  1466. }
  1467. p->idx += pkt.count + 2;
  1468. switch (pkt.type) {
  1469. case PACKET_TYPE0:
  1470. if (p->rdev->family >= CHIP_R200)
  1471. r = r100_cs_parse_packet0(p, &pkt,
  1472. p->rdev->config.r100.reg_safe_bm,
  1473. p->rdev->config.r100.reg_safe_bm_size,
  1474. &r200_packet0_check);
  1475. else
  1476. r = r100_cs_parse_packet0(p, &pkt,
  1477. p->rdev->config.r100.reg_safe_bm,
  1478. p->rdev->config.r100.reg_safe_bm_size,
  1479. &r100_packet0_check);
  1480. break;
  1481. case PACKET_TYPE2:
  1482. break;
  1483. case PACKET_TYPE3:
  1484. r = r100_packet3_check(p, &pkt);
  1485. break;
  1486. default:
  1487. DRM_ERROR("Unknown packet type %d !\n",
  1488. pkt.type);
  1489. return -EINVAL;
  1490. }
  1491. if (r) {
  1492. return r;
  1493. }
  1494. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1495. return 0;
  1496. }
  1497. /*
  1498. * Global GPU functions
  1499. */
  1500. void r100_errata(struct radeon_device *rdev)
  1501. {
  1502. rdev->pll_errata = 0;
  1503. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1504. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1505. }
  1506. if (rdev->family == CHIP_RV100 ||
  1507. rdev->family == CHIP_RS100 ||
  1508. rdev->family == CHIP_RS200) {
  1509. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1510. }
  1511. }
  1512. /* Wait for vertical sync on primary CRTC */
  1513. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1514. {
  1515. uint32_t crtc_gen_cntl, tmp;
  1516. int i;
  1517. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1518. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1519. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1520. return;
  1521. }
  1522. /* Clear the CRTC_VBLANK_SAVE bit */
  1523. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1524. for (i = 0; i < rdev->usec_timeout; i++) {
  1525. tmp = RREG32(RADEON_CRTC_STATUS);
  1526. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1527. return;
  1528. }
  1529. DRM_UDELAY(1);
  1530. }
  1531. }
  1532. /* Wait for vertical sync on secondary CRTC */
  1533. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1534. {
  1535. uint32_t crtc2_gen_cntl, tmp;
  1536. int i;
  1537. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1538. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1539. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1540. return;
  1541. /* Clear the CRTC_VBLANK_SAVE bit */
  1542. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1543. for (i = 0; i < rdev->usec_timeout; i++) {
  1544. tmp = RREG32(RADEON_CRTC2_STATUS);
  1545. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1546. return;
  1547. }
  1548. DRM_UDELAY(1);
  1549. }
  1550. }
  1551. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1552. {
  1553. unsigned i;
  1554. uint32_t tmp;
  1555. for (i = 0; i < rdev->usec_timeout; i++) {
  1556. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1557. if (tmp >= n) {
  1558. return 0;
  1559. }
  1560. DRM_UDELAY(1);
  1561. }
  1562. return -1;
  1563. }
  1564. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1565. {
  1566. unsigned i;
  1567. uint32_t tmp;
  1568. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1569. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1570. " Bad things might happen.\n");
  1571. }
  1572. for (i = 0; i < rdev->usec_timeout; i++) {
  1573. tmp = RREG32(RADEON_RBBM_STATUS);
  1574. if (!(tmp & (1 << 31))) {
  1575. return 0;
  1576. }
  1577. DRM_UDELAY(1);
  1578. }
  1579. return -1;
  1580. }
  1581. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1582. {
  1583. unsigned i;
  1584. uint32_t tmp;
  1585. for (i = 0; i < rdev->usec_timeout; i++) {
  1586. /* read MC_STATUS */
  1587. tmp = RREG32(0x0150);
  1588. if (tmp & (1 << 2)) {
  1589. return 0;
  1590. }
  1591. DRM_UDELAY(1);
  1592. }
  1593. return -1;
  1594. }
  1595. void r100_gpu_init(struct radeon_device *rdev)
  1596. {
  1597. /* TODO: anythings to do here ? pipes ? */
  1598. r100_hdp_reset(rdev);
  1599. }
  1600. void r100_hdp_flush(struct radeon_device *rdev)
  1601. {
  1602. u32 tmp;
  1603. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1604. tmp |= RADEON_HDP_READ_BUFFER_INVALIDATE;
  1605. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1606. }
  1607. void r100_hdp_reset(struct radeon_device *rdev)
  1608. {
  1609. uint32_t tmp;
  1610. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1611. tmp |= (7 << 28);
  1612. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1613. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1614. udelay(200);
  1615. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1616. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1617. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1618. }
  1619. int r100_rb2d_reset(struct radeon_device *rdev)
  1620. {
  1621. uint32_t tmp;
  1622. int i;
  1623. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1624. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1625. udelay(200);
  1626. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1627. /* Wait to prevent race in RBBM_STATUS */
  1628. mdelay(1);
  1629. for (i = 0; i < rdev->usec_timeout; i++) {
  1630. tmp = RREG32(RADEON_RBBM_STATUS);
  1631. if (!(tmp & (1 << 26))) {
  1632. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1633. tmp);
  1634. return 0;
  1635. }
  1636. DRM_UDELAY(1);
  1637. }
  1638. tmp = RREG32(RADEON_RBBM_STATUS);
  1639. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1640. return -1;
  1641. }
  1642. int r100_gpu_reset(struct radeon_device *rdev)
  1643. {
  1644. uint32_t status;
  1645. /* reset order likely matter */
  1646. status = RREG32(RADEON_RBBM_STATUS);
  1647. /* reset HDP */
  1648. r100_hdp_reset(rdev);
  1649. /* reset rb2d */
  1650. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1651. r100_rb2d_reset(rdev);
  1652. }
  1653. /* TODO: reset 3D engine */
  1654. /* reset CP */
  1655. status = RREG32(RADEON_RBBM_STATUS);
  1656. if (status & (1 << 16)) {
  1657. r100_cp_reset(rdev);
  1658. }
  1659. /* Check if GPU is idle */
  1660. status = RREG32(RADEON_RBBM_STATUS);
  1661. if (status & (1 << 31)) {
  1662. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1663. return -1;
  1664. }
  1665. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1666. return 0;
  1667. }
  1668. void r100_set_common_regs(struct radeon_device *rdev)
  1669. {
  1670. /* set these so they don't interfere with anything */
  1671. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1672. WREG32(RADEON_SUBPIC_CNTL, 0);
  1673. WREG32(RADEON_VIPH_CONTROL, 0);
  1674. WREG32(RADEON_I2C_CNTL_1, 0);
  1675. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1676. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1677. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1678. }
  1679. /*
  1680. * VRAM info
  1681. */
  1682. static void r100_vram_get_type(struct radeon_device *rdev)
  1683. {
  1684. uint32_t tmp;
  1685. rdev->mc.vram_is_ddr = false;
  1686. if (rdev->flags & RADEON_IS_IGP)
  1687. rdev->mc.vram_is_ddr = true;
  1688. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1689. rdev->mc.vram_is_ddr = true;
  1690. if ((rdev->family == CHIP_RV100) ||
  1691. (rdev->family == CHIP_RS100) ||
  1692. (rdev->family == CHIP_RS200)) {
  1693. tmp = RREG32(RADEON_MEM_CNTL);
  1694. if (tmp & RV100_HALF_MODE) {
  1695. rdev->mc.vram_width = 32;
  1696. } else {
  1697. rdev->mc.vram_width = 64;
  1698. }
  1699. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1700. rdev->mc.vram_width /= 4;
  1701. rdev->mc.vram_is_ddr = true;
  1702. }
  1703. } else if (rdev->family <= CHIP_RV280) {
  1704. tmp = RREG32(RADEON_MEM_CNTL);
  1705. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1706. rdev->mc.vram_width = 128;
  1707. } else {
  1708. rdev->mc.vram_width = 64;
  1709. }
  1710. } else {
  1711. /* newer IGPs */
  1712. rdev->mc.vram_width = 128;
  1713. }
  1714. }
  1715. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1716. {
  1717. u32 aper_size;
  1718. u8 byte;
  1719. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1720. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1721. * that is has the 2nd generation multifunction PCI interface
  1722. */
  1723. if (rdev->family == CHIP_RV280 ||
  1724. rdev->family >= CHIP_RV350) {
  1725. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1726. ~RADEON_HDP_APER_CNTL);
  1727. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1728. return aper_size * 2;
  1729. }
  1730. /* Older cards have all sorts of funny issues to deal with. First
  1731. * check if it's a multifunction card by reading the PCI config
  1732. * header type... Limit those to one aperture size
  1733. */
  1734. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1735. if (byte & 0x80) {
  1736. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1737. DRM_INFO("Limiting VRAM to one aperture\n");
  1738. return aper_size;
  1739. }
  1740. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1741. * have set it up. We don't write this as it's broken on some ASICs but
  1742. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1743. */
  1744. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1745. return aper_size * 2;
  1746. return aper_size;
  1747. }
  1748. void r100_vram_init_sizes(struct radeon_device *rdev)
  1749. {
  1750. u64 config_aper_size;
  1751. u32 accessible;
  1752. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1753. if (rdev->flags & RADEON_IS_IGP) {
  1754. uint32_t tom;
  1755. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1756. tom = RREG32(RADEON_NB_TOM);
  1757. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1758. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1759. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1760. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1761. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1762. } else {
  1763. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1764. /* Some production boards of m6 will report 0
  1765. * if it's 8 MB
  1766. */
  1767. if (rdev->mc.real_vram_size == 0) {
  1768. rdev->mc.real_vram_size = 8192 * 1024;
  1769. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1770. }
  1771. /* let driver place VRAM */
  1772. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1773. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1774. * Novell bug 204882 + along with lots of ubuntu ones */
  1775. if (config_aper_size > rdev->mc.real_vram_size)
  1776. rdev->mc.mc_vram_size = config_aper_size;
  1777. else
  1778. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1779. }
  1780. /* work out accessible VRAM */
  1781. accessible = r100_get_accessible_vram(rdev);
  1782. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1783. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1784. if (accessible > rdev->mc.aper_size)
  1785. accessible = rdev->mc.aper_size;
  1786. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1787. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1788. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1789. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1790. }
  1791. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1792. {
  1793. uint32_t temp;
  1794. temp = RREG32(RADEON_CONFIG_CNTL);
  1795. if (state == false) {
  1796. temp &= ~(1<<8);
  1797. temp |= (1<<9);
  1798. } else {
  1799. temp &= ~(1<<9);
  1800. }
  1801. WREG32(RADEON_CONFIG_CNTL, temp);
  1802. }
  1803. void r100_vram_info(struct radeon_device *rdev)
  1804. {
  1805. r100_vram_get_type(rdev);
  1806. r100_vram_init_sizes(rdev);
  1807. }
  1808. /*
  1809. * Indirect registers accessor
  1810. */
  1811. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1812. {
  1813. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1814. return;
  1815. }
  1816. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1817. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1818. }
  1819. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1820. {
  1821. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1822. * or the chip could hang on a subsequent access
  1823. */
  1824. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1825. udelay(5000);
  1826. }
  1827. /* This function is required to workaround a hardware bug in some (all?)
  1828. * revisions of the R300. This workaround should be called after every
  1829. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1830. * may not be correct.
  1831. */
  1832. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1833. uint32_t save, tmp;
  1834. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1835. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1836. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1837. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1838. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1839. }
  1840. }
  1841. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1842. {
  1843. uint32_t data;
  1844. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1845. r100_pll_errata_after_index(rdev);
  1846. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1847. r100_pll_errata_after_data(rdev);
  1848. return data;
  1849. }
  1850. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1851. {
  1852. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1853. r100_pll_errata_after_index(rdev);
  1854. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1855. r100_pll_errata_after_data(rdev);
  1856. }
  1857. void r100_set_safe_registers(struct radeon_device *rdev)
  1858. {
  1859. if (ASIC_IS_RN50(rdev)) {
  1860. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1861. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1862. } else if (rdev->family < CHIP_R200) {
  1863. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1864. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1865. } else {
  1866. r200_set_safe_registers(rdev);
  1867. }
  1868. }
  1869. /*
  1870. * Debugfs info
  1871. */
  1872. #if defined(CONFIG_DEBUG_FS)
  1873. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1874. {
  1875. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1876. struct drm_device *dev = node->minor->dev;
  1877. struct radeon_device *rdev = dev->dev_private;
  1878. uint32_t reg, value;
  1879. unsigned i;
  1880. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1881. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1882. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1883. for (i = 0; i < 64; i++) {
  1884. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1885. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1886. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1887. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1888. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1889. }
  1890. return 0;
  1891. }
  1892. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1893. {
  1894. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1895. struct drm_device *dev = node->minor->dev;
  1896. struct radeon_device *rdev = dev->dev_private;
  1897. uint32_t rdp, wdp;
  1898. unsigned count, i, j;
  1899. radeon_ring_free_size(rdev);
  1900. rdp = RREG32(RADEON_CP_RB_RPTR);
  1901. wdp = RREG32(RADEON_CP_RB_WPTR);
  1902. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1903. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1904. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1905. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1906. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1907. seq_printf(m, "%u dwords in ring\n", count);
  1908. for (j = 0; j <= count; j++) {
  1909. i = (rdp + j) & rdev->cp.ptr_mask;
  1910. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1911. }
  1912. return 0;
  1913. }
  1914. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1915. {
  1916. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1917. struct drm_device *dev = node->minor->dev;
  1918. struct radeon_device *rdev = dev->dev_private;
  1919. uint32_t csq_stat, csq2_stat, tmp;
  1920. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1921. unsigned i;
  1922. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1923. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1924. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1925. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1926. r_rptr = (csq_stat >> 0) & 0x3ff;
  1927. r_wptr = (csq_stat >> 10) & 0x3ff;
  1928. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1929. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1930. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1931. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1932. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1933. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1934. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1935. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1936. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1937. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1938. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1939. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1940. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1941. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1942. seq_printf(m, "Ring fifo:\n");
  1943. for (i = 0; i < 256; i++) {
  1944. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1945. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1946. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1947. }
  1948. seq_printf(m, "Indirect1 fifo:\n");
  1949. for (i = 256; i <= 512; i++) {
  1950. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1951. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1952. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1953. }
  1954. seq_printf(m, "Indirect2 fifo:\n");
  1955. for (i = 640; i < ib1_wptr; i++) {
  1956. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1957. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1958. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1959. }
  1960. return 0;
  1961. }
  1962. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1963. {
  1964. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1965. struct drm_device *dev = node->minor->dev;
  1966. struct radeon_device *rdev = dev->dev_private;
  1967. uint32_t tmp;
  1968. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1969. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1970. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1971. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1972. tmp = RREG32(RADEON_BUS_CNTL);
  1973. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1974. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1975. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1976. tmp = RREG32(RADEON_AGP_BASE);
  1977. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1978. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1979. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1980. tmp = RREG32(0x01D0);
  1981. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1982. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1983. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1984. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1985. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1986. tmp = RREG32(0x01E4);
  1987. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1988. return 0;
  1989. }
  1990. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1991. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1992. };
  1993. static struct drm_info_list r100_debugfs_cp_list[] = {
  1994. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1995. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1996. };
  1997. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1998. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1999. };
  2000. #endif
  2001. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2002. {
  2003. #if defined(CONFIG_DEBUG_FS)
  2004. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2005. #else
  2006. return 0;
  2007. #endif
  2008. }
  2009. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2010. {
  2011. #if defined(CONFIG_DEBUG_FS)
  2012. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2013. #else
  2014. return 0;
  2015. #endif
  2016. }
  2017. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2018. {
  2019. #if defined(CONFIG_DEBUG_FS)
  2020. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2021. #else
  2022. return 0;
  2023. #endif
  2024. }
  2025. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2026. uint32_t tiling_flags, uint32_t pitch,
  2027. uint32_t offset, uint32_t obj_size)
  2028. {
  2029. int surf_index = reg * 16;
  2030. int flags = 0;
  2031. /* r100/r200 divide by 16 */
  2032. if (rdev->family < CHIP_R300)
  2033. flags = pitch / 16;
  2034. else
  2035. flags = pitch / 8;
  2036. if (rdev->family <= CHIP_RS200) {
  2037. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2038. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2039. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2040. if (tiling_flags & RADEON_TILING_MACRO)
  2041. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2042. } else if (rdev->family <= CHIP_RV280) {
  2043. if (tiling_flags & (RADEON_TILING_MACRO))
  2044. flags |= R200_SURF_TILE_COLOR_MACRO;
  2045. if (tiling_flags & RADEON_TILING_MICRO)
  2046. flags |= R200_SURF_TILE_COLOR_MICRO;
  2047. } else {
  2048. if (tiling_flags & RADEON_TILING_MACRO)
  2049. flags |= R300_SURF_TILE_MACRO;
  2050. if (tiling_flags & RADEON_TILING_MICRO)
  2051. flags |= R300_SURF_TILE_MICRO;
  2052. }
  2053. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2054. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2055. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2056. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2057. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2058. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2059. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2060. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2061. return 0;
  2062. }
  2063. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2064. {
  2065. int surf_index = reg * 16;
  2066. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2067. }
  2068. void r100_bandwidth_update(struct radeon_device *rdev)
  2069. {
  2070. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2071. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2072. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2073. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2074. fixed20_12 memtcas_ff[8] = {
  2075. fixed_init(1),
  2076. fixed_init(2),
  2077. fixed_init(3),
  2078. fixed_init(0),
  2079. fixed_init_half(1),
  2080. fixed_init_half(2),
  2081. fixed_init(0),
  2082. };
  2083. fixed20_12 memtcas_rs480_ff[8] = {
  2084. fixed_init(0),
  2085. fixed_init(1),
  2086. fixed_init(2),
  2087. fixed_init(3),
  2088. fixed_init(0),
  2089. fixed_init_half(1),
  2090. fixed_init_half(2),
  2091. fixed_init_half(3),
  2092. };
  2093. fixed20_12 memtcas2_ff[8] = {
  2094. fixed_init(0),
  2095. fixed_init(1),
  2096. fixed_init(2),
  2097. fixed_init(3),
  2098. fixed_init(4),
  2099. fixed_init(5),
  2100. fixed_init(6),
  2101. fixed_init(7),
  2102. };
  2103. fixed20_12 memtrbs[8] = {
  2104. fixed_init(1),
  2105. fixed_init_half(1),
  2106. fixed_init(2),
  2107. fixed_init_half(2),
  2108. fixed_init(3),
  2109. fixed_init_half(3),
  2110. fixed_init(4),
  2111. fixed_init_half(4)
  2112. };
  2113. fixed20_12 memtrbs_r4xx[8] = {
  2114. fixed_init(4),
  2115. fixed_init(5),
  2116. fixed_init(6),
  2117. fixed_init(7),
  2118. fixed_init(8),
  2119. fixed_init(9),
  2120. fixed_init(10),
  2121. fixed_init(11)
  2122. };
  2123. fixed20_12 min_mem_eff;
  2124. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2125. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2126. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2127. disp_drain_rate2, read_return_rate;
  2128. fixed20_12 time_disp1_drop_priority;
  2129. int c;
  2130. int cur_size = 16; /* in octawords */
  2131. int critical_point = 0, critical_point2;
  2132. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2133. int stop_req, max_stop_req;
  2134. struct drm_display_mode *mode1 = NULL;
  2135. struct drm_display_mode *mode2 = NULL;
  2136. uint32_t pixel_bytes1 = 0;
  2137. uint32_t pixel_bytes2 = 0;
  2138. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2139. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2140. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2141. }
  2142. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2143. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2144. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2145. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2146. }
  2147. }
  2148. min_mem_eff.full = rfixed_const_8(0);
  2149. /* get modes */
  2150. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2151. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2152. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2153. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2154. /* check crtc enables */
  2155. if (mode2)
  2156. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2157. if (mode1)
  2158. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2159. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2160. }
  2161. /*
  2162. * determine is there is enough bw for current mode
  2163. */
  2164. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2165. temp_ff.full = rfixed_const(100);
  2166. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2167. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2168. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2169. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2170. temp_ff.full = rfixed_const(temp);
  2171. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2172. pix_clk.full = 0;
  2173. pix_clk2.full = 0;
  2174. peak_disp_bw.full = 0;
  2175. if (mode1) {
  2176. temp_ff.full = rfixed_const(1000);
  2177. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2178. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2179. temp_ff.full = rfixed_const(pixel_bytes1);
  2180. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2181. }
  2182. if (mode2) {
  2183. temp_ff.full = rfixed_const(1000);
  2184. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2185. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2186. temp_ff.full = rfixed_const(pixel_bytes2);
  2187. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2188. }
  2189. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2190. if (peak_disp_bw.full >= mem_bw.full) {
  2191. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2192. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2193. }
  2194. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2195. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2196. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2197. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2198. mem_trp = ((temp & 0x3)) + 1;
  2199. mem_tras = ((temp & 0x70) >> 4) + 1;
  2200. } else if (rdev->family == CHIP_R300 ||
  2201. rdev->family == CHIP_R350) { /* r300, r350 */
  2202. mem_trcd = (temp & 0x7) + 1;
  2203. mem_trp = ((temp >> 8) & 0x7) + 1;
  2204. mem_tras = ((temp >> 11) & 0xf) + 4;
  2205. } else if (rdev->family == CHIP_RV350 ||
  2206. rdev->family <= CHIP_RV380) {
  2207. /* rv3x0 */
  2208. mem_trcd = (temp & 0x7) + 3;
  2209. mem_trp = ((temp >> 8) & 0x7) + 3;
  2210. mem_tras = ((temp >> 11) & 0xf) + 6;
  2211. } else if (rdev->family == CHIP_R420 ||
  2212. rdev->family == CHIP_R423 ||
  2213. rdev->family == CHIP_RV410) {
  2214. /* r4xx */
  2215. mem_trcd = (temp & 0xf) + 3;
  2216. if (mem_trcd > 15)
  2217. mem_trcd = 15;
  2218. mem_trp = ((temp >> 8) & 0xf) + 3;
  2219. if (mem_trp > 15)
  2220. mem_trp = 15;
  2221. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2222. if (mem_tras > 31)
  2223. mem_tras = 31;
  2224. } else { /* RV200, R200 */
  2225. mem_trcd = (temp & 0x7) + 1;
  2226. mem_trp = ((temp >> 8) & 0x7) + 1;
  2227. mem_tras = ((temp >> 12) & 0xf) + 4;
  2228. }
  2229. /* convert to FF */
  2230. trcd_ff.full = rfixed_const(mem_trcd);
  2231. trp_ff.full = rfixed_const(mem_trp);
  2232. tras_ff.full = rfixed_const(mem_tras);
  2233. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2234. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2235. data = (temp & (7 << 20)) >> 20;
  2236. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2237. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2238. tcas_ff = memtcas_rs480_ff[data];
  2239. else
  2240. tcas_ff = memtcas_ff[data];
  2241. } else
  2242. tcas_ff = memtcas2_ff[data];
  2243. if (rdev->family == CHIP_RS400 ||
  2244. rdev->family == CHIP_RS480) {
  2245. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2246. data = (temp >> 23) & 0x7;
  2247. if (data < 5)
  2248. tcas_ff.full += rfixed_const(data);
  2249. }
  2250. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2251. /* on the R300, Tcas is included in Trbs.
  2252. */
  2253. temp = RREG32(RADEON_MEM_CNTL);
  2254. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2255. if (data == 1) {
  2256. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2257. temp = RREG32(R300_MC_IND_INDEX);
  2258. temp &= ~R300_MC_IND_ADDR_MASK;
  2259. temp |= R300_MC_READ_CNTL_CD_mcind;
  2260. WREG32(R300_MC_IND_INDEX, temp);
  2261. temp = RREG32(R300_MC_IND_DATA);
  2262. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2263. } else {
  2264. temp = RREG32(R300_MC_READ_CNTL_AB);
  2265. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2266. }
  2267. } else {
  2268. temp = RREG32(R300_MC_READ_CNTL_AB);
  2269. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2270. }
  2271. if (rdev->family == CHIP_RV410 ||
  2272. rdev->family == CHIP_R420 ||
  2273. rdev->family == CHIP_R423)
  2274. trbs_ff = memtrbs_r4xx[data];
  2275. else
  2276. trbs_ff = memtrbs[data];
  2277. tcas_ff.full += trbs_ff.full;
  2278. }
  2279. sclk_eff_ff.full = sclk_ff.full;
  2280. if (rdev->flags & RADEON_IS_AGP) {
  2281. fixed20_12 agpmode_ff;
  2282. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2283. temp_ff.full = rfixed_const_666(16);
  2284. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2285. }
  2286. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2287. if (ASIC_IS_R300(rdev)) {
  2288. sclk_delay_ff.full = rfixed_const(250);
  2289. } else {
  2290. if ((rdev->family == CHIP_RV100) ||
  2291. rdev->flags & RADEON_IS_IGP) {
  2292. if (rdev->mc.vram_is_ddr)
  2293. sclk_delay_ff.full = rfixed_const(41);
  2294. else
  2295. sclk_delay_ff.full = rfixed_const(33);
  2296. } else {
  2297. if (rdev->mc.vram_width == 128)
  2298. sclk_delay_ff.full = rfixed_const(57);
  2299. else
  2300. sclk_delay_ff.full = rfixed_const(41);
  2301. }
  2302. }
  2303. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2304. if (rdev->mc.vram_is_ddr) {
  2305. if (rdev->mc.vram_width == 32) {
  2306. k1.full = rfixed_const(40);
  2307. c = 3;
  2308. } else {
  2309. k1.full = rfixed_const(20);
  2310. c = 1;
  2311. }
  2312. } else {
  2313. k1.full = rfixed_const(40);
  2314. c = 3;
  2315. }
  2316. temp_ff.full = rfixed_const(2);
  2317. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2318. temp_ff.full = rfixed_const(c);
  2319. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2320. temp_ff.full = rfixed_const(4);
  2321. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2322. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2323. mc_latency_mclk.full += k1.full;
  2324. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2325. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2326. /*
  2327. HW cursor time assuming worst case of full size colour cursor.
  2328. */
  2329. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2330. temp_ff.full += trcd_ff.full;
  2331. if (temp_ff.full < tras_ff.full)
  2332. temp_ff.full = tras_ff.full;
  2333. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2334. temp_ff.full = rfixed_const(cur_size);
  2335. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2336. /*
  2337. Find the total latency for the display data.
  2338. */
  2339. disp_latency_overhead.full = rfixed_const(8);
  2340. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2341. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2342. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2343. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2344. disp_latency.full = mc_latency_mclk.full;
  2345. else
  2346. disp_latency.full = mc_latency_sclk.full;
  2347. /* setup Max GRPH_STOP_REQ default value */
  2348. if (ASIC_IS_RV100(rdev))
  2349. max_stop_req = 0x5c;
  2350. else
  2351. max_stop_req = 0x7c;
  2352. if (mode1) {
  2353. /* CRTC1
  2354. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2355. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2356. */
  2357. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2358. if (stop_req > max_stop_req)
  2359. stop_req = max_stop_req;
  2360. /*
  2361. Find the drain rate of the display buffer.
  2362. */
  2363. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2364. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2365. /*
  2366. Find the critical point of the display buffer.
  2367. */
  2368. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2369. crit_point_ff.full += rfixed_const_half(0);
  2370. critical_point = rfixed_trunc(crit_point_ff);
  2371. if (rdev->disp_priority == 2) {
  2372. critical_point = 0;
  2373. }
  2374. /*
  2375. The critical point should never be above max_stop_req-4. Setting
  2376. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2377. */
  2378. if (max_stop_req - critical_point < 4)
  2379. critical_point = 0;
  2380. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2381. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2382. critical_point = 0x10;
  2383. }
  2384. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2385. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2386. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2387. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2388. if ((rdev->family == CHIP_R350) &&
  2389. (stop_req > 0x15)) {
  2390. stop_req -= 0x10;
  2391. }
  2392. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2393. temp |= RADEON_GRPH_BUFFER_SIZE;
  2394. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2395. RADEON_GRPH_CRITICAL_AT_SOF |
  2396. RADEON_GRPH_STOP_CNTL);
  2397. /*
  2398. Write the result into the register.
  2399. */
  2400. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2401. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2402. #if 0
  2403. if ((rdev->family == CHIP_RS400) ||
  2404. (rdev->family == CHIP_RS480)) {
  2405. /* attempt to program RS400 disp regs correctly ??? */
  2406. temp = RREG32(RS400_DISP1_REG_CNTL);
  2407. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2408. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2409. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2410. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2411. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2412. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2413. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2414. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2415. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2416. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2417. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2418. }
  2419. #endif
  2420. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2421. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2422. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2423. }
  2424. if (mode2) {
  2425. u32 grph2_cntl;
  2426. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2427. if (stop_req > max_stop_req)
  2428. stop_req = max_stop_req;
  2429. /*
  2430. Find the drain rate of the display buffer.
  2431. */
  2432. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2433. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2434. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2435. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2436. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2437. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2438. if ((rdev->family == CHIP_R350) &&
  2439. (stop_req > 0x15)) {
  2440. stop_req -= 0x10;
  2441. }
  2442. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2443. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2444. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2445. RADEON_GRPH_CRITICAL_AT_SOF |
  2446. RADEON_GRPH_STOP_CNTL);
  2447. if ((rdev->family == CHIP_RS100) ||
  2448. (rdev->family == CHIP_RS200))
  2449. critical_point2 = 0;
  2450. else {
  2451. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2452. temp_ff.full = rfixed_const(temp);
  2453. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2454. if (sclk_ff.full < temp_ff.full)
  2455. temp_ff.full = sclk_ff.full;
  2456. read_return_rate.full = temp_ff.full;
  2457. if (mode1) {
  2458. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2459. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2460. } else {
  2461. time_disp1_drop_priority.full = 0;
  2462. }
  2463. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2464. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2465. crit_point_ff.full += rfixed_const_half(0);
  2466. critical_point2 = rfixed_trunc(crit_point_ff);
  2467. if (rdev->disp_priority == 2) {
  2468. critical_point2 = 0;
  2469. }
  2470. if (max_stop_req - critical_point2 < 4)
  2471. critical_point2 = 0;
  2472. }
  2473. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2474. /* some R300 cards have problem with this set to 0 */
  2475. critical_point2 = 0x10;
  2476. }
  2477. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2478. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2479. if ((rdev->family == CHIP_RS400) ||
  2480. (rdev->family == CHIP_RS480)) {
  2481. #if 0
  2482. /* attempt to program RS400 disp2 regs correctly ??? */
  2483. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2484. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2485. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2486. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2487. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2488. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2489. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2490. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2491. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2492. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2493. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2494. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2495. #endif
  2496. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2497. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2498. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2499. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2500. }
  2501. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2502. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2503. }
  2504. }
  2505. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2506. {
  2507. DRM_ERROR("pitch %d\n", t->pitch);
  2508. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2509. DRM_ERROR("width %d\n", t->width);
  2510. DRM_ERROR("width_11 %d\n", t->width_11);
  2511. DRM_ERROR("height %d\n", t->height);
  2512. DRM_ERROR("height_11 %d\n", t->height_11);
  2513. DRM_ERROR("num levels %d\n", t->num_levels);
  2514. DRM_ERROR("depth %d\n", t->txdepth);
  2515. DRM_ERROR("bpp %d\n", t->cpp);
  2516. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2517. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2518. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2519. DRM_ERROR("compress format %d\n", t->compress_format);
  2520. }
  2521. static int r100_cs_track_cube(struct radeon_device *rdev,
  2522. struct r100_cs_track *track, unsigned idx)
  2523. {
  2524. unsigned face, w, h;
  2525. struct radeon_bo *cube_robj;
  2526. unsigned long size;
  2527. for (face = 0; face < 5; face++) {
  2528. cube_robj = track->textures[idx].cube_info[face].robj;
  2529. w = track->textures[idx].cube_info[face].width;
  2530. h = track->textures[idx].cube_info[face].height;
  2531. size = w * h;
  2532. size *= track->textures[idx].cpp;
  2533. size += track->textures[idx].cube_info[face].offset;
  2534. if (size > radeon_bo_size(cube_robj)) {
  2535. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2536. size, radeon_bo_size(cube_robj));
  2537. r100_cs_track_texture_print(&track->textures[idx]);
  2538. return -1;
  2539. }
  2540. }
  2541. return 0;
  2542. }
  2543. static int r100_track_compress_size(int compress_format, int w, int h)
  2544. {
  2545. int block_width, block_height, block_bytes;
  2546. int wblocks, hblocks;
  2547. int min_wblocks;
  2548. int sz;
  2549. block_width = 4;
  2550. block_height = 4;
  2551. switch (compress_format) {
  2552. case R100_TRACK_COMP_DXT1:
  2553. block_bytes = 8;
  2554. min_wblocks = 4;
  2555. break;
  2556. default:
  2557. case R100_TRACK_COMP_DXT35:
  2558. block_bytes = 16;
  2559. min_wblocks = 2;
  2560. break;
  2561. }
  2562. hblocks = (h + block_height - 1) / block_height;
  2563. wblocks = (w + block_width - 1) / block_width;
  2564. if (wblocks < min_wblocks)
  2565. wblocks = min_wblocks;
  2566. sz = wblocks * hblocks * block_bytes;
  2567. return sz;
  2568. }
  2569. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2570. struct r100_cs_track *track)
  2571. {
  2572. struct radeon_bo *robj;
  2573. unsigned long size;
  2574. unsigned u, i, w, h;
  2575. int ret;
  2576. for (u = 0; u < track->num_texture; u++) {
  2577. if (!track->textures[u].enabled)
  2578. continue;
  2579. robj = track->textures[u].robj;
  2580. if (robj == NULL) {
  2581. DRM_ERROR("No texture bound to unit %u\n", u);
  2582. return -EINVAL;
  2583. }
  2584. size = 0;
  2585. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2586. if (track->textures[u].use_pitch) {
  2587. if (rdev->family < CHIP_R300)
  2588. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2589. else
  2590. w = track->textures[u].pitch / (1 << i);
  2591. } else {
  2592. w = track->textures[u].width;
  2593. if (rdev->family >= CHIP_RV515)
  2594. w |= track->textures[u].width_11;
  2595. w = w / (1 << i);
  2596. if (track->textures[u].roundup_w)
  2597. w = roundup_pow_of_two(w);
  2598. }
  2599. h = track->textures[u].height;
  2600. if (rdev->family >= CHIP_RV515)
  2601. h |= track->textures[u].height_11;
  2602. h = h / (1 << i);
  2603. if (track->textures[u].roundup_h)
  2604. h = roundup_pow_of_two(h);
  2605. if (track->textures[u].compress_format) {
  2606. size += r100_track_compress_size(track->textures[u].compress_format, w, h);
  2607. /* compressed textures are block based */
  2608. } else
  2609. size += w * h;
  2610. }
  2611. size *= track->textures[u].cpp;
  2612. switch (track->textures[u].tex_coord_type) {
  2613. case 0:
  2614. break;
  2615. case 1:
  2616. size *= (1 << track->textures[u].txdepth);
  2617. break;
  2618. case 2:
  2619. if (track->separate_cube) {
  2620. ret = r100_cs_track_cube(rdev, track, u);
  2621. if (ret)
  2622. return ret;
  2623. } else
  2624. size *= 6;
  2625. break;
  2626. default:
  2627. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2628. "%u\n", track->textures[u].tex_coord_type, u);
  2629. return -EINVAL;
  2630. }
  2631. if (size > radeon_bo_size(robj)) {
  2632. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2633. "%lu\n", u, size, radeon_bo_size(robj));
  2634. r100_cs_track_texture_print(&track->textures[u]);
  2635. return -EINVAL;
  2636. }
  2637. }
  2638. return 0;
  2639. }
  2640. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2641. {
  2642. unsigned i;
  2643. unsigned long size;
  2644. unsigned prim_walk;
  2645. unsigned nverts;
  2646. for (i = 0; i < track->num_cb; i++) {
  2647. if (track->cb[i].robj == NULL) {
  2648. if (!(track->fastfill || track->color_channel_mask ||
  2649. track->blend_read_enable)) {
  2650. continue;
  2651. }
  2652. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2653. return -EINVAL;
  2654. }
  2655. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2656. size += track->cb[i].offset;
  2657. if (size > radeon_bo_size(track->cb[i].robj)) {
  2658. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2659. "(need %lu have %lu) !\n", i, size,
  2660. radeon_bo_size(track->cb[i].robj));
  2661. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2662. i, track->cb[i].pitch, track->cb[i].cpp,
  2663. track->cb[i].offset, track->maxy);
  2664. return -EINVAL;
  2665. }
  2666. }
  2667. if (track->z_enabled) {
  2668. if (track->zb.robj == NULL) {
  2669. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2670. return -EINVAL;
  2671. }
  2672. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2673. size += track->zb.offset;
  2674. if (size > radeon_bo_size(track->zb.robj)) {
  2675. DRM_ERROR("[drm] Buffer too small for z buffer "
  2676. "(need %lu have %lu) !\n", size,
  2677. radeon_bo_size(track->zb.robj));
  2678. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2679. track->zb.pitch, track->zb.cpp,
  2680. track->zb.offset, track->maxy);
  2681. return -EINVAL;
  2682. }
  2683. }
  2684. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2685. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2686. switch (prim_walk) {
  2687. case 1:
  2688. for (i = 0; i < track->num_arrays; i++) {
  2689. size = track->arrays[i].esize * track->max_indx * 4;
  2690. if (track->arrays[i].robj == NULL) {
  2691. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2692. "bound\n", prim_walk, i);
  2693. return -EINVAL;
  2694. }
  2695. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2696. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2697. "need %lu dwords have %lu dwords\n",
  2698. prim_walk, i, size >> 2,
  2699. radeon_bo_size(track->arrays[i].robj)
  2700. >> 2);
  2701. DRM_ERROR("Max indices %u\n", track->max_indx);
  2702. return -EINVAL;
  2703. }
  2704. }
  2705. break;
  2706. case 2:
  2707. for (i = 0; i < track->num_arrays; i++) {
  2708. size = track->arrays[i].esize * (nverts - 1) * 4;
  2709. if (track->arrays[i].robj == NULL) {
  2710. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2711. "bound\n", prim_walk, i);
  2712. return -EINVAL;
  2713. }
  2714. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2715. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2716. "need %lu dwords have %lu dwords\n",
  2717. prim_walk, i, size >> 2,
  2718. radeon_bo_size(track->arrays[i].robj)
  2719. >> 2);
  2720. return -EINVAL;
  2721. }
  2722. }
  2723. break;
  2724. case 3:
  2725. size = track->vtx_size * nverts;
  2726. if (size != track->immd_dwords) {
  2727. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2728. track->immd_dwords, size);
  2729. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2730. nverts, track->vtx_size);
  2731. return -EINVAL;
  2732. }
  2733. break;
  2734. default:
  2735. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2736. prim_walk);
  2737. return -EINVAL;
  2738. }
  2739. return r100_cs_track_texture_check(rdev, track);
  2740. }
  2741. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2742. {
  2743. unsigned i, face;
  2744. if (rdev->family < CHIP_R300) {
  2745. track->num_cb = 1;
  2746. if (rdev->family <= CHIP_RS200)
  2747. track->num_texture = 3;
  2748. else
  2749. track->num_texture = 6;
  2750. track->maxy = 2048;
  2751. track->separate_cube = 1;
  2752. } else {
  2753. track->num_cb = 4;
  2754. track->num_texture = 16;
  2755. track->maxy = 4096;
  2756. track->separate_cube = 0;
  2757. }
  2758. for (i = 0; i < track->num_cb; i++) {
  2759. track->cb[i].robj = NULL;
  2760. track->cb[i].pitch = 8192;
  2761. track->cb[i].cpp = 16;
  2762. track->cb[i].offset = 0;
  2763. }
  2764. track->z_enabled = true;
  2765. track->zb.robj = NULL;
  2766. track->zb.pitch = 8192;
  2767. track->zb.cpp = 4;
  2768. track->zb.offset = 0;
  2769. track->vtx_size = 0x7F;
  2770. track->immd_dwords = 0xFFFFFFFFUL;
  2771. track->num_arrays = 11;
  2772. track->max_indx = 0x00FFFFFFUL;
  2773. for (i = 0; i < track->num_arrays; i++) {
  2774. track->arrays[i].robj = NULL;
  2775. track->arrays[i].esize = 0x7F;
  2776. }
  2777. for (i = 0; i < track->num_texture; i++) {
  2778. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2779. track->textures[i].pitch = 16536;
  2780. track->textures[i].width = 16536;
  2781. track->textures[i].height = 16536;
  2782. track->textures[i].width_11 = 1 << 11;
  2783. track->textures[i].height_11 = 1 << 11;
  2784. track->textures[i].num_levels = 12;
  2785. if (rdev->family <= CHIP_RS200) {
  2786. track->textures[i].tex_coord_type = 0;
  2787. track->textures[i].txdepth = 0;
  2788. } else {
  2789. track->textures[i].txdepth = 16;
  2790. track->textures[i].tex_coord_type = 1;
  2791. }
  2792. track->textures[i].cpp = 64;
  2793. track->textures[i].robj = NULL;
  2794. /* CS IB emission code makes sure texture unit are disabled */
  2795. track->textures[i].enabled = false;
  2796. track->textures[i].roundup_w = true;
  2797. track->textures[i].roundup_h = true;
  2798. if (track->separate_cube)
  2799. for (face = 0; face < 5; face++) {
  2800. track->textures[i].cube_info[face].robj = NULL;
  2801. track->textures[i].cube_info[face].width = 16536;
  2802. track->textures[i].cube_info[face].height = 16536;
  2803. track->textures[i].cube_info[face].offset = 0;
  2804. }
  2805. }
  2806. }
  2807. int r100_ring_test(struct radeon_device *rdev)
  2808. {
  2809. uint32_t scratch;
  2810. uint32_t tmp = 0;
  2811. unsigned i;
  2812. int r;
  2813. r = radeon_scratch_get(rdev, &scratch);
  2814. if (r) {
  2815. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2816. return r;
  2817. }
  2818. WREG32(scratch, 0xCAFEDEAD);
  2819. r = radeon_ring_lock(rdev, 2);
  2820. if (r) {
  2821. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2822. radeon_scratch_free(rdev, scratch);
  2823. return r;
  2824. }
  2825. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2826. radeon_ring_write(rdev, 0xDEADBEEF);
  2827. radeon_ring_unlock_commit(rdev);
  2828. for (i = 0; i < rdev->usec_timeout; i++) {
  2829. tmp = RREG32(scratch);
  2830. if (tmp == 0xDEADBEEF) {
  2831. break;
  2832. }
  2833. DRM_UDELAY(1);
  2834. }
  2835. if (i < rdev->usec_timeout) {
  2836. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2837. } else {
  2838. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2839. scratch, tmp);
  2840. r = -EINVAL;
  2841. }
  2842. radeon_scratch_free(rdev, scratch);
  2843. return r;
  2844. }
  2845. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2846. {
  2847. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2848. radeon_ring_write(rdev, ib->gpu_addr);
  2849. radeon_ring_write(rdev, ib->length_dw);
  2850. }
  2851. int r100_ib_test(struct radeon_device *rdev)
  2852. {
  2853. struct radeon_ib *ib;
  2854. uint32_t scratch;
  2855. uint32_t tmp = 0;
  2856. unsigned i;
  2857. int r;
  2858. r = radeon_scratch_get(rdev, &scratch);
  2859. if (r) {
  2860. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2861. return r;
  2862. }
  2863. WREG32(scratch, 0xCAFEDEAD);
  2864. r = radeon_ib_get(rdev, &ib);
  2865. if (r) {
  2866. return r;
  2867. }
  2868. ib->ptr[0] = PACKET0(scratch, 0);
  2869. ib->ptr[1] = 0xDEADBEEF;
  2870. ib->ptr[2] = PACKET2(0);
  2871. ib->ptr[3] = PACKET2(0);
  2872. ib->ptr[4] = PACKET2(0);
  2873. ib->ptr[5] = PACKET2(0);
  2874. ib->ptr[6] = PACKET2(0);
  2875. ib->ptr[7] = PACKET2(0);
  2876. ib->length_dw = 8;
  2877. r = radeon_ib_schedule(rdev, ib);
  2878. if (r) {
  2879. radeon_scratch_free(rdev, scratch);
  2880. radeon_ib_free(rdev, &ib);
  2881. return r;
  2882. }
  2883. r = radeon_fence_wait(ib->fence, false);
  2884. if (r) {
  2885. return r;
  2886. }
  2887. for (i = 0; i < rdev->usec_timeout; i++) {
  2888. tmp = RREG32(scratch);
  2889. if (tmp == 0xDEADBEEF) {
  2890. break;
  2891. }
  2892. DRM_UDELAY(1);
  2893. }
  2894. if (i < rdev->usec_timeout) {
  2895. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2896. } else {
  2897. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2898. scratch, tmp);
  2899. r = -EINVAL;
  2900. }
  2901. radeon_scratch_free(rdev, scratch);
  2902. radeon_ib_free(rdev, &ib);
  2903. return r;
  2904. }
  2905. void r100_ib_fini(struct radeon_device *rdev)
  2906. {
  2907. radeon_ib_pool_fini(rdev);
  2908. }
  2909. int r100_ib_init(struct radeon_device *rdev)
  2910. {
  2911. int r;
  2912. r = radeon_ib_pool_init(rdev);
  2913. if (r) {
  2914. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2915. r100_ib_fini(rdev);
  2916. return r;
  2917. }
  2918. r = r100_ib_test(rdev);
  2919. if (r) {
  2920. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2921. r100_ib_fini(rdev);
  2922. return r;
  2923. }
  2924. return 0;
  2925. }
  2926. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2927. {
  2928. /* Shutdown CP we shouldn't need to do that but better be safe than
  2929. * sorry
  2930. */
  2931. rdev->cp.ready = false;
  2932. WREG32(R_000740_CP_CSQ_CNTL, 0);
  2933. /* Save few CRTC registers */
  2934. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  2935. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  2936. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  2937. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  2938. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2939. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  2940. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  2941. }
  2942. /* Disable VGA aperture access */
  2943. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  2944. /* Disable cursor, overlay, crtc */
  2945. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  2946. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  2947. S_000054_CRTC_DISPLAY_DIS(1));
  2948. WREG32(R_000050_CRTC_GEN_CNTL,
  2949. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  2950. S_000050_CRTC_DISP_REQ_EN_B(1));
  2951. WREG32(R_000420_OV0_SCALE_CNTL,
  2952. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  2953. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  2954. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2955. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  2956. S_000360_CUR2_LOCK(1));
  2957. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  2958. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  2959. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  2960. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  2961. WREG32(R_000360_CUR2_OFFSET,
  2962. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  2963. }
  2964. }
  2965. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  2966. {
  2967. /* Update base address for crtc */
  2968. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  2969. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2970. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  2971. rdev->mc.vram_location);
  2972. }
  2973. /* Restore CRTC registers */
  2974. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  2975. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  2976. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  2977. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2978. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  2979. }
  2980. }
  2981. void r100_vga_render_disable(struct radeon_device *rdev)
  2982. {
  2983. u32 tmp;
  2984. tmp = RREG8(R_0003C2_GENMO_WT);
  2985. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  2986. }
  2987. static void r100_debugfs(struct radeon_device *rdev)
  2988. {
  2989. int r;
  2990. r = r100_debugfs_mc_info_init(rdev);
  2991. if (r)
  2992. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  2993. }
  2994. static void r100_mc_program(struct radeon_device *rdev)
  2995. {
  2996. struct r100_mc_save save;
  2997. /* Stops all mc clients */
  2998. r100_mc_stop(rdev, &save);
  2999. if (rdev->flags & RADEON_IS_AGP) {
  3000. WREG32(R_00014C_MC_AGP_LOCATION,
  3001. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3002. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3003. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3004. if (rdev->family > CHIP_RV200)
  3005. WREG32(R_00015C_AGP_BASE_2,
  3006. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3007. } else {
  3008. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3009. WREG32(R_000170_AGP_BASE, 0);
  3010. if (rdev->family > CHIP_RV200)
  3011. WREG32(R_00015C_AGP_BASE_2, 0);
  3012. }
  3013. /* Wait for mc idle */
  3014. if (r100_mc_wait_for_idle(rdev))
  3015. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3016. /* Program MC, should be a 32bits limited address space */
  3017. WREG32(R_000148_MC_FB_LOCATION,
  3018. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3019. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3020. r100_mc_resume(rdev, &save);
  3021. }
  3022. void r100_clock_startup(struct radeon_device *rdev)
  3023. {
  3024. u32 tmp;
  3025. if (radeon_dynclks != -1 && radeon_dynclks)
  3026. radeon_legacy_set_clock_gating(rdev, 1);
  3027. /* We need to force on some of the block */
  3028. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3029. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3030. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3031. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3032. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3033. }
  3034. static int r100_startup(struct radeon_device *rdev)
  3035. {
  3036. int r;
  3037. /* set common regs */
  3038. r100_set_common_regs(rdev);
  3039. /* program mc */
  3040. r100_mc_program(rdev);
  3041. /* Resume clock */
  3042. r100_clock_startup(rdev);
  3043. /* Initialize GPU configuration (# pipes, ...) */
  3044. r100_gpu_init(rdev);
  3045. /* Initialize GART (initialize after TTM so we can allocate
  3046. * memory through TTM but finalize after TTM) */
  3047. r100_enable_bm(rdev);
  3048. if (rdev->flags & RADEON_IS_PCI) {
  3049. r = r100_pci_gart_enable(rdev);
  3050. if (r)
  3051. return r;
  3052. }
  3053. /* Enable IRQ */
  3054. r100_irq_set(rdev);
  3055. /* 1M ring buffer */
  3056. r = r100_cp_init(rdev, 1024 * 1024);
  3057. if (r) {
  3058. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3059. return r;
  3060. }
  3061. r = r100_wb_init(rdev);
  3062. if (r)
  3063. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3064. r = r100_ib_init(rdev);
  3065. if (r) {
  3066. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3067. return r;
  3068. }
  3069. return 0;
  3070. }
  3071. int r100_resume(struct radeon_device *rdev)
  3072. {
  3073. /* Make sur GART are not working */
  3074. if (rdev->flags & RADEON_IS_PCI)
  3075. r100_pci_gart_disable(rdev);
  3076. /* Resume clock before doing reset */
  3077. r100_clock_startup(rdev);
  3078. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3079. if (radeon_gpu_reset(rdev)) {
  3080. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3081. RREG32(R_000E40_RBBM_STATUS),
  3082. RREG32(R_0007C0_CP_STAT));
  3083. }
  3084. /* post */
  3085. radeon_combios_asic_init(rdev->ddev);
  3086. /* Resume clock after posting */
  3087. r100_clock_startup(rdev);
  3088. /* Initialize surface registers */
  3089. radeon_surface_init(rdev);
  3090. return r100_startup(rdev);
  3091. }
  3092. int r100_suspend(struct radeon_device *rdev)
  3093. {
  3094. r100_cp_disable(rdev);
  3095. r100_wb_disable(rdev);
  3096. r100_irq_disable(rdev);
  3097. if (rdev->flags & RADEON_IS_PCI)
  3098. r100_pci_gart_disable(rdev);
  3099. return 0;
  3100. }
  3101. void r100_fini(struct radeon_device *rdev)
  3102. {
  3103. r100_suspend(rdev);
  3104. r100_cp_fini(rdev);
  3105. r100_wb_fini(rdev);
  3106. r100_ib_fini(rdev);
  3107. radeon_gem_fini(rdev);
  3108. if (rdev->flags & RADEON_IS_PCI)
  3109. r100_pci_gart_fini(rdev);
  3110. radeon_irq_kms_fini(rdev);
  3111. radeon_fence_driver_fini(rdev);
  3112. radeon_bo_fini(rdev);
  3113. radeon_atombios_fini(rdev);
  3114. kfree(rdev->bios);
  3115. rdev->bios = NULL;
  3116. }
  3117. int r100_mc_init(struct radeon_device *rdev)
  3118. {
  3119. int r;
  3120. u32 tmp;
  3121. /* Setup GPU memory space */
  3122. rdev->mc.vram_location = 0xFFFFFFFFUL;
  3123. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  3124. if (rdev->flags & RADEON_IS_IGP) {
  3125. tmp = G_00015C_MC_FB_START(RREG32(R_00015C_NB_TOM));
  3126. rdev->mc.vram_location = tmp << 16;
  3127. }
  3128. if (rdev->flags & RADEON_IS_AGP) {
  3129. r = radeon_agp_init(rdev);
  3130. if (r) {
  3131. printk(KERN_WARNING "[drm] Disabling AGP\n");
  3132. rdev->flags &= ~RADEON_IS_AGP;
  3133. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  3134. } else {
  3135. rdev->mc.gtt_location = rdev->mc.agp_base;
  3136. }
  3137. }
  3138. r = radeon_mc_setup(rdev);
  3139. if (r)
  3140. return r;
  3141. return 0;
  3142. }
  3143. int r100_init(struct radeon_device *rdev)
  3144. {
  3145. int r;
  3146. /* Register debugfs file specific to this group of asics */
  3147. r100_debugfs(rdev);
  3148. /* Disable VGA */
  3149. r100_vga_render_disable(rdev);
  3150. /* Initialize scratch registers */
  3151. radeon_scratch_init(rdev);
  3152. /* Initialize surface registers */
  3153. radeon_surface_init(rdev);
  3154. /* TODO: disable VGA need to use VGA request */
  3155. /* BIOS*/
  3156. if (!radeon_get_bios(rdev)) {
  3157. if (ASIC_IS_AVIVO(rdev))
  3158. return -EINVAL;
  3159. }
  3160. if (rdev->is_atom_bios) {
  3161. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3162. return -EINVAL;
  3163. } else {
  3164. r = radeon_combios_init(rdev);
  3165. if (r)
  3166. return r;
  3167. }
  3168. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3169. if (radeon_gpu_reset(rdev)) {
  3170. dev_warn(rdev->dev,
  3171. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3172. RREG32(R_000E40_RBBM_STATUS),
  3173. RREG32(R_0007C0_CP_STAT));
  3174. }
  3175. /* check if cards are posted or not */
  3176. if (radeon_boot_test_post_card(rdev) == false)
  3177. return -EINVAL;
  3178. /* Set asic errata */
  3179. r100_errata(rdev);
  3180. /* Initialize clocks */
  3181. radeon_get_clock_info(rdev->ddev);
  3182. /* Initialize power management */
  3183. radeon_pm_init(rdev);
  3184. /* Get vram informations */
  3185. r100_vram_info(rdev);
  3186. /* Initialize memory controller (also test AGP) */
  3187. r = r100_mc_init(rdev);
  3188. if (r)
  3189. return r;
  3190. /* Fence driver */
  3191. r = radeon_fence_driver_init(rdev);
  3192. if (r)
  3193. return r;
  3194. r = radeon_irq_kms_init(rdev);
  3195. if (r)
  3196. return r;
  3197. /* Memory manager */
  3198. r = radeon_bo_init(rdev);
  3199. if (r)
  3200. return r;
  3201. if (rdev->flags & RADEON_IS_PCI) {
  3202. r = r100_pci_gart_init(rdev);
  3203. if (r)
  3204. return r;
  3205. }
  3206. r100_set_safe_registers(rdev);
  3207. rdev->accel_working = true;
  3208. r = r100_startup(rdev);
  3209. if (r) {
  3210. /* Somethings want wront with the accel init stop accel */
  3211. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3212. r100_suspend(rdev);
  3213. r100_cp_fini(rdev);
  3214. r100_wb_fini(rdev);
  3215. r100_ib_fini(rdev);
  3216. if (rdev->flags & RADEON_IS_PCI)
  3217. r100_pci_gart_fini(rdev);
  3218. radeon_irq_kms_fini(rdev);
  3219. rdev->accel_working = false;
  3220. }
  3221. return 0;
  3222. }