amd_iommu.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/gfp.h>
  21. #include <linux/bitops.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/iommu-helper.h>
  24. #include <asm/proto.h>
  25. #include <asm/iommu.h>
  26. #include <asm/amd_iommu_types.h>
  27. #include <asm/amd_iommu.h>
  28. #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
  29. #define EXIT_LOOP_COUNT 10000000
  30. static DEFINE_RWLOCK(amd_iommu_devtable_lock);
  31. /*
  32. * general struct to manage commands send to an IOMMU
  33. */
  34. struct iommu_cmd {
  35. u32 data[4];
  36. };
  37. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  38. struct unity_map_entry *e);
  39. /* returns !0 if the IOMMU is caching non-present entries in its TLB */
  40. static int iommu_has_npcache(struct amd_iommu *iommu)
  41. {
  42. return iommu->cap & IOMMU_CAP_NPCACHE;
  43. }
  44. /****************************************************************************
  45. *
  46. * IOMMU command queuing functions
  47. *
  48. ****************************************************************************/
  49. /*
  50. * Writes the command to the IOMMUs command buffer and informs the
  51. * hardware about the new command. Must be called with iommu->lock held.
  52. */
  53. static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  54. {
  55. u32 tail, head;
  56. u8 *target;
  57. tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  58. target = (iommu->cmd_buf + tail);
  59. memcpy_toio(target, cmd, sizeof(*cmd));
  60. tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
  61. head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
  62. if (tail == head)
  63. return -ENOMEM;
  64. writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  65. return 0;
  66. }
  67. /*
  68. * General queuing function for commands. Takes iommu->lock and calls
  69. * __iommu_queue_command().
  70. */
  71. static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  72. {
  73. unsigned long flags;
  74. int ret;
  75. spin_lock_irqsave(&iommu->lock, flags);
  76. ret = __iommu_queue_command(iommu, cmd);
  77. spin_unlock_irqrestore(&iommu->lock, flags);
  78. return ret;
  79. }
  80. /*
  81. * This function is called whenever we need to ensure that the IOMMU has
  82. * completed execution of all commands we sent. It sends a
  83. * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
  84. * us about that by writing a value to a physical address we pass with
  85. * the command.
  86. */
  87. static int iommu_completion_wait(struct amd_iommu *iommu)
  88. {
  89. int ret;
  90. struct iommu_cmd cmd;
  91. volatile u64 ready = 0;
  92. unsigned long ready_phys = virt_to_phys(&ready);
  93. unsigned long i = 0;
  94. memset(&cmd, 0, sizeof(cmd));
  95. cmd.data[0] = LOW_U32(ready_phys) | CMD_COMPL_WAIT_STORE_MASK;
  96. cmd.data[1] = upper_32_bits(ready_phys);
  97. cmd.data[2] = 1; /* value written to 'ready' */
  98. CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
  99. iommu->need_sync = 0;
  100. ret = iommu_queue_command(iommu, &cmd);
  101. if (ret)
  102. return ret;
  103. while (!ready && (i < EXIT_LOOP_COUNT)) {
  104. ++i;
  105. cpu_relax();
  106. }
  107. if (unlikely((i == EXIT_LOOP_COUNT) && printk_ratelimit()))
  108. printk(KERN_WARNING "AMD IOMMU: Completion wait loop failed\n");
  109. return 0;
  110. }
  111. /*
  112. * Command send function for invalidating a device table entry
  113. */
  114. static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
  115. {
  116. struct iommu_cmd cmd;
  117. BUG_ON(iommu == NULL);
  118. memset(&cmd, 0, sizeof(cmd));
  119. CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
  120. cmd.data[0] = devid;
  121. iommu->need_sync = 1;
  122. return iommu_queue_command(iommu, &cmd);
  123. }
  124. /*
  125. * Generic command send function for invalidaing TLB entries
  126. */
  127. static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
  128. u64 address, u16 domid, int pde, int s)
  129. {
  130. struct iommu_cmd cmd;
  131. memset(&cmd, 0, sizeof(cmd));
  132. address &= PAGE_MASK;
  133. CMD_SET_TYPE(&cmd, CMD_INV_IOMMU_PAGES);
  134. cmd.data[1] |= domid;
  135. cmd.data[2] = LOW_U32(address);
  136. cmd.data[3] = upper_32_bits(address);
  137. if (s) /* size bit - we flush more than one 4kb page */
  138. cmd.data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  139. if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
  140. cmd.data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
  141. iommu->need_sync = 1;
  142. return iommu_queue_command(iommu, &cmd);
  143. }
  144. /*
  145. * TLB invalidation function which is called from the mapping functions.
  146. * It invalidates a single PTE if the range to flush is within a single
  147. * page. Otherwise it flushes the whole TLB of the IOMMU.
  148. */
  149. static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
  150. u64 address, size_t size)
  151. {
  152. int s = 0;
  153. unsigned pages = iommu_num_pages(address, size);
  154. address &= PAGE_MASK;
  155. if (pages > 1) {
  156. /*
  157. * If we have to flush more than one page, flush all
  158. * TLB entries for this domain
  159. */
  160. address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  161. s = 1;
  162. }
  163. iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
  164. return 0;
  165. }
  166. /****************************************************************************
  167. *
  168. * The functions below are used the create the page table mappings for
  169. * unity mapped regions.
  170. *
  171. ****************************************************************************/
  172. /*
  173. * Generic mapping functions. It maps a physical address into a DMA
  174. * address space. It allocates the page table pages if necessary.
  175. * In the future it can be extended to a generic mapping function
  176. * supporting all features of AMD IOMMU page tables like level skipping
  177. * and full 64 bit address spaces.
  178. */
  179. static int iommu_map(struct protection_domain *dom,
  180. unsigned long bus_addr,
  181. unsigned long phys_addr,
  182. int prot)
  183. {
  184. u64 __pte, *pte, *page;
  185. bus_addr = PAGE_ALIGN(bus_addr);
  186. phys_addr = PAGE_ALIGN(bus_addr);
  187. /* only support 512GB address spaces for now */
  188. if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
  189. return -EINVAL;
  190. pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
  191. if (!IOMMU_PTE_PRESENT(*pte)) {
  192. page = (u64 *)get_zeroed_page(GFP_KERNEL);
  193. if (!page)
  194. return -ENOMEM;
  195. *pte = IOMMU_L2_PDE(virt_to_phys(page));
  196. }
  197. pte = IOMMU_PTE_PAGE(*pte);
  198. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  199. if (!IOMMU_PTE_PRESENT(*pte)) {
  200. page = (u64 *)get_zeroed_page(GFP_KERNEL);
  201. if (!page)
  202. return -ENOMEM;
  203. *pte = IOMMU_L1_PDE(virt_to_phys(page));
  204. }
  205. pte = IOMMU_PTE_PAGE(*pte);
  206. pte = &pte[IOMMU_PTE_L0_INDEX(bus_addr)];
  207. if (IOMMU_PTE_PRESENT(*pte))
  208. return -EBUSY;
  209. __pte = phys_addr | IOMMU_PTE_P;
  210. if (prot & IOMMU_PROT_IR)
  211. __pte |= IOMMU_PTE_IR;
  212. if (prot & IOMMU_PROT_IW)
  213. __pte |= IOMMU_PTE_IW;
  214. *pte = __pte;
  215. return 0;
  216. }
  217. /*
  218. * This function checks if a specific unity mapping entry is needed for
  219. * this specific IOMMU.
  220. */
  221. static int iommu_for_unity_map(struct amd_iommu *iommu,
  222. struct unity_map_entry *entry)
  223. {
  224. u16 bdf, i;
  225. for (i = entry->devid_start; i <= entry->devid_end; ++i) {
  226. bdf = amd_iommu_alias_table[i];
  227. if (amd_iommu_rlookup_table[bdf] == iommu)
  228. return 1;
  229. }
  230. return 0;
  231. }
  232. /*
  233. * Init the unity mappings for a specific IOMMU in the system
  234. *
  235. * Basically iterates over all unity mapping entries and applies them to
  236. * the default domain DMA of that IOMMU if necessary.
  237. */
  238. static int iommu_init_unity_mappings(struct amd_iommu *iommu)
  239. {
  240. struct unity_map_entry *entry;
  241. int ret;
  242. list_for_each_entry(entry, &amd_iommu_unity_map, list) {
  243. if (!iommu_for_unity_map(iommu, entry))
  244. continue;
  245. ret = dma_ops_unity_map(iommu->default_dom, entry);
  246. if (ret)
  247. return ret;
  248. }
  249. return 0;
  250. }
  251. /*
  252. * This function actually applies the mapping to the page table of the
  253. * dma_ops domain.
  254. */
  255. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  256. struct unity_map_entry *e)
  257. {
  258. u64 addr;
  259. int ret;
  260. for (addr = e->address_start; addr < e->address_end;
  261. addr += PAGE_SIZE) {
  262. ret = iommu_map(&dma_dom->domain, addr, addr, e->prot);
  263. if (ret)
  264. return ret;
  265. /*
  266. * if unity mapping is in aperture range mark the page
  267. * as allocated in the aperture
  268. */
  269. if (addr < dma_dom->aperture_size)
  270. __set_bit(addr >> PAGE_SHIFT, dma_dom->bitmap);
  271. }
  272. return 0;
  273. }
  274. /*
  275. * Inits the unity mappings required for a specific device
  276. */
  277. static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
  278. u16 devid)
  279. {
  280. struct unity_map_entry *e;
  281. int ret;
  282. list_for_each_entry(e, &amd_iommu_unity_map, list) {
  283. if (!(devid >= e->devid_start && devid <= e->devid_end))
  284. continue;
  285. ret = dma_ops_unity_map(dma_dom, e);
  286. if (ret)
  287. return ret;
  288. }
  289. return 0;
  290. }
  291. /****************************************************************************
  292. *
  293. * The next functions belong to the address allocator for the dma_ops
  294. * interface functions. They work like the allocators in the other IOMMU
  295. * drivers. Its basically a bitmap which marks the allocated pages in
  296. * the aperture. Maybe it could be enhanced in the future to a more
  297. * efficient allocator.
  298. *
  299. ****************************************************************************/
  300. static unsigned long dma_mask_to_pages(unsigned long mask)
  301. {
  302. return (mask >> PAGE_SHIFT) +
  303. (PAGE_ALIGN(mask & ~PAGE_MASK) >> PAGE_SHIFT);
  304. }
  305. /*
  306. * The address allocator core function.
  307. *
  308. * called with domain->lock held
  309. */
  310. static unsigned long dma_ops_alloc_addresses(struct device *dev,
  311. struct dma_ops_domain *dom,
  312. unsigned int pages)
  313. {
  314. unsigned long limit = dma_mask_to_pages(*dev->dma_mask);
  315. unsigned long address;
  316. unsigned long size = dom->aperture_size >> PAGE_SHIFT;
  317. unsigned long boundary_size;
  318. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  319. PAGE_SIZE) >> PAGE_SHIFT;
  320. limit = limit < size ? limit : size;
  321. if (dom->next_bit >= limit)
  322. dom->next_bit = 0;
  323. address = iommu_area_alloc(dom->bitmap, limit, dom->next_bit, pages,
  324. 0 , boundary_size, 0);
  325. if (address == -1)
  326. address = iommu_area_alloc(dom->bitmap, limit, 0, pages,
  327. 0, boundary_size, 0);
  328. if (likely(address != -1)) {
  329. dom->next_bit = address + pages;
  330. address <<= PAGE_SHIFT;
  331. } else
  332. address = bad_dma_address;
  333. WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
  334. return address;
  335. }
  336. /*
  337. * The address free function.
  338. *
  339. * called with domain->lock held
  340. */
  341. static void dma_ops_free_addresses(struct dma_ops_domain *dom,
  342. unsigned long address,
  343. unsigned int pages)
  344. {
  345. address >>= PAGE_SHIFT;
  346. iommu_area_free(dom->bitmap, address, pages);
  347. }
  348. /****************************************************************************
  349. *
  350. * The next functions belong to the domain allocation. A domain is
  351. * allocated for every IOMMU as the default domain. If device isolation
  352. * is enabled, every device get its own domain. The most important thing
  353. * about domains is the page table mapping the DMA address space they
  354. * contain.
  355. *
  356. ****************************************************************************/
  357. static u16 domain_id_alloc(void)
  358. {
  359. unsigned long flags;
  360. int id;
  361. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  362. id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
  363. BUG_ON(id == 0);
  364. if (id > 0 && id < MAX_DOMAIN_ID)
  365. __set_bit(id, amd_iommu_pd_alloc_bitmap);
  366. else
  367. id = 0;
  368. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  369. return id;
  370. }
  371. /*
  372. * Used to reserve address ranges in the aperture (e.g. for exclusion
  373. * ranges.
  374. */
  375. static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
  376. unsigned long start_page,
  377. unsigned int pages)
  378. {
  379. unsigned int last_page = dom->aperture_size >> PAGE_SHIFT;
  380. if (start_page + pages > last_page)
  381. pages = last_page - start_page;
  382. set_bit_string(dom->bitmap, start_page, pages);
  383. }
  384. static void dma_ops_free_pagetable(struct dma_ops_domain *dma_dom)
  385. {
  386. int i, j;
  387. u64 *p1, *p2, *p3;
  388. p1 = dma_dom->domain.pt_root;
  389. if (!p1)
  390. return;
  391. for (i = 0; i < 512; ++i) {
  392. if (!IOMMU_PTE_PRESENT(p1[i]))
  393. continue;
  394. p2 = IOMMU_PTE_PAGE(p1[i]);
  395. for (j = 0; j < 512; ++i) {
  396. if (!IOMMU_PTE_PRESENT(p2[j]))
  397. continue;
  398. p3 = IOMMU_PTE_PAGE(p2[j]);
  399. free_page((unsigned long)p3);
  400. }
  401. free_page((unsigned long)p2);
  402. }
  403. free_page((unsigned long)p1);
  404. }
  405. /*
  406. * Free a domain, only used if something went wrong in the
  407. * allocation path and we need to free an already allocated page table
  408. */
  409. static void dma_ops_domain_free(struct dma_ops_domain *dom)
  410. {
  411. if (!dom)
  412. return;
  413. dma_ops_free_pagetable(dom);
  414. kfree(dom->pte_pages);
  415. kfree(dom->bitmap);
  416. kfree(dom);
  417. }
  418. /*
  419. * Allocates a new protection domain usable for the dma_ops functions.
  420. * It also intializes the page table and the address allocator data
  421. * structures required for the dma_ops interface
  422. */
  423. static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu,
  424. unsigned order)
  425. {
  426. struct dma_ops_domain *dma_dom;
  427. unsigned i, num_pte_pages;
  428. u64 *l2_pde;
  429. u64 address;
  430. /*
  431. * Currently the DMA aperture must be between 32 MB and 1GB in size
  432. */
  433. if ((order < 25) || (order > 30))
  434. return NULL;
  435. dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
  436. if (!dma_dom)
  437. return NULL;
  438. spin_lock_init(&dma_dom->domain.lock);
  439. dma_dom->domain.id = domain_id_alloc();
  440. if (dma_dom->domain.id == 0)
  441. goto free_dma_dom;
  442. dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
  443. dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  444. dma_dom->domain.priv = dma_dom;
  445. if (!dma_dom->domain.pt_root)
  446. goto free_dma_dom;
  447. dma_dom->aperture_size = (1ULL << order);
  448. dma_dom->bitmap = kzalloc(dma_dom->aperture_size / (PAGE_SIZE * 8),
  449. GFP_KERNEL);
  450. if (!dma_dom->bitmap)
  451. goto free_dma_dom;
  452. /*
  453. * mark the first page as allocated so we never return 0 as
  454. * a valid dma-address. So we can use 0 as error value
  455. */
  456. dma_dom->bitmap[0] = 1;
  457. dma_dom->next_bit = 0;
  458. /* Intialize the exclusion range if necessary */
  459. if (iommu->exclusion_start &&
  460. iommu->exclusion_start < dma_dom->aperture_size) {
  461. unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
  462. int pages = iommu_num_pages(iommu->exclusion_start,
  463. iommu->exclusion_length);
  464. dma_ops_reserve_addresses(dma_dom, startpage, pages);
  465. }
  466. /*
  467. * At the last step, build the page tables so we don't need to
  468. * allocate page table pages in the dma_ops mapping/unmapping
  469. * path.
  470. */
  471. num_pte_pages = dma_dom->aperture_size / (PAGE_SIZE * 512);
  472. dma_dom->pte_pages = kzalloc(num_pte_pages * sizeof(void *),
  473. GFP_KERNEL);
  474. if (!dma_dom->pte_pages)
  475. goto free_dma_dom;
  476. l2_pde = (u64 *)get_zeroed_page(GFP_KERNEL);
  477. if (l2_pde == NULL)
  478. goto free_dma_dom;
  479. dma_dom->domain.pt_root[0] = IOMMU_L2_PDE(virt_to_phys(l2_pde));
  480. for (i = 0; i < num_pte_pages; ++i) {
  481. dma_dom->pte_pages[i] = (u64 *)get_zeroed_page(GFP_KERNEL);
  482. if (!dma_dom->pte_pages[i])
  483. goto free_dma_dom;
  484. address = virt_to_phys(dma_dom->pte_pages[i]);
  485. l2_pde[i] = IOMMU_L1_PDE(address);
  486. }
  487. return dma_dom;
  488. free_dma_dom:
  489. dma_ops_domain_free(dma_dom);
  490. return NULL;
  491. }
  492. /*
  493. * Find out the protection domain structure for a given PCI device. This
  494. * will give us the pointer to the page table root for example.
  495. */
  496. static struct protection_domain *domain_for_device(u16 devid)
  497. {
  498. struct protection_domain *dom;
  499. unsigned long flags;
  500. read_lock_irqsave(&amd_iommu_devtable_lock, flags);
  501. dom = amd_iommu_pd_table[devid];
  502. read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  503. return dom;
  504. }
  505. /*
  506. * If a device is not yet associated with a domain, this function does
  507. * assigns it visible for the hardware
  508. */
  509. static void set_device_domain(struct amd_iommu *iommu,
  510. struct protection_domain *domain,
  511. u16 devid)
  512. {
  513. unsigned long flags;
  514. u64 pte_root = virt_to_phys(domain->pt_root);
  515. pte_root |= (domain->mode & 0x07) << 9;
  516. pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | 2;
  517. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  518. amd_iommu_dev_table[devid].data[0] = pte_root;
  519. amd_iommu_dev_table[devid].data[1] = pte_root >> 32;
  520. amd_iommu_dev_table[devid].data[2] = domain->id;
  521. amd_iommu_pd_table[devid] = domain;
  522. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  523. iommu_queue_inv_dev_entry(iommu, devid);
  524. iommu->need_sync = 1;
  525. }
  526. /*****************************************************************************
  527. *
  528. * The next functions belong to the dma_ops mapping/unmapping code.
  529. *
  530. *****************************************************************************/
  531. /*
  532. * In the dma_ops path we only have the struct device. This function
  533. * finds the corresponding IOMMU, the protection domain and the
  534. * requestor id for a given device.
  535. * If the device is not yet associated with a domain this is also done
  536. * in this function.
  537. */
  538. static int get_device_resources(struct device *dev,
  539. struct amd_iommu **iommu,
  540. struct protection_domain **domain,
  541. u16 *bdf)
  542. {
  543. struct dma_ops_domain *dma_dom;
  544. struct pci_dev *pcidev;
  545. u16 _bdf;
  546. BUG_ON(!dev || dev->bus != &pci_bus_type || !dev->dma_mask);
  547. pcidev = to_pci_dev(dev);
  548. _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
  549. /* device not translated by any IOMMU in the system? */
  550. if (_bdf >= amd_iommu_last_bdf) {
  551. *iommu = NULL;
  552. *domain = NULL;
  553. *bdf = 0xffff;
  554. return 0;
  555. }
  556. *bdf = amd_iommu_alias_table[_bdf];
  557. *iommu = amd_iommu_rlookup_table[*bdf];
  558. if (*iommu == NULL)
  559. return 0;
  560. dma_dom = (*iommu)->default_dom;
  561. *domain = domain_for_device(*bdf);
  562. if (*domain == NULL) {
  563. *domain = &dma_dom->domain;
  564. set_device_domain(*iommu, *domain, *bdf);
  565. printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
  566. "device ", (*domain)->id);
  567. print_devid(_bdf, 1);
  568. }
  569. return 1;
  570. }
  571. /*
  572. * This is the generic map function. It maps one 4kb page at paddr to
  573. * the given address in the DMA address space for the domain.
  574. */
  575. static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
  576. struct dma_ops_domain *dom,
  577. unsigned long address,
  578. phys_addr_t paddr,
  579. int direction)
  580. {
  581. u64 *pte, __pte;
  582. WARN_ON(address > dom->aperture_size);
  583. paddr &= PAGE_MASK;
  584. pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
  585. pte += IOMMU_PTE_L0_INDEX(address);
  586. __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
  587. if (direction == DMA_TO_DEVICE)
  588. __pte |= IOMMU_PTE_IR;
  589. else if (direction == DMA_FROM_DEVICE)
  590. __pte |= IOMMU_PTE_IW;
  591. else if (direction == DMA_BIDIRECTIONAL)
  592. __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
  593. WARN_ON(*pte);
  594. *pte = __pte;
  595. return (dma_addr_t)address;
  596. }
  597. /*
  598. * The generic unmapping function for on page in the DMA address space.
  599. */
  600. static void dma_ops_domain_unmap(struct amd_iommu *iommu,
  601. struct dma_ops_domain *dom,
  602. unsigned long address)
  603. {
  604. u64 *pte;
  605. if (address >= dom->aperture_size)
  606. return;
  607. WARN_ON(address & 0xfffULL || address > dom->aperture_size);
  608. pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
  609. pte += IOMMU_PTE_L0_INDEX(address);
  610. WARN_ON(!*pte);
  611. *pte = 0ULL;
  612. }
  613. /*
  614. * This function contains common code for mapping of a physically
  615. * contiguous memory region into DMA address space. It is uses by all
  616. * mapping functions provided by this IOMMU driver.
  617. * Must be called with the domain lock held.
  618. */
  619. static dma_addr_t __map_single(struct device *dev,
  620. struct amd_iommu *iommu,
  621. struct dma_ops_domain *dma_dom,
  622. phys_addr_t paddr,
  623. size_t size,
  624. int dir)
  625. {
  626. dma_addr_t offset = paddr & ~PAGE_MASK;
  627. dma_addr_t address, start;
  628. unsigned int pages;
  629. int i;
  630. pages = iommu_num_pages(paddr, size);
  631. paddr &= PAGE_MASK;
  632. address = dma_ops_alloc_addresses(dev, dma_dom, pages);
  633. if (unlikely(address == bad_dma_address))
  634. goto out;
  635. start = address;
  636. for (i = 0; i < pages; ++i) {
  637. dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
  638. paddr += PAGE_SIZE;
  639. start += PAGE_SIZE;
  640. }
  641. address += offset;
  642. out:
  643. return address;
  644. }
  645. /*
  646. * Does the reverse of the __map_single function. Must be called with
  647. * the domain lock held too
  648. */
  649. static void __unmap_single(struct amd_iommu *iommu,
  650. struct dma_ops_domain *dma_dom,
  651. dma_addr_t dma_addr,
  652. size_t size,
  653. int dir)
  654. {
  655. dma_addr_t i, start;
  656. unsigned int pages;
  657. if ((dma_addr == 0) || (dma_addr + size > dma_dom->aperture_size))
  658. return;
  659. pages = iommu_num_pages(dma_addr, size);
  660. dma_addr &= PAGE_MASK;
  661. start = dma_addr;
  662. for (i = 0; i < pages; ++i) {
  663. dma_ops_domain_unmap(iommu, dma_dom, start);
  664. start += PAGE_SIZE;
  665. }
  666. dma_ops_free_addresses(dma_dom, dma_addr, pages);
  667. }
  668. /*
  669. * The exported map_single function for dma_ops.
  670. */
  671. static dma_addr_t map_single(struct device *dev, phys_addr_t paddr,
  672. size_t size, int dir)
  673. {
  674. unsigned long flags;
  675. struct amd_iommu *iommu;
  676. struct protection_domain *domain;
  677. u16 devid;
  678. dma_addr_t addr;
  679. get_device_resources(dev, &iommu, &domain, &devid);
  680. if (iommu == NULL || domain == NULL)
  681. /* device not handled by any AMD IOMMU */
  682. return (dma_addr_t)paddr;
  683. spin_lock_irqsave(&domain->lock, flags);
  684. addr = __map_single(dev, iommu, domain->priv, paddr, size, dir);
  685. if (addr == bad_dma_address)
  686. goto out;
  687. if (iommu_has_npcache(iommu))
  688. iommu_flush_pages(iommu, domain->id, addr, size);
  689. if (iommu->need_sync)
  690. iommu_completion_wait(iommu);
  691. out:
  692. spin_unlock_irqrestore(&domain->lock, flags);
  693. return addr;
  694. }
  695. /*
  696. * The exported unmap_single function for dma_ops.
  697. */
  698. static void unmap_single(struct device *dev, dma_addr_t dma_addr,
  699. size_t size, int dir)
  700. {
  701. unsigned long flags;
  702. struct amd_iommu *iommu;
  703. struct protection_domain *domain;
  704. u16 devid;
  705. if (!get_device_resources(dev, &iommu, &domain, &devid))
  706. /* device not handled by any AMD IOMMU */
  707. return;
  708. spin_lock_irqsave(&domain->lock, flags);
  709. __unmap_single(iommu, domain->priv, dma_addr, size, dir);
  710. iommu_flush_pages(iommu, domain->id, dma_addr, size);
  711. if (iommu->need_sync)
  712. iommu_completion_wait(iommu);
  713. spin_unlock_irqrestore(&domain->lock, flags);
  714. }
  715. /*
  716. * This is a special map_sg function which is used if we should map a
  717. * device which is not handled by an AMD IOMMU in the system.
  718. */
  719. static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
  720. int nelems, int dir)
  721. {
  722. struct scatterlist *s;
  723. int i;
  724. for_each_sg(sglist, s, nelems, i) {
  725. s->dma_address = (dma_addr_t)sg_phys(s);
  726. s->dma_length = s->length;
  727. }
  728. return nelems;
  729. }
  730. /*
  731. * The exported map_sg function for dma_ops (handles scatter-gather
  732. * lists).
  733. */
  734. static int map_sg(struct device *dev, struct scatterlist *sglist,
  735. int nelems, int dir)
  736. {
  737. unsigned long flags;
  738. struct amd_iommu *iommu;
  739. struct protection_domain *domain;
  740. u16 devid;
  741. int i;
  742. struct scatterlist *s;
  743. phys_addr_t paddr;
  744. int mapped_elems = 0;
  745. get_device_resources(dev, &iommu, &domain, &devid);
  746. if (!iommu || !domain)
  747. return map_sg_no_iommu(dev, sglist, nelems, dir);
  748. spin_lock_irqsave(&domain->lock, flags);
  749. for_each_sg(sglist, s, nelems, i) {
  750. paddr = sg_phys(s);
  751. s->dma_address = __map_single(dev, iommu, domain->priv,
  752. paddr, s->length, dir);
  753. if (s->dma_address) {
  754. s->dma_length = s->length;
  755. mapped_elems++;
  756. } else
  757. goto unmap;
  758. if (iommu_has_npcache(iommu))
  759. iommu_flush_pages(iommu, domain->id, s->dma_address,
  760. s->dma_length);
  761. }
  762. if (iommu->need_sync)
  763. iommu_completion_wait(iommu);
  764. out:
  765. spin_unlock_irqrestore(&domain->lock, flags);
  766. return mapped_elems;
  767. unmap:
  768. for_each_sg(sglist, s, mapped_elems, i) {
  769. if (s->dma_address)
  770. __unmap_single(iommu, domain->priv, s->dma_address,
  771. s->dma_length, dir);
  772. s->dma_address = s->dma_length = 0;
  773. }
  774. mapped_elems = 0;
  775. goto out;
  776. }
  777. /*
  778. * The exported map_sg function for dma_ops (handles scatter-gather
  779. * lists).
  780. */
  781. static void unmap_sg(struct device *dev, struct scatterlist *sglist,
  782. int nelems, int dir)
  783. {
  784. unsigned long flags;
  785. struct amd_iommu *iommu;
  786. struct protection_domain *domain;
  787. struct scatterlist *s;
  788. u16 devid;
  789. int i;
  790. if (!get_device_resources(dev, &iommu, &domain, &devid))
  791. return;
  792. spin_lock_irqsave(&domain->lock, flags);
  793. for_each_sg(sglist, s, nelems, i) {
  794. __unmap_single(iommu, domain->priv, s->dma_address,
  795. s->dma_length, dir);
  796. iommu_flush_pages(iommu, domain->id, s->dma_address,
  797. s->dma_length);
  798. s->dma_address = s->dma_length = 0;
  799. }
  800. if (iommu->need_sync)
  801. iommu_completion_wait(iommu);
  802. spin_unlock_irqrestore(&domain->lock, flags);
  803. }
  804. /*
  805. * The exported alloc_coherent function for dma_ops.
  806. */
  807. static void *alloc_coherent(struct device *dev, size_t size,
  808. dma_addr_t *dma_addr, gfp_t flag)
  809. {
  810. unsigned long flags;
  811. void *virt_addr;
  812. struct amd_iommu *iommu;
  813. struct protection_domain *domain;
  814. u16 devid;
  815. phys_addr_t paddr;
  816. virt_addr = (void *)__get_free_pages(flag, get_order(size));
  817. if (!virt_addr)
  818. return 0;
  819. memset(virt_addr, 0, size);
  820. paddr = virt_to_phys(virt_addr);
  821. get_device_resources(dev, &iommu, &domain, &devid);
  822. if (!iommu || !domain) {
  823. *dma_addr = (dma_addr_t)paddr;
  824. return virt_addr;
  825. }
  826. spin_lock_irqsave(&domain->lock, flags);
  827. *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
  828. size, DMA_BIDIRECTIONAL);
  829. if (*dma_addr == bad_dma_address) {
  830. free_pages((unsigned long)virt_addr, get_order(size));
  831. virt_addr = NULL;
  832. goto out;
  833. }
  834. if (iommu_has_npcache(iommu))
  835. iommu_flush_pages(iommu, domain->id, *dma_addr, size);
  836. if (iommu->need_sync)
  837. iommu_completion_wait(iommu);
  838. out:
  839. spin_unlock_irqrestore(&domain->lock, flags);
  840. return virt_addr;
  841. }
  842. /*
  843. * The exported free_coherent function for dma_ops.
  844. * FIXME: fix the generic x86 DMA layer so that it actually calls that
  845. * function.
  846. */
  847. static void free_coherent(struct device *dev, size_t size,
  848. void *virt_addr, dma_addr_t dma_addr)
  849. {
  850. unsigned long flags;
  851. struct amd_iommu *iommu;
  852. struct protection_domain *domain;
  853. u16 devid;
  854. get_device_resources(dev, &iommu, &domain, &devid);
  855. if (!iommu || !domain)
  856. goto free_mem;
  857. spin_lock_irqsave(&domain->lock, flags);
  858. __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
  859. iommu_flush_pages(iommu, domain->id, dma_addr, size);
  860. if (iommu->need_sync)
  861. iommu_completion_wait(iommu);
  862. spin_unlock_irqrestore(&domain->lock, flags);
  863. free_mem:
  864. free_pages((unsigned long)virt_addr, get_order(size));
  865. }
  866. /*
  867. * The function for pre-allocating protection domains.
  868. *
  869. * If the driver core informs the DMA layer if a driver grabs a device
  870. * we don't need to preallocate the protection domains anymore.
  871. * For now we have to.
  872. */
  873. void prealloc_protection_domains(void)
  874. {
  875. struct pci_dev *dev = NULL;
  876. struct dma_ops_domain *dma_dom;
  877. struct amd_iommu *iommu;
  878. int order = amd_iommu_aperture_order;
  879. u16 devid;
  880. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  881. devid = (dev->bus->number << 8) | dev->devfn;
  882. if (devid >= amd_iommu_last_bdf)
  883. continue;
  884. devid = amd_iommu_alias_table[devid];
  885. if (domain_for_device(devid))
  886. continue;
  887. iommu = amd_iommu_rlookup_table[devid];
  888. if (!iommu)
  889. continue;
  890. dma_dom = dma_ops_domain_alloc(iommu, order);
  891. if (!dma_dom)
  892. continue;
  893. init_unity_mappings_for_device(dma_dom, devid);
  894. set_device_domain(iommu, &dma_dom->domain, devid);
  895. printk(KERN_INFO "AMD IOMMU: Allocated domain %d for device ",
  896. dma_dom->domain.id);
  897. print_devid(devid, 1);
  898. }
  899. }
  900. static struct dma_mapping_ops amd_iommu_dma_ops = {
  901. .alloc_coherent = alloc_coherent,
  902. .free_coherent = free_coherent,
  903. .map_single = map_single,
  904. .unmap_single = unmap_single,
  905. .map_sg = map_sg,
  906. .unmap_sg = unmap_sg,
  907. };
  908. /*
  909. * The function which clues the AMD IOMMU driver into dma_ops.
  910. */
  911. int __init amd_iommu_init_dma_ops(void)
  912. {
  913. struct amd_iommu *iommu;
  914. int order = amd_iommu_aperture_order;
  915. int ret;
  916. /*
  917. * first allocate a default protection domain for every IOMMU we
  918. * found in the system. Devices not assigned to any other
  919. * protection domain will be assigned to the default one.
  920. */
  921. list_for_each_entry(iommu, &amd_iommu_list, list) {
  922. iommu->default_dom = dma_ops_domain_alloc(iommu, order);
  923. if (iommu->default_dom == NULL)
  924. return -ENOMEM;
  925. ret = iommu_init_unity_mappings(iommu);
  926. if (ret)
  927. goto free_domains;
  928. }
  929. /*
  930. * If device isolation is enabled, pre-allocate the protection
  931. * domains for each device.
  932. */
  933. if (amd_iommu_isolate)
  934. prealloc_protection_domains();
  935. iommu_detected = 1;
  936. force_iommu = 1;
  937. bad_dma_address = 0;
  938. #ifdef CONFIG_GART_IOMMU
  939. gart_iommu_aperture_disabled = 1;
  940. gart_iommu_aperture = 0;
  941. #endif
  942. /* Make the driver finally visible to the drivers */
  943. dma_ops = &amd_iommu_dma_ops;
  944. return 0;
  945. free_domains:
  946. list_for_each_entry(iommu, &amd_iommu_list, list) {
  947. if (iommu->default_dom)
  948. dma_ops_domain_free(iommu->default_dom);
  949. }
  950. return ret;
  951. }