niu.c 179 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128
  1. /* niu.c: Neptune ethernet driver.
  2. *
  3. * Copyright (C) 2007 David S. Miller (davem@davemloft.net)
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/pci.h>
  8. #include <linux/dma-mapping.h>
  9. #include <linux/netdevice.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/etherdevice.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/delay.h>
  14. #include <linux/bitops.h>
  15. #include <linux/mii.h>
  16. #include <linux/if_ether.h>
  17. #include <linux/if_vlan.h>
  18. #include <linux/ip.h>
  19. #include <linux/in.h>
  20. #include <linux/ipv6.h>
  21. #include <linux/log2.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/crc32.h>
  24. #include <linux/io.h>
  25. #ifdef CONFIG_SPARC64
  26. #include <linux/of_device.h>
  27. #endif
  28. #include "niu.h"
  29. #define DRV_MODULE_NAME "niu"
  30. #define PFX DRV_MODULE_NAME ": "
  31. #define DRV_MODULE_VERSION "0.7"
  32. #define DRV_MODULE_RELDATE "February 18, 2008"
  33. static char version[] __devinitdata =
  34. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  35. MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
  36. MODULE_DESCRIPTION("NIU ethernet driver");
  37. MODULE_LICENSE("GPL");
  38. MODULE_VERSION(DRV_MODULE_VERSION);
  39. #ifndef DMA_44BIT_MASK
  40. #define DMA_44BIT_MASK 0x00000fffffffffffULL
  41. #endif
  42. #ifndef readq
  43. static u64 readq(void __iomem *reg)
  44. {
  45. return (((u64)readl(reg + 0x4UL) << 32) |
  46. (u64)readl(reg));
  47. }
  48. static void writeq(u64 val, void __iomem *reg)
  49. {
  50. writel(val & 0xffffffff, reg);
  51. writel(val >> 32, reg + 0x4UL);
  52. }
  53. #endif
  54. static struct pci_device_id niu_pci_tbl[] = {
  55. {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
  56. {}
  57. };
  58. MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
  59. #define NIU_TX_TIMEOUT (5 * HZ)
  60. #define nr64(reg) readq(np->regs + (reg))
  61. #define nw64(reg, val) writeq((val), np->regs + (reg))
  62. #define nr64_mac(reg) readq(np->mac_regs + (reg))
  63. #define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
  64. #define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
  65. #define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
  66. #define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
  67. #define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
  68. #define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
  69. #define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
  70. #define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  71. static int niu_debug;
  72. static int debug = -1;
  73. module_param(debug, int, 0);
  74. MODULE_PARM_DESC(debug, "NIU debug level");
  75. #define niudbg(TYPE, f, a...) \
  76. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  77. printk(KERN_DEBUG PFX f, ## a); \
  78. } while (0)
  79. #define niuinfo(TYPE, f, a...) \
  80. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  81. printk(KERN_INFO PFX f, ## a); \
  82. } while (0)
  83. #define niuwarn(TYPE, f, a...) \
  84. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  85. printk(KERN_WARNING PFX f, ## a); \
  86. } while (0)
  87. #define niu_lock_parent(np, flags) \
  88. spin_lock_irqsave(&np->parent->lock, flags)
  89. #define niu_unlock_parent(np, flags) \
  90. spin_unlock_irqrestore(&np->parent->lock, flags)
  91. static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
  92. u64 bits, int limit, int delay)
  93. {
  94. while (--limit >= 0) {
  95. u64 val = nr64_mac(reg);
  96. if (!(val & bits))
  97. break;
  98. udelay(delay);
  99. }
  100. if (limit < 0)
  101. return -ENODEV;
  102. return 0;
  103. }
  104. static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
  105. u64 bits, int limit, int delay,
  106. const char *reg_name)
  107. {
  108. int err;
  109. nw64_mac(reg, bits);
  110. err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
  111. if (err)
  112. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  113. "would not clear, val[%llx]\n",
  114. np->dev->name, (unsigned long long) bits, reg_name,
  115. (unsigned long long) nr64_mac(reg));
  116. return err;
  117. }
  118. #define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  119. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  120. __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  121. })
  122. static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
  123. u64 bits, int limit, int delay)
  124. {
  125. while (--limit >= 0) {
  126. u64 val = nr64_ipp(reg);
  127. if (!(val & bits))
  128. break;
  129. udelay(delay);
  130. }
  131. if (limit < 0)
  132. return -ENODEV;
  133. return 0;
  134. }
  135. static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
  136. u64 bits, int limit, int delay,
  137. const char *reg_name)
  138. {
  139. int err;
  140. u64 val;
  141. val = nr64_ipp(reg);
  142. val |= bits;
  143. nw64_ipp(reg, val);
  144. err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
  145. if (err)
  146. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  147. "would not clear, val[%llx]\n",
  148. np->dev->name, (unsigned long long) bits, reg_name,
  149. (unsigned long long) nr64_ipp(reg));
  150. return err;
  151. }
  152. #define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  153. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  154. __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  155. })
  156. static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
  157. u64 bits, int limit, int delay)
  158. {
  159. while (--limit >= 0) {
  160. u64 val = nr64(reg);
  161. if (!(val & bits))
  162. break;
  163. udelay(delay);
  164. }
  165. if (limit < 0)
  166. return -ENODEV;
  167. return 0;
  168. }
  169. #define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
  170. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  171. __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
  172. })
  173. static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
  174. u64 bits, int limit, int delay,
  175. const char *reg_name)
  176. {
  177. int err;
  178. nw64(reg, bits);
  179. err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
  180. if (err)
  181. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  182. "would not clear, val[%llx]\n",
  183. np->dev->name, (unsigned long long) bits, reg_name,
  184. (unsigned long long) nr64(reg));
  185. return err;
  186. }
  187. #define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  188. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  189. __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  190. })
  191. static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
  192. {
  193. u64 val = (u64) lp->timer;
  194. if (on)
  195. val |= LDG_IMGMT_ARM;
  196. nw64(LDG_IMGMT(lp->ldg_num), val);
  197. }
  198. static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
  199. {
  200. unsigned long mask_reg, bits;
  201. u64 val;
  202. if (ldn < 0 || ldn > LDN_MAX)
  203. return -EINVAL;
  204. if (ldn < 64) {
  205. mask_reg = LD_IM0(ldn);
  206. bits = LD_IM0_MASK;
  207. } else {
  208. mask_reg = LD_IM1(ldn - 64);
  209. bits = LD_IM1_MASK;
  210. }
  211. val = nr64(mask_reg);
  212. if (on)
  213. val &= ~bits;
  214. else
  215. val |= bits;
  216. nw64(mask_reg, val);
  217. return 0;
  218. }
  219. static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
  220. {
  221. struct niu_parent *parent = np->parent;
  222. int i;
  223. for (i = 0; i <= LDN_MAX; i++) {
  224. int err;
  225. if (parent->ldg_map[i] != lp->ldg_num)
  226. continue;
  227. err = niu_ldn_irq_enable(np, i, on);
  228. if (err)
  229. return err;
  230. }
  231. return 0;
  232. }
  233. static int niu_enable_interrupts(struct niu *np, int on)
  234. {
  235. int i;
  236. for (i = 0; i < np->num_ldg; i++) {
  237. struct niu_ldg *lp = &np->ldg[i];
  238. int err;
  239. err = niu_enable_ldn_in_ldg(np, lp, on);
  240. if (err)
  241. return err;
  242. }
  243. for (i = 0; i < np->num_ldg; i++)
  244. niu_ldg_rearm(np, &np->ldg[i], on);
  245. return 0;
  246. }
  247. static u32 phy_encode(u32 type, int port)
  248. {
  249. return (type << (port * 2));
  250. }
  251. static u32 phy_decode(u32 val, int port)
  252. {
  253. return (val >> (port * 2)) & PORT_TYPE_MASK;
  254. }
  255. static int mdio_wait(struct niu *np)
  256. {
  257. int limit = 1000;
  258. u64 val;
  259. while (--limit > 0) {
  260. val = nr64(MIF_FRAME_OUTPUT);
  261. if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
  262. return val & MIF_FRAME_OUTPUT_DATA;
  263. udelay(10);
  264. }
  265. return -ENODEV;
  266. }
  267. static int mdio_read(struct niu *np, int port, int dev, int reg)
  268. {
  269. int err;
  270. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  271. err = mdio_wait(np);
  272. if (err < 0)
  273. return err;
  274. nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
  275. return mdio_wait(np);
  276. }
  277. static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
  278. {
  279. int err;
  280. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  281. err = mdio_wait(np);
  282. if (err < 0)
  283. return err;
  284. nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
  285. err = mdio_wait(np);
  286. if (err < 0)
  287. return err;
  288. return 0;
  289. }
  290. static int mii_read(struct niu *np, int port, int reg)
  291. {
  292. nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
  293. return mdio_wait(np);
  294. }
  295. static int mii_write(struct niu *np, int port, int reg, int data)
  296. {
  297. int err;
  298. nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
  299. err = mdio_wait(np);
  300. if (err < 0)
  301. return err;
  302. return 0;
  303. }
  304. static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
  305. {
  306. int err;
  307. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  308. ESR2_TI_PLL_TX_CFG_L(channel),
  309. val & 0xffff);
  310. if (!err)
  311. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  312. ESR2_TI_PLL_TX_CFG_H(channel),
  313. val >> 16);
  314. return err;
  315. }
  316. static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
  317. {
  318. int err;
  319. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  320. ESR2_TI_PLL_RX_CFG_L(channel),
  321. val & 0xffff);
  322. if (!err)
  323. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  324. ESR2_TI_PLL_RX_CFG_H(channel),
  325. val >> 16);
  326. return err;
  327. }
  328. /* Mode is always 10G fiber. */
  329. static int serdes_init_niu(struct niu *np)
  330. {
  331. struct niu_link_config *lp = &np->link_config;
  332. u32 tx_cfg, rx_cfg;
  333. unsigned long i;
  334. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  335. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  336. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  337. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  338. if (lp->loopback_mode == LOOPBACK_PHY) {
  339. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  340. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  341. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  342. tx_cfg |= PLL_TX_CFG_ENTEST;
  343. rx_cfg |= PLL_RX_CFG_ENTEST;
  344. }
  345. /* Initialize all 4 lanes of the SERDES. */
  346. for (i = 0; i < 4; i++) {
  347. int err = esr2_set_tx_cfg(np, i, tx_cfg);
  348. if (err)
  349. return err;
  350. }
  351. for (i = 0; i < 4; i++) {
  352. int err = esr2_set_rx_cfg(np, i, rx_cfg);
  353. if (err)
  354. return err;
  355. }
  356. return 0;
  357. }
  358. static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
  359. {
  360. int err;
  361. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
  362. if (err >= 0) {
  363. *val = (err & 0xffff);
  364. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  365. ESR_RXTX_CTRL_H(chan));
  366. if (err >= 0)
  367. *val |= ((err & 0xffff) << 16);
  368. err = 0;
  369. }
  370. return err;
  371. }
  372. static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
  373. {
  374. int err;
  375. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  376. ESR_GLUE_CTRL0_L(chan));
  377. if (err >= 0) {
  378. *val = (err & 0xffff);
  379. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  380. ESR_GLUE_CTRL0_H(chan));
  381. if (err >= 0) {
  382. *val |= ((err & 0xffff) << 16);
  383. err = 0;
  384. }
  385. }
  386. return err;
  387. }
  388. static int esr_read_reset(struct niu *np, u32 *val)
  389. {
  390. int err;
  391. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  392. ESR_RXTX_RESET_CTRL_L);
  393. if (err >= 0) {
  394. *val = (err & 0xffff);
  395. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  396. ESR_RXTX_RESET_CTRL_H);
  397. if (err >= 0) {
  398. *val |= ((err & 0xffff) << 16);
  399. err = 0;
  400. }
  401. }
  402. return err;
  403. }
  404. static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
  405. {
  406. int err;
  407. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  408. ESR_RXTX_CTRL_L(chan), val & 0xffff);
  409. if (!err)
  410. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  411. ESR_RXTX_CTRL_H(chan), (val >> 16));
  412. return err;
  413. }
  414. static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
  415. {
  416. int err;
  417. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  418. ESR_GLUE_CTRL0_L(chan), val & 0xffff);
  419. if (!err)
  420. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  421. ESR_GLUE_CTRL0_H(chan), (val >> 16));
  422. return err;
  423. }
  424. static int esr_reset(struct niu *np)
  425. {
  426. u32 reset;
  427. int err;
  428. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  429. ESR_RXTX_RESET_CTRL_L, 0x0000);
  430. if (err)
  431. return err;
  432. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  433. ESR_RXTX_RESET_CTRL_H, 0xffff);
  434. if (err)
  435. return err;
  436. udelay(200);
  437. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  438. ESR_RXTX_RESET_CTRL_L, 0xffff);
  439. if (err)
  440. return err;
  441. udelay(200);
  442. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  443. ESR_RXTX_RESET_CTRL_H, 0x0000);
  444. if (err)
  445. return err;
  446. udelay(200);
  447. err = esr_read_reset(np, &reset);
  448. if (err)
  449. return err;
  450. if (reset != 0) {
  451. dev_err(np->device, PFX "Port %u ESR_RESET "
  452. "did not clear [%08x]\n",
  453. np->port, reset);
  454. return -ENODEV;
  455. }
  456. return 0;
  457. }
  458. static int serdes_init_10g(struct niu *np)
  459. {
  460. struct niu_link_config *lp = &np->link_config;
  461. unsigned long ctrl_reg, test_cfg_reg, i;
  462. u64 ctrl_val, test_cfg_val, sig, mask, val;
  463. int err;
  464. switch (np->port) {
  465. case 0:
  466. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  467. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  468. break;
  469. case 1:
  470. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  471. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  472. break;
  473. default:
  474. return -EINVAL;
  475. }
  476. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  477. ENET_SERDES_CTRL_SDET_1 |
  478. ENET_SERDES_CTRL_SDET_2 |
  479. ENET_SERDES_CTRL_SDET_3 |
  480. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  481. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  482. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  483. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  484. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  485. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  486. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  487. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  488. test_cfg_val = 0;
  489. if (lp->loopback_mode == LOOPBACK_PHY) {
  490. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  491. ENET_SERDES_TEST_MD_0_SHIFT) |
  492. (ENET_TEST_MD_PAD_LOOPBACK <<
  493. ENET_SERDES_TEST_MD_1_SHIFT) |
  494. (ENET_TEST_MD_PAD_LOOPBACK <<
  495. ENET_SERDES_TEST_MD_2_SHIFT) |
  496. (ENET_TEST_MD_PAD_LOOPBACK <<
  497. ENET_SERDES_TEST_MD_3_SHIFT));
  498. }
  499. nw64(ctrl_reg, ctrl_val);
  500. nw64(test_cfg_reg, test_cfg_val);
  501. /* Initialize all 4 lanes of the SERDES. */
  502. for (i = 0; i < 4; i++) {
  503. u32 rxtx_ctrl, glue0;
  504. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  505. if (err)
  506. return err;
  507. err = esr_read_glue0(np, i, &glue0);
  508. if (err)
  509. return err;
  510. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  511. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  512. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  513. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  514. ESR_GLUE_CTRL0_THCNT |
  515. ESR_GLUE_CTRL0_BLTIME);
  516. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  517. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  518. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  519. (BLTIME_300_CYCLES <<
  520. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  521. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  522. if (err)
  523. return err;
  524. err = esr_write_glue0(np, i, glue0);
  525. if (err)
  526. return err;
  527. }
  528. err = esr_reset(np);
  529. if (err)
  530. return err;
  531. sig = nr64(ESR_INT_SIGNALS);
  532. switch (np->port) {
  533. case 0:
  534. mask = ESR_INT_SIGNALS_P0_BITS;
  535. val = (ESR_INT_SRDY0_P0 |
  536. ESR_INT_DET0_P0 |
  537. ESR_INT_XSRDY_P0 |
  538. ESR_INT_XDP_P0_CH3 |
  539. ESR_INT_XDP_P0_CH2 |
  540. ESR_INT_XDP_P0_CH1 |
  541. ESR_INT_XDP_P0_CH0);
  542. break;
  543. case 1:
  544. mask = ESR_INT_SIGNALS_P1_BITS;
  545. val = (ESR_INT_SRDY0_P1 |
  546. ESR_INT_DET0_P1 |
  547. ESR_INT_XSRDY_P1 |
  548. ESR_INT_XDP_P1_CH3 |
  549. ESR_INT_XDP_P1_CH2 |
  550. ESR_INT_XDP_P1_CH1 |
  551. ESR_INT_XDP_P1_CH0);
  552. break;
  553. default:
  554. return -EINVAL;
  555. }
  556. if ((sig & mask) != val) {
  557. dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
  558. "[%08x]\n", np->port, (int) (sig & mask), (int) val);
  559. return -ENODEV;
  560. }
  561. return 0;
  562. }
  563. static int serdes_init_1g(struct niu *np)
  564. {
  565. u64 val;
  566. val = nr64(ENET_SERDES_1_PLL_CFG);
  567. val &= ~ENET_SERDES_PLL_FBDIV2;
  568. switch (np->port) {
  569. case 0:
  570. val |= ENET_SERDES_PLL_HRATE0;
  571. break;
  572. case 1:
  573. val |= ENET_SERDES_PLL_HRATE1;
  574. break;
  575. case 2:
  576. val |= ENET_SERDES_PLL_HRATE2;
  577. break;
  578. case 3:
  579. val |= ENET_SERDES_PLL_HRATE3;
  580. break;
  581. default:
  582. return -EINVAL;
  583. }
  584. nw64(ENET_SERDES_1_PLL_CFG, val);
  585. return 0;
  586. }
  587. static int bcm8704_reset(struct niu *np)
  588. {
  589. int err, limit;
  590. err = mdio_read(np, np->phy_addr,
  591. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  592. if (err < 0)
  593. return err;
  594. err |= BMCR_RESET;
  595. err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  596. MII_BMCR, err);
  597. if (err)
  598. return err;
  599. limit = 1000;
  600. while (--limit >= 0) {
  601. err = mdio_read(np, np->phy_addr,
  602. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  603. if (err < 0)
  604. return err;
  605. if (!(err & BMCR_RESET))
  606. break;
  607. }
  608. if (limit < 0) {
  609. dev_err(np->device, PFX "Port %u PHY will not reset "
  610. "(bmcr=%04x)\n", np->port, (err & 0xffff));
  611. return -ENODEV;
  612. }
  613. return 0;
  614. }
  615. /* When written, certain PHY registers need to be read back twice
  616. * in order for the bits to settle properly.
  617. */
  618. static int bcm8704_user_dev3_readback(struct niu *np, int reg)
  619. {
  620. int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  621. if (err < 0)
  622. return err;
  623. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  624. if (err < 0)
  625. return err;
  626. return 0;
  627. }
  628. static int bcm8704_init_user_dev3(struct niu *np)
  629. {
  630. int err;
  631. err = mdio_write(np, np->phy_addr,
  632. BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
  633. (USER_CONTROL_OPTXRST_LVL |
  634. USER_CONTROL_OPBIASFLT_LVL |
  635. USER_CONTROL_OBTMPFLT_LVL |
  636. USER_CONTROL_OPPRFLT_LVL |
  637. USER_CONTROL_OPTXFLT_LVL |
  638. USER_CONTROL_OPRXLOS_LVL |
  639. USER_CONTROL_OPRXFLT_LVL |
  640. USER_CONTROL_OPTXON_LVL |
  641. (0x3f << USER_CONTROL_RES1_SHIFT)));
  642. if (err)
  643. return err;
  644. err = mdio_write(np, np->phy_addr,
  645. BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
  646. (USER_PMD_TX_CTL_XFP_CLKEN |
  647. (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
  648. (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
  649. USER_PMD_TX_CTL_TSCK_LPWREN));
  650. if (err)
  651. return err;
  652. err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
  653. if (err)
  654. return err;
  655. err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
  656. if (err)
  657. return err;
  658. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  659. BCM8704_USER_OPT_DIGITAL_CTRL);
  660. if (err < 0)
  661. return err;
  662. err &= ~USER_ODIG_CTRL_GPIOS;
  663. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  664. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  665. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  666. if (err)
  667. return err;
  668. mdelay(1000);
  669. return 0;
  670. }
  671. static int mrvl88x2011_act_led(struct niu *np, int val)
  672. {
  673. int err;
  674. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  675. MRVL88X2011_LED_8_TO_11_CTL);
  676. if (err < 0)
  677. return err;
  678. err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK);
  679. err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val);
  680. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  681. MRVL88X2011_LED_8_TO_11_CTL, err);
  682. }
  683. static int mrvl88x2011_led_blink_rate(struct niu *np, int rate)
  684. {
  685. int err;
  686. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  687. MRVL88X2011_LED_BLINK_CTL);
  688. if (err >= 0) {
  689. err &= ~MRVL88X2011_LED_BLKRATE_MASK;
  690. err |= (rate << 4);
  691. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  692. MRVL88X2011_LED_BLINK_CTL, err);
  693. }
  694. return err;
  695. }
  696. static int xcvr_init_10g_mrvl88x2011(struct niu *np)
  697. {
  698. int err;
  699. /* Set LED functions */
  700. err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS);
  701. if (err)
  702. return err;
  703. /* led activity */
  704. err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF);
  705. if (err)
  706. return err;
  707. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  708. MRVL88X2011_GENERAL_CTL);
  709. if (err < 0)
  710. return err;
  711. err |= MRVL88X2011_ENA_XFPREFCLK;
  712. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  713. MRVL88X2011_GENERAL_CTL, err);
  714. if (err < 0)
  715. return err;
  716. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  717. MRVL88X2011_PMA_PMD_CTL_1);
  718. if (err < 0)
  719. return err;
  720. if (np->link_config.loopback_mode == LOOPBACK_MAC)
  721. err |= MRVL88X2011_LOOPBACK;
  722. else
  723. err &= ~MRVL88X2011_LOOPBACK;
  724. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  725. MRVL88X2011_PMA_PMD_CTL_1, err);
  726. if (err < 0)
  727. return err;
  728. /* Enable PMD */
  729. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  730. MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX);
  731. }
  732. static int xcvr_init_10g_bcm8704(struct niu *np)
  733. {
  734. struct niu_link_config *lp = &np->link_config;
  735. u16 analog_stat0, tx_alarm_status;
  736. int err;
  737. err = bcm8704_reset(np);
  738. if (err)
  739. return err;
  740. err = bcm8704_init_user_dev3(np);
  741. if (err)
  742. return err;
  743. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  744. MII_BMCR);
  745. if (err < 0)
  746. return err;
  747. err &= ~BMCR_LOOPBACK;
  748. if (lp->loopback_mode == LOOPBACK_MAC)
  749. err |= BMCR_LOOPBACK;
  750. err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  751. MII_BMCR, err);
  752. if (err)
  753. return err;
  754. #if 1
  755. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  756. MII_STAT1000);
  757. if (err < 0)
  758. return err;
  759. pr_info(PFX "Port %u PMA_PMD(MII_STAT1000) [%04x]\n",
  760. np->port, err);
  761. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
  762. if (err < 0)
  763. return err;
  764. pr_info(PFX "Port %u USER_DEV3(0x20) [%04x]\n",
  765. np->port, err);
  766. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  767. MII_NWAYTEST);
  768. if (err < 0)
  769. return err;
  770. pr_info(PFX "Port %u PHYXS(MII_NWAYTEST) [%04x]\n",
  771. np->port, err);
  772. #endif
  773. /* XXX dig this out it might not be so useful XXX */
  774. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  775. BCM8704_USER_ANALOG_STATUS0);
  776. if (err < 0)
  777. return err;
  778. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  779. BCM8704_USER_ANALOG_STATUS0);
  780. if (err < 0)
  781. return err;
  782. analog_stat0 = err;
  783. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  784. BCM8704_USER_TX_ALARM_STATUS);
  785. if (err < 0)
  786. return err;
  787. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  788. BCM8704_USER_TX_ALARM_STATUS);
  789. if (err < 0)
  790. return err;
  791. tx_alarm_status = err;
  792. if (analog_stat0 != 0x03fc) {
  793. if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
  794. pr_info(PFX "Port %u cable not connected "
  795. "or bad cable.\n", np->port);
  796. } else if (analog_stat0 == 0x639c) {
  797. pr_info(PFX "Port %u optical module is bad "
  798. "or missing.\n", np->port);
  799. }
  800. }
  801. return 0;
  802. }
  803. static int xcvr_init_10g(struct niu *np)
  804. {
  805. int phy_id, err;
  806. u64 val;
  807. val = nr64_mac(XMAC_CONFIG);
  808. val &= ~XMAC_CONFIG_LED_POLARITY;
  809. val |= XMAC_CONFIG_FORCE_LED_ON;
  810. nw64_mac(XMAC_CONFIG, val);
  811. /* XXX shared resource, lock parent XXX */
  812. val = nr64(MIF_CONFIG);
  813. val |= MIF_CONFIG_INDIRECT_MODE;
  814. nw64(MIF_CONFIG, val);
  815. phy_id = phy_decode(np->parent->port_phy, np->port);
  816. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  817. /* handle different phy types */
  818. switch (phy_id & NIU_PHY_ID_MASK) {
  819. case NIU_PHY_ID_MRVL88X2011:
  820. err = xcvr_init_10g_mrvl88x2011(np);
  821. break;
  822. default: /* bcom 8704 */
  823. err = xcvr_init_10g_bcm8704(np);
  824. break;
  825. }
  826. return 0;
  827. }
  828. static int mii_reset(struct niu *np)
  829. {
  830. int limit, err;
  831. err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
  832. if (err)
  833. return err;
  834. limit = 1000;
  835. while (--limit >= 0) {
  836. udelay(500);
  837. err = mii_read(np, np->phy_addr, MII_BMCR);
  838. if (err < 0)
  839. return err;
  840. if (!(err & BMCR_RESET))
  841. break;
  842. }
  843. if (limit < 0) {
  844. dev_err(np->device, PFX "Port %u MII would not reset, "
  845. "bmcr[%04x]\n", np->port, err);
  846. return -ENODEV;
  847. }
  848. return 0;
  849. }
  850. static int mii_init_common(struct niu *np)
  851. {
  852. struct niu_link_config *lp = &np->link_config;
  853. u16 bmcr, bmsr, adv, estat;
  854. int err;
  855. err = mii_reset(np);
  856. if (err)
  857. return err;
  858. err = mii_read(np, np->phy_addr, MII_BMSR);
  859. if (err < 0)
  860. return err;
  861. bmsr = err;
  862. estat = 0;
  863. if (bmsr & BMSR_ESTATEN) {
  864. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  865. if (err < 0)
  866. return err;
  867. estat = err;
  868. }
  869. bmcr = 0;
  870. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  871. if (err)
  872. return err;
  873. if (lp->loopback_mode == LOOPBACK_MAC) {
  874. bmcr |= BMCR_LOOPBACK;
  875. if (lp->active_speed == SPEED_1000)
  876. bmcr |= BMCR_SPEED1000;
  877. if (lp->active_duplex == DUPLEX_FULL)
  878. bmcr |= BMCR_FULLDPLX;
  879. }
  880. if (lp->loopback_mode == LOOPBACK_PHY) {
  881. u16 aux;
  882. aux = (BCM5464R_AUX_CTL_EXT_LB |
  883. BCM5464R_AUX_CTL_WRITE_1);
  884. err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
  885. if (err)
  886. return err;
  887. }
  888. /* XXX configurable XXX */
  889. /* XXX for now don't advertise half-duplex or asym pause... XXX */
  890. adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  891. if (bmsr & BMSR_10FULL)
  892. adv |= ADVERTISE_10FULL;
  893. if (bmsr & BMSR_100FULL)
  894. adv |= ADVERTISE_100FULL;
  895. err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
  896. if (err)
  897. return err;
  898. if (bmsr & BMSR_ESTATEN) {
  899. u16 ctrl1000 = 0;
  900. if (estat & ESTATUS_1000_TFULL)
  901. ctrl1000 |= ADVERTISE_1000FULL;
  902. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  903. if (err)
  904. return err;
  905. }
  906. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  907. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  908. if (err)
  909. return err;
  910. err = mii_read(np, np->phy_addr, MII_BMCR);
  911. if (err < 0)
  912. return err;
  913. err = mii_read(np, np->phy_addr, MII_BMSR);
  914. if (err < 0)
  915. return err;
  916. #if 0
  917. pr_info(PFX "Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
  918. np->port, bmcr, bmsr);
  919. #endif
  920. return 0;
  921. }
  922. static int xcvr_init_1g(struct niu *np)
  923. {
  924. u64 val;
  925. /* XXX shared resource, lock parent XXX */
  926. val = nr64(MIF_CONFIG);
  927. val &= ~MIF_CONFIG_INDIRECT_MODE;
  928. nw64(MIF_CONFIG, val);
  929. return mii_init_common(np);
  930. }
  931. static int niu_xcvr_init(struct niu *np)
  932. {
  933. const struct niu_phy_ops *ops = np->phy_ops;
  934. int err;
  935. err = 0;
  936. if (ops->xcvr_init)
  937. err = ops->xcvr_init(np);
  938. return err;
  939. }
  940. static int niu_serdes_init(struct niu *np)
  941. {
  942. const struct niu_phy_ops *ops = np->phy_ops;
  943. int err;
  944. err = 0;
  945. if (ops->serdes_init)
  946. err = ops->serdes_init(np);
  947. return err;
  948. }
  949. static void niu_init_xif(struct niu *);
  950. static void niu_handle_led(struct niu *, int status);
  951. static int niu_link_status_common(struct niu *np, int link_up)
  952. {
  953. struct niu_link_config *lp = &np->link_config;
  954. struct net_device *dev = np->dev;
  955. unsigned long flags;
  956. if (!netif_carrier_ok(dev) && link_up) {
  957. niuinfo(LINK, "%s: Link is up at %s, %s duplex\n",
  958. dev->name,
  959. (lp->active_speed == SPEED_10000 ?
  960. "10Gb/sec" :
  961. (lp->active_speed == SPEED_1000 ?
  962. "1Gb/sec" :
  963. (lp->active_speed == SPEED_100 ?
  964. "100Mbit/sec" : "10Mbit/sec"))),
  965. (lp->active_duplex == DUPLEX_FULL ?
  966. "full" : "half"));
  967. spin_lock_irqsave(&np->lock, flags);
  968. niu_init_xif(np);
  969. niu_handle_led(np, 1);
  970. spin_unlock_irqrestore(&np->lock, flags);
  971. netif_carrier_on(dev);
  972. } else if (netif_carrier_ok(dev) && !link_up) {
  973. niuwarn(LINK, "%s: Link is down\n", dev->name);
  974. spin_lock_irqsave(&np->lock, flags);
  975. niu_handle_led(np, 0);
  976. spin_unlock_irqrestore(&np->lock, flags);
  977. netif_carrier_off(dev);
  978. }
  979. return 0;
  980. }
  981. static int link_status_10g_mrvl(struct niu *np, int *link_up_p)
  982. {
  983. int err, link_up, pma_status, pcs_status;
  984. link_up = 0;
  985. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  986. MRVL88X2011_10G_PMD_STATUS_2);
  987. if (err < 0)
  988. goto out;
  989. /* Check PMA/PMD Register: 1.0001.2 == 1 */
  990. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  991. MRVL88X2011_PMA_PMD_STATUS_1);
  992. if (err < 0)
  993. goto out;
  994. pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  995. /* Check PMC Register : 3.0001.2 == 1: read twice */
  996. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  997. MRVL88X2011_PMA_PMD_STATUS_1);
  998. if (err < 0)
  999. goto out;
  1000. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1001. MRVL88X2011_PMA_PMD_STATUS_1);
  1002. if (err < 0)
  1003. goto out;
  1004. pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1005. /* Check XGXS Register : 4.0018.[0-3,12] */
  1006. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR,
  1007. MRVL88X2011_10G_XGXS_LANE_STAT);
  1008. if (err < 0)
  1009. goto out;
  1010. if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 |
  1011. PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 |
  1012. PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC |
  1013. 0x800))
  1014. link_up = (pma_status && pcs_status) ? 1 : 0;
  1015. np->link_config.active_speed = SPEED_10000;
  1016. np->link_config.active_duplex = DUPLEX_FULL;
  1017. err = 0;
  1018. out:
  1019. mrvl88x2011_act_led(np, (link_up ?
  1020. MRVL88X2011_LED_CTL_PCS_ACT :
  1021. MRVL88X2011_LED_CTL_OFF));
  1022. *link_up_p = link_up;
  1023. return err;
  1024. }
  1025. static int link_status_10g_bcom(struct niu *np, int *link_up_p)
  1026. {
  1027. int err, link_up;
  1028. link_up = 0;
  1029. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1030. BCM8704_PMD_RCV_SIGDET);
  1031. if (err < 0)
  1032. goto out;
  1033. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1034. err = 0;
  1035. goto out;
  1036. }
  1037. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1038. BCM8704_PCS_10G_R_STATUS);
  1039. if (err < 0)
  1040. goto out;
  1041. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1042. err = 0;
  1043. goto out;
  1044. }
  1045. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1046. BCM8704_PHYXS_XGXS_LANE_STAT);
  1047. if (err < 0)
  1048. goto out;
  1049. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1050. PHYXS_XGXS_LANE_STAT_MAGIC |
  1051. PHYXS_XGXS_LANE_STAT_LANE3 |
  1052. PHYXS_XGXS_LANE_STAT_LANE2 |
  1053. PHYXS_XGXS_LANE_STAT_LANE1 |
  1054. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1055. err = 0;
  1056. goto out;
  1057. }
  1058. link_up = 1;
  1059. np->link_config.active_speed = SPEED_10000;
  1060. np->link_config.active_duplex = DUPLEX_FULL;
  1061. err = 0;
  1062. out:
  1063. *link_up_p = link_up;
  1064. return err;
  1065. }
  1066. static int link_status_10g(struct niu *np, int *link_up_p)
  1067. {
  1068. unsigned long flags;
  1069. int err = -EINVAL;
  1070. spin_lock_irqsave(&np->lock, flags);
  1071. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1072. int phy_id;
  1073. phy_id = phy_decode(np->parent->port_phy, np->port);
  1074. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1075. /* handle different phy types */
  1076. switch (phy_id & NIU_PHY_ID_MASK) {
  1077. case NIU_PHY_ID_MRVL88X2011:
  1078. err = link_status_10g_mrvl(np, link_up_p);
  1079. break;
  1080. default: /* bcom 8704 */
  1081. err = link_status_10g_bcom(np, link_up_p);
  1082. break;
  1083. }
  1084. }
  1085. spin_unlock_irqrestore(&np->lock, flags);
  1086. return err;
  1087. }
  1088. static int link_status_1g(struct niu *np, int *link_up_p)
  1089. {
  1090. struct niu_link_config *lp = &np->link_config;
  1091. u16 current_speed, bmsr;
  1092. unsigned long flags;
  1093. u8 current_duplex;
  1094. int err, link_up;
  1095. link_up = 0;
  1096. current_speed = SPEED_INVALID;
  1097. current_duplex = DUPLEX_INVALID;
  1098. spin_lock_irqsave(&np->lock, flags);
  1099. err = -EINVAL;
  1100. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  1101. goto out;
  1102. err = mii_read(np, np->phy_addr, MII_BMSR);
  1103. if (err < 0)
  1104. goto out;
  1105. bmsr = err;
  1106. if (bmsr & BMSR_LSTATUS) {
  1107. u16 adv, lpa, common, estat;
  1108. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  1109. if (err < 0)
  1110. goto out;
  1111. adv = err;
  1112. err = mii_read(np, np->phy_addr, MII_LPA);
  1113. if (err < 0)
  1114. goto out;
  1115. lpa = err;
  1116. common = adv & lpa;
  1117. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1118. if (err < 0)
  1119. goto out;
  1120. estat = err;
  1121. link_up = 1;
  1122. if (estat & (ESTATUS_1000_TFULL | ESTATUS_1000_THALF)) {
  1123. current_speed = SPEED_1000;
  1124. if (estat & ESTATUS_1000_TFULL)
  1125. current_duplex = DUPLEX_FULL;
  1126. else
  1127. current_duplex = DUPLEX_HALF;
  1128. } else {
  1129. if (common & ADVERTISE_100BASE4) {
  1130. current_speed = SPEED_100;
  1131. current_duplex = DUPLEX_HALF;
  1132. } else if (common & ADVERTISE_100FULL) {
  1133. current_speed = SPEED_100;
  1134. current_duplex = DUPLEX_FULL;
  1135. } else if (common & ADVERTISE_100HALF) {
  1136. current_speed = SPEED_100;
  1137. current_duplex = DUPLEX_HALF;
  1138. } else if (common & ADVERTISE_10FULL) {
  1139. current_speed = SPEED_10;
  1140. current_duplex = DUPLEX_FULL;
  1141. } else if (common & ADVERTISE_10HALF) {
  1142. current_speed = SPEED_10;
  1143. current_duplex = DUPLEX_HALF;
  1144. } else
  1145. link_up = 0;
  1146. }
  1147. }
  1148. lp->active_speed = current_speed;
  1149. lp->active_duplex = current_duplex;
  1150. err = 0;
  1151. out:
  1152. spin_unlock_irqrestore(&np->lock, flags);
  1153. *link_up_p = link_up;
  1154. return err;
  1155. }
  1156. static int niu_link_status(struct niu *np, int *link_up_p)
  1157. {
  1158. const struct niu_phy_ops *ops = np->phy_ops;
  1159. int err;
  1160. err = 0;
  1161. if (ops->link_status)
  1162. err = ops->link_status(np, link_up_p);
  1163. return err;
  1164. }
  1165. static void niu_timer(unsigned long __opaque)
  1166. {
  1167. struct niu *np = (struct niu *) __opaque;
  1168. unsigned long off;
  1169. int err, link_up;
  1170. err = niu_link_status(np, &link_up);
  1171. if (!err)
  1172. niu_link_status_common(np, link_up);
  1173. if (netif_carrier_ok(np->dev))
  1174. off = 5 * HZ;
  1175. else
  1176. off = 1 * HZ;
  1177. np->timer.expires = jiffies + off;
  1178. add_timer(&np->timer);
  1179. }
  1180. static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
  1181. .serdes_init = serdes_init_niu,
  1182. .xcvr_init = xcvr_init_10g,
  1183. .link_status = link_status_10g,
  1184. };
  1185. static const struct niu_phy_ops phy_ops_10g_fiber = {
  1186. .serdes_init = serdes_init_10g,
  1187. .xcvr_init = xcvr_init_10g,
  1188. .link_status = link_status_10g,
  1189. };
  1190. static const struct niu_phy_ops phy_ops_10g_copper = {
  1191. .serdes_init = serdes_init_10g,
  1192. .link_status = link_status_10g, /* XXX */
  1193. };
  1194. static const struct niu_phy_ops phy_ops_1g_fiber = {
  1195. .serdes_init = serdes_init_1g,
  1196. .xcvr_init = xcvr_init_1g,
  1197. .link_status = link_status_1g,
  1198. };
  1199. static const struct niu_phy_ops phy_ops_1g_copper = {
  1200. .xcvr_init = xcvr_init_1g,
  1201. .link_status = link_status_1g,
  1202. };
  1203. struct niu_phy_template {
  1204. const struct niu_phy_ops *ops;
  1205. u32 phy_addr_base;
  1206. };
  1207. static const struct niu_phy_template phy_template_niu = {
  1208. .ops = &phy_ops_10g_fiber_niu,
  1209. .phy_addr_base = 16,
  1210. };
  1211. static const struct niu_phy_template phy_template_10g_fiber = {
  1212. .ops = &phy_ops_10g_fiber,
  1213. .phy_addr_base = 8,
  1214. };
  1215. static const struct niu_phy_template phy_template_10g_copper = {
  1216. .ops = &phy_ops_10g_copper,
  1217. .phy_addr_base = 10,
  1218. };
  1219. static const struct niu_phy_template phy_template_1g_fiber = {
  1220. .ops = &phy_ops_1g_fiber,
  1221. .phy_addr_base = 0,
  1222. };
  1223. static const struct niu_phy_template phy_template_1g_copper = {
  1224. .ops = &phy_ops_1g_copper,
  1225. .phy_addr_base = 0,
  1226. };
  1227. static int niu_determine_phy_disposition(struct niu *np)
  1228. {
  1229. struct niu_parent *parent = np->parent;
  1230. u8 plat_type = parent->plat_type;
  1231. const struct niu_phy_template *tp;
  1232. u32 phy_addr_off = 0;
  1233. if (plat_type == PLAT_TYPE_NIU) {
  1234. tp = &phy_template_niu;
  1235. phy_addr_off += np->port;
  1236. } else {
  1237. switch (np->flags & (NIU_FLAGS_10G | NIU_FLAGS_FIBER)) {
  1238. case 0:
  1239. /* 1G copper */
  1240. tp = &phy_template_1g_copper;
  1241. if (plat_type == PLAT_TYPE_VF_P0)
  1242. phy_addr_off = 10;
  1243. else if (plat_type == PLAT_TYPE_VF_P1)
  1244. phy_addr_off = 26;
  1245. phy_addr_off += (np->port ^ 0x3);
  1246. break;
  1247. case NIU_FLAGS_10G:
  1248. /* 10G copper */
  1249. tp = &phy_template_1g_copper;
  1250. break;
  1251. case NIU_FLAGS_FIBER:
  1252. /* 1G fiber */
  1253. tp = &phy_template_1g_fiber;
  1254. break;
  1255. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  1256. /* 10G fiber */
  1257. tp = &phy_template_10g_fiber;
  1258. if (plat_type == PLAT_TYPE_VF_P0 ||
  1259. plat_type == PLAT_TYPE_VF_P1)
  1260. phy_addr_off = 8;
  1261. phy_addr_off += np->port;
  1262. break;
  1263. default:
  1264. return -EINVAL;
  1265. }
  1266. }
  1267. np->phy_ops = tp->ops;
  1268. np->phy_addr = tp->phy_addr_base + phy_addr_off;
  1269. return 0;
  1270. }
  1271. static int niu_init_link(struct niu *np)
  1272. {
  1273. struct niu_parent *parent = np->parent;
  1274. int err, ignore;
  1275. if (parent->plat_type == PLAT_TYPE_NIU) {
  1276. err = niu_xcvr_init(np);
  1277. if (err)
  1278. return err;
  1279. msleep(200);
  1280. }
  1281. err = niu_serdes_init(np);
  1282. if (err)
  1283. return err;
  1284. msleep(200);
  1285. err = niu_xcvr_init(np);
  1286. if (!err)
  1287. niu_link_status(np, &ignore);
  1288. return 0;
  1289. }
  1290. static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
  1291. {
  1292. u16 reg0 = addr[4] << 8 | addr[5];
  1293. u16 reg1 = addr[2] << 8 | addr[3];
  1294. u16 reg2 = addr[0] << 8 | addr[1];
  1295. if (np->flags & NIU_FLAGS_XMAC) {
  1296. nw64_mac(XMAC_ADDR0, reg0);
  1297. nw64_mac(XMAC_ADDR1, reg1);
  1298. nw64_mac(XMAC_ADDR2, reg2);
  1299. } else {
  1300. nw64_mac(BMAC_ADDR0, reg0);
  1301. nw64_mac(BMAC_ADDR1, reg1);
  1302. nw64_mac(BMAC_ADDR2, reg2);
  1303. }
  1304. }
  1305. static int niu_num_alt_addr(struct niu *np)
  1306. {
  1307. if (np->flags & NIU_FLAGS_XMAC)
  1308. return XMAC_NUM_ALT_ADDR;
  1309. else
  1310. return BMAC_NUM_ALT_ADDR;
  1311. }
  1312. static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
  1313. {
  1314. u16 reg0 = addr[4] << 8 | addr[5];
  1315. u16 reg1 = addr[2] << 8 | addr[3];
  1316. u16 reg2 = addr[0] << 8 | addr[1];
  1317. if (index >= niu_num_alt_addr(np))
  1318. return -EINVAL;
  1319. if (np->flags & NIU_FLAGS_XMAC) {
  1320. nw64_mac(XMAC_ALT_ADDR0(index), reg0);
  1321. nw64_mac(XMAC_ALT_ADDR1(index), reg1);
  1322. nw64_mac(XMAC_ALT_ADDR2(index), reg2);
  1323. } else {
  1324. nw64_mac(BMAC_ALT_ADDR0(index), reg0);
  1325. nw64_mac(BMAC_ALT_ADDR1(index), reg1);
  1326. nw64_mac(BMAC_ALT_ADDR2(index), reg2);
  1327. }
  1328. return 0;
  1329. }
  1330. static int niu_enable_alt_mac(struct niu *np, int index, int on)
  1331. {
  1332. unsigned long reg;
  1333. u64 val, mask;
  1334. if (index >= niu_num_alt_addr(np))
  1335. return -EINVAL;
  1336. if (np->flags & NIU_FLAGS_XMAC) {
  1337. reg = XMAC_ADDR_CMPEN;
  1338. mask = 1 << index;
  1339. } else {
  1340. reg = BMAC_ADDR_CMPEN;
  1341. mask = 1 << (index + 1);
  1342. }
  1343. val = nr64_mac(reg);
  1344. if (on)
  1345. val |= mask;
  1346. else
  1347. val &= ~mask;
  1348. nw64_mac(reg, val);
  1349. return 0;
  1350. }
  1351. static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
  1352. int num, int mac_pref)
  1353. {
  1354. u64 val = nr64_mac(reg);
  1355. val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
  1356. val |= num;
  1357. if (mac_pref)
  1358. val |= HOST_INFO_MPR;
  1359. nw64_mac(reg, val);
  1360. }
  1361. static int __set_rdc_table_num(struct niu *np,
  1362. int xmac_index, int bmac_index,
  1363. int rdc_table_num, int mac_pref)
  1364. {
  1365. unsigned long reg;
  1366. if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
  1367. return -EINVAL;
  1368. if (np->flags & NIU_FLAGS_XMAC)
  1369. reg = XMAC_HOST_INFO(xmac_index);
  1370. else
  1371. reg = BMAC_HOST_INFO(bmac_index);
  1372. __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
  1373. return 0;
  1374. }
  1375. static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
  1376. int mac_pref)
  1377. {
  1378. return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
  1379. }
  1380. static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
  1381. int mac_pref)
  1382. {
  1383. return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
  1384. }
  1385. static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
  1386. int table_num, int mac_pref)
  1387. {
  1388. if (idx >= niu_num_alt_addr(np))
  1389. return -EINVAL;
  1390. return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
  1391. }
  1392. static u64 vlan_entry_set_parity(u64 reg_val)
  1393. {
  1394. u64 port01_mask;
  1395. u64 port23_mask;
  1396. port01_mask = 0x00ff;
  1397. port23_mask = 0xff00;
  1398. if (hweight64(reg_val & port01_mask) & 1)
  1399. reg_val |= ENET_VLAN_TBL_PARITY0;
  1400. else
  1401. reg_val &= ~ENET_VLAN_TBL_PARITY0;
  1402. if (hweight64(reg_val & port23_mask) & 1)
  1403. reg_val |= ENET_VLAN_TBL_PARITY1;
  1404. else
  1405. reg_val &= ~ENET_VLAN_TBL_PARITY1;
  1406. return reg_val;
  1407. }
  1408. static void vlan_tbl_write(struct niu *np, unsigned long index,
  1409. int port, int vpr, int rdc_table)
  1410. {
  1411. u64 reg_val = nr64(ENET_VLAN_TBL(index));
  1412. reg_val &= ~((ENET_VLAN_TBL_VPR |
  1413. ENET_VLAN_TBL_VLANRDCTBLN) <<
  1414. ENET_VLAN_TBL_SHIFT(port));
  1415. if (vpr)
  1416. reg_val |= (ENET_VLAN_TBL_VPR <<
  1417. ENET_VLAN_TBL_SHIFT(port));
  1418. reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
  1419. reg_val = vlan_entry_set_parity(reg_val);
  1420. nw64(ENET_VLAN_TBL(index), reg_val);
  1421. }
  1422. static void vlan_tbl_clear(struct niu *np)
  1423. {
  1424. int i;
  1425. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
  1426. nw64(ENET_VLAN_TBL(i), 0);
  1427. }
  1428. static int tcam_wait_bit(struct niu *np, u64 bit)
  1429. {
  1430. int limit = 1000;
  1431. while (--limit > 0) {
  1432. if (nr64(TCAM_CTL) & bit)
  1433. break;
  1434. udelay(1);
  1435. }
  1436. if (limit < 0)
  1437. return -ENODEV;
  1438. return 0;
  1439. }
  1440. static int tcam_flush(struct niu *np, int index)
  1441. {
  1442. nw64(TCAM_KEY_0, 0x00);
  1443. nw64(TCAM_KEY_MASK_0, 0xff);
  1444. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  1445. return tcam_wait_bit(np, TCAM_CTL_STAT);
  1446. }
  1447. #if 0
  1448. static int tcam_read(struct niu *np, int index,
  1449. u64 *key, u64 *mask)
  1450. {
  1451. int err;
  1452. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
  1453. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  1454. if (!err) {
  1455. key[0] = nr64(TCAM_KEY_0);
  1456. key[1] = nr64(TCAM_KEY_1);
  1457. key[2] = nr64(TCAM_KEY_2);
  1458. key[3] = nr64(TCAM_KEY_3);
  1459. mask[0] = nr64(TCAM_KEY_MASK_0);
  1460. mask[1] = nr64(TCAM_KEY_MASK_1);
  1461. mask[2] = nr64(TCAM_KEY_MASK_2);
  1462. mask[3] = nr64(TCAM_KEY_MASK_3);
  1463. }
  1464. return err;
  1465. }
  1466. #endif
  1467. static int tcam_write(struct niu *np, int index,
  1468. u64 *key, u64 *mask)
  1469. {
  1470. nw64(TCAM_KEY_0, key[0]);
  1471. nw64(TCAM_KEY_1, key[1]);
  1472. nw64(TCAM_KEY_2, key[2]);
  1473. nw64(TCAM_KEY_3, key[3]);
  1474. nw64(TCAM_KEY_MASK_0, mask[0]);
  1475. nw64(TCAM_KEY_MASK_1, mask[1]);
  1476. nw64(TCAM_KEY_MASK_2, mask[2]);
  1477. nw64(TCAM_KEY_MASK_3, mask[3]);
  1478. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  1479. return tcam_wait_bit(np, TCAM_CTL_STAT);
  1480. }
  1481. #if 0
  1482. static int tcam_assoc_read(struct niu *np, int index, u64 *data)
  1483. {
  1484. int err;
  1485. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
  1486. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  1487. if (!err)
  1488. *data = nr64(TCAM_KEY_1);
  1489. return err;
  1490. }
  1491. #endif
  1492. static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
  1493. {
  1494. nw64(TCAM_KEY_1, assoc_data);
  1495. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
  1496. return tcam_wait_bit(np, TCAM_CTL_STAT);
  1497. }
  1498. static void tcam_enable(struct niu *np, int on)
  1499. {
  1500. u64 val = nr64(FFLP_CFG_1);
  1501. if (on)
  1502. val &= ~FFLP_CFG_1_TCAM_DIS;
  1503. else
  1504. val |= FFLP_CFG_1_TCAM_DIS;
  1505. nw64(FFLP_CFG_1, val);
  1506. }
  1507. static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
  1508. {
  1509. u64 val = nr64(FFLP_CFG_1);
  1510. val &= ~(FFLP_CFG_1_FFLPINITDONE |
  1511. FFLP_CFG_1_CAMLAT |
  1512. FFLP_CFG_1_CAMRATIO);
  1513. val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
  1514. val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
  1515. nw64(FFLP_CFG_1, val);
  1516. val = nr64(FFLP_CFG_1);
  1517. val |= FFLP_CFG_1_FFLPINITDONE;
  1518. nw64(FFLP_CFG_1, val);
  1519. }
  1520. static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
  1521. int on)
  1522. {
  1523. unsigned long reg;
  1524. u64 val;
  1525. if (class < CLASS_CODE_ETHERTYPE1 ||
  1526. class > CLASS_CODE_ETHERTYPE2)
  1527. return -EINVAL;
  1528. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  1529. val = nr64(reg);
  1530. if (on)
  1531. val |= L2_CLS_VLD;
  1532. else
  1533. val &= ~L2_CLS_VLD;
  1534. nw64(reg, val);
  1535. return 0;
  1536. }
  1537. #if 0
  1538. static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
  1539. u64 ether_type)
  1540. {
  1541. unsigned long reg;
  1542. u64 val;
  1543. if (class < CLASS_CODE_ETHERTYPE1 ||
  1544. class > CLASS_CODE_ETHERTYPE2 ||
  1545. (ether_type & ~(u64)0xffff) != 0)
  1546. return -EINVAL;
  1547. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  1548. val = nr64(reg);
  1549. val &= ~L2_CLS_ETYPE;
  1550. val |= (ether_type << L2_CLS_ETYPE_SHIFT);
  1551. nw64(reg, val);
  1552. return 0;
  1553. }
  1554. #endif
  1555. static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
  1556. int on)
  1557. {
  1558. unsigned long reg;
  1559. u64 val;
  1560. if (class < CLASS_CODE_USER_PROG1 ||
  1561. class > CLASS_CODE_USER_PROG4)
  1562. return -EINVAL;
  1563. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  1564. val = nr64(reg);
  1565. if (on)
  1566. val |= L3_CLS_VALID;
  1567. else
  1568. val &= ~L3_CLS_VALID;
  1569. nw64(reg, val);
  1570. return 0;
  1571. }
  1572. #if 0
  1573. static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
  1574. int ipv6, u64 protocol_id,
  1575. u64 tos_mask, u64 tos_val)
  1576. {
  1577. unsigned long reg;
  1578. u64 val;
  1579. if (class < CLASS_CODE_USER_PROG1 ||
  1580. class > CLASS_CODE_USER_PROG4 ||
  1581. (protocol_id & ~(u64)0xff) != 0 ||
  1582. (tos_mask & ~(u64)0xff) != 0 ||
  1583. (tos_val & ~(u64)0xff) != 0)
  1584. return -EINVAL;
  1585. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  1586. val = nr64(reg);
  1587. val &= ~(L3_CLS_IPVER | L3_CLS_PID |
  1588. L3_CLS_TOSMASK | L3_CLS_TOS);
  1589. if (ipv6)
  1590. val |= L3_CLS_IPVER;
  1591. val |= (protocol_id << L3_CLS_PID_SHIFT);
  1592. val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
  1593. val |= (tos_val << L3_CLS_TOS_SHIFT);
  1594. nw64(reg, val);
  1595. return 0;
  1596. }
  1597. #endif
  1598. static int tcam_early_init(struct niu *np)
  1599. {
  1600. unsigned long i;
  1601. int err;
  1602. tcam_enable(np, 0);
  1603. tcam_set_lat_and_ratio(np,
  1604. DEFAULT_TCAM_LATENCY,
  1605. DEFAULT_TCAM_ACCESS_RATIO);
  1606. for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
  1607. err = tcam_user_eth_class_enable(np, i, 0);
  1608. if (err)
  1609. return err;
  1610. }
  1611. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
  1612. err = tcam_user_ip_class_enable(np, i, 0);
  1613. if (err)
  1614. return err;
  1615. }
  1616. return 0;
  1617. }
  1618. static int tcam_flush_all(struct niu *np)
  1619. {
  1620. unsigned long i;
  1621. for (i = 0; i < np->parent->tcam_num_entries; i++) {
  1622. int err = tcam_flush(np, i);
  1623. if (err)
  1624. return err;
  1625. }
  1626. return 0;
  1627. }
  1628. static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
  1629. {
  1630. return ((u64)index | (num_entries == 1 ?
  1631. HASH_TBL_ADDR_AUTOINC : 0));
  1632. }
  1633. #if 0
  1634. static int hash_read(struct niu *np, unsigned long partition,
  1635. unsigned long index, unsigned long num_entries,
  1636. u64 *data)
  1637. {
  1638. u64 val = hash_addr_regval(index, num_entries);
  1639. unsigned long i;
  1640. if (partition >= FCRAM_NUM_PARTITIONS ||
  1641. index + num_entries > FCRAM_SIZE)
  1642. return -EINVAL;
  1643. nw64(HASH_TBL_ADDR(partition), val);
  1644. for (i = 0; i < num_entries; i++)
  1645. data[i] = nr64(HASH_TBL_DATA(partition));
  1646. return 0;
  1647. }
  1648. #endif
  1649. static int hash_write(struct niu *np, unsigned long partition,
  1650. unsigned long index, unsigned long num_entries,
  1651. u64 *data)
  1652. {
  1653. u64 val = hash_addr_regval(index, num_entries);
  1654. unsigned long i;
  1655. if (partition >= FCRAM_NUM_PARTITIONS ||
  1656. index + (num_entries * 8) > FCRAM_SIZE)
  1657. return -EINVAL;
  1658. nw64(HASH_TBL_ADDR(partition), val);
  1659. for (i = 0; i < num_entries; i++)
  1660. nw64(HASH_TBL_DATA(partition), data[i]);
  1661. return 0;
  1662. }
  1663. static void fflp_reset(struct niu *np)
  1664. {
  1665. u64 val;
  1666. nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
  1667. udelay(10);
  1668. nw64(FFLP_CFG_1, 0);
  1669. val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
  1670. nw64(FFLP_CFG_1, val);
  1671. }
  1672. static void fflp_set_timings(struct niu *np)
  1673. {
  1674. u64 val = nr64(FFLP_CFG_1);
  1675. val &= ~FFLP_CFG_1_FFLPINITDONE;
  1676. val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
  1677. nw64(FFLP_CFG_1, val);
  1678. val = nr64(FFLP_CFG_1);
  1679. val |= FFLP_CFG_1_FFLPINITDONE;
  1680. nw64(FFLP_CFG_1, val);
  1681. val = nr64(FCRAM_REF_TMR);
  1682. val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
  1683. val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
  1684. val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
  1685. nw64(FCRAM_REF_TMR, val);
  1686. }
  1687. static int fflp_set_partition(struct niu *np, u64 partition,
  1688. u64 mask, u64 base, int enable)
  1689. {
  1690. unsigned long reg;
  1691. u64 val;
  1692. if (partition >= FCRAM_NUM_PARTITIONS ||
  1693. (mask & ~(u64)0x1f) != 0 ||
  1694. (base & ~(u64)0x1f) != 0)
  1695. return -EINVAL;
  1696. reg = FLW_PRT_SEL(partition);
  1697. val = nr64(reg);
  1698. val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
  1699. val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
  1700. val |= (base << FLW_PRT_SEL_BASE_SHIFT);
  1701. if (enable)
  1702. val |= FLW_PRT_SEL_EXT;
  1703. nw64(reg, val);
  1704. return 0;
  1705. }
  1706. static int fflp_disable_all_partitions(struct niu *np)
  1707. {
  1708. unsigned long i;
  1709. for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
  1710. int err = fflp_set_partition(np, 0, 0, 0, 0);
  1711. if (err)
  1712. return err;
  1713. }
  1714. return 0;
  1715. }
  1716. static void fflp_llcsnap_enable(struct niu *np, int on)
  1717. {
  1718. u64 val = nr64(FFLP_CFG_1);
  1719. if (on)
  1720. val |= FFLP_CFG_1_LLCSNAP;
  1721. else
  1722. val &= ~FFLP_CFG_1_LLCSNAP;
  1723. nw64(FFLP_CFG_1, val);
  1724. }
  1725. static void fflp_errors_enable(struct niu *np, int on)
  1726. {
  1727. u64 val = nr64(FFLP_CFG_1);
  1728. if (on)
  1729. val &= ~FFLP_CFG_1_ERRORDIS;
  1730. else
  1731. val |= FFLP_CFG_1_ERRORDIS;
  1732. nw64(FFLP_CFG_1, val);
  1733. }
  1734. static int fflp_hash_clear(struct niu *np)
  1735. {
  1736. struct fcram_hash_ipv4 ent;
  1737. unsigned long i;
  1738. /* IPV4 hash entry with valid bit clear, rest is don't care. */
  1739. memset(&ent, 0, sizeof(ent));
  1740. ent.header = HASH_HEADER_EXT;
  1741. for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
  1742. int err = hash_write(np, 0, i, 1, (u64 *) &ent);
  1743. if (err)
  1744. return err;
  1745. }
  1746. return 0;
  1747. }
  1748. static int fflp_early_init(struct niu *np)
  1749. {
  1750. struct niu_parent *parent;
  1751. unsigned long flags;
  1752. int err;
  1753. niu_lock_parent(np, flags);
  1754. parent = np->parent;
  1755. err = 0;
  1756. if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
  1757. niudbg(PROBE, "fflp_early_init: Initting hw on port %u\n",
  1758. np->port);
  1759. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  1760. fflp_reset(np);
  1761. fflp_set_timings(np);
  1762. err = fflp_disable_all_partitions(np);
  1763. if (err) {
  1764. niudbg(PROBE, "fflp_disable_all_partitions "
  1765. "failed, err=%d\n", err);
  1766. goto out;
  1767. }
  1768. }
  1769. err = tcam_early_init(np);
  1770. if (err) {
  1771. niudbg(PROBE, "tcam_early_init failed, err=%d\n",
  1772. err);
  1773. goto out;
  1774. }
  1775. fflp_llcsnap_enable(np, 1);
  1776. fflp_errors_enable(np, 0);
  1777. nw64(H1POLY, 0);
  1778. nw64(H2POLY, 0);
  1779. err = tcam_flush_all(np);
  1780. if (err) {
  1781. niudbg(PROBE, "tcam_flush_all failed, err=%d\n",
  1782. err);
  1783. goto out;
  1784. }
  1785. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  1786. err = fflp_hash_clear(np);
  1787. if (err) {
  1788. niudbg(PROBE, "fflp_hash_clear failed, "
  1789. "err=%d\n", err);
  1790. goto out;
  1791. }
  1792. }
  1793. vlan_tbl_clear(np);
  1794. niudbg(PROBE, "fflp_early_init: Success\n");
  1795. parent->flags |= PARENT_FLGS_CLS_HWINIT;
  1796. }
  1797. out:
  1798. niu_unlock_parent(np, flags);
  1799. return err;
  1800. }
  1801. static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
  1802. {
  1803. if (class_code < CLASS_CODE_USER_PROG1 ||
  1804. class_code > CLASS_CODE_SCTP_IPV6)
  1805. return -EINVAL;
  1806. nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  1807. return 0;
  1808. }
  1809. static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
  1810. {
  1811. if (class_code < CLASS_CODE_USER_PROG1 ||
  1812. class_code > CLASS_CODE_SCTP_IPV6)
  1813. return -EINVAL;
  1814. nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  1815. return 0;
  1816. }
  1817. static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
  1818. u32 offset, u32 size)
  1819. {
  1820. int i = skb_shinfo(skb)->nr_frags;
  1821. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1822. frag->page = page;
  1823. frag->page_offset = offset;
  1824. frag->size = size;
  1825. skb->len += size;
  1826. skb->data_len += size;
  1827. skb->truesize += size;
  1828. skb_shinfo(skb)->nr_frags = i + 1;
  1829. }
  1830. static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
  1831. {
  1832. a >>= PAGE_SHIFT;
  1833. a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
  1834. return (a & (MAX_RBR_RING_SIZE - 1));
  1835. }
  1836. static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
  1837. struct page ***link)
  1838. {
  1839. unsigned int h = niu_hash_rxaddr(rp, addr);
  1840. struct page *p, **pp;
  1841. addr &= PAGE_MASK;
  1842. pp = &rp->rxhash[h];
  1843. for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
  1844. if (p->index == addr) {
  1845. *link = pp;
  1846. break;
  1847. }
  1848. }
  1849. return p;
  1850. }
  1851. static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
  1852. {
  1853. unsigned int h = niu_hash_rxaddr(rp, base);
  1854. page->index = base;
  1855. page->mapping = (struct address_space *) rp->rxhash[h];
  1856. rp->rxhash[h] = page;
  1857. }
  1858. static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
  1859. gfp_t mask, int start_index)
  1860. {
  1861. struct page *page;
  1862. u64 addr;
  1863. int i;
  1864. page = alloc_page(mask);
  1865. if (!page)
  1866. return -ENOMEM;
  1867. addr = np->ops->map_page(np->device, page, 0,
  1868. PAGE_SIZE, DMA_FROM_DEVICE);
  1869. niu_hash_page(rp, page, addr);
  1870. if (rp->rbr_blocks_per_page > 1)
  1871. atomic_add(rp->rbr_blocks_per_page - 1,
  1872. &compound_head(page)->_count);
  1873. for (i = 0; i < rp->rbr_blocks_per_page; i++) {
  1874. __le32 *rbr = &rp->rbr[start_index + i];
  1875. *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
  1876. addr += rp->rbr_block_size;
  1877. }
  1878. return 0;
  1879. }
  1880. static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  1881. {
  1882. int index = rp->rbr_index;
  1883. rp->rbr_pending++;
  1884. if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
  1885. int err = niu_rbr_add_page(np, rp, mask, index);
  1886. if (unlikely(err)) {
  1887. rp->rbr_pending--;
  1888. return;
  1889. }
  1890. rp->rbr_index += rp->rbr_blocks_per_page;
  1891. BUG_ON(rp->rbr_index > rp->rbr_table_size);
  1892. if (rp->rbr_index == rp->rbr_table_size)
  1893. rp->rbr_index = 0;
  1894. if (rp->rbr_pending >= rp->rbr_kick_thresh) {
  1895. nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
  1896. rp->rbr_pending = 0;
  1897. }
  1898. }
  1899. }
  1900. static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
  1901. {
  1902. unsigned int index = rp->rcr_index;
  1903. int num_rcr = 0;
  1904. rp->rx_dropped++;
  1905. while (1) {
  1906. struct page *page, **link;
  1907. u64 addr, val;
  1908. u32 rcr_size;
  1909. num_rcr++;
  1910. val = le64_to_cpup(&rp->rcr[index]);
  1911. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  1912. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  1913. page = niu_find_rxpage(rp, addr, &link);
  1914. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  1915. RCR_ENTRY_PKTBUFSZ_SHIFT];
  1916. if ((page->index + PAGE_SIZE) - rcr_size == addr) {
  1917. *link = (struct page *) page->mapping;
  1918. np->ops->unmap_page(np->device, page->index,
  1919. PAGE_SIZE, DMA_FROM_DEVICE);
  1920. page->index = 0;
  1921. page->mapping = NULL;
  1922. __free_page(page);
  1923. rp->rbr_refill_pending++;
  1924. }
  1925. index = NEXT_RCR(rp, index);
  1926. if (!(val & RCR_ENTRY_MULTI))
  1927. break;
  1928. }
  1929. rp->rcr_index = index;
  1930. return num_rcr;
  1931. }
  1932. static int niu_process_rx_pkt(struct niu *np, struct rx_ring_info *rp)
  1933. {
  1934. unsigned int index = rp->rcr_index;
  1935. struct sk_buff *skb;
  1936. int len, num_rcr;
  1937. skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
  1938. if (unlikely(!skb))
  1939. return niu_rx_pkt_ignore(np, rp);
  1940. num_rcr = 0;
  1941. while (1) {
  1942. struct page *page, **link;
  1943. u32 rcr_size, append_size;
  1944. u64 addr, val, off;
  1945. num_rcr++;
  1946. val = le64_to_cpup(&rp->rcr[index]);
  1947. len = (val & RCR_ENTRY_L2_LEN) >>
  1948. RCR_ENTRY_L2_LEN_SHIFT;
  1949. len -= ETH_FCS_LEN;
  1950. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  1951. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  1952. page = niu_find_rxpage(rp, addr, &link);
  1953. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  1954. RCR_ENTRY_PKTBUFSZ_SHIFT];
  1955. off = addr & ~PAGE_MASK;
  1956. append_size = rcr_size;
  1957. if (num_rcr == 1) {
  1958. int ptype;
  1959. off += 2;
  1960. append_size -= 2;
  1961. ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
  1962. if ((ptype == RCR_PKT_TYPE_TCP ||
  1963. ptype == RCR_PKT_TYPE_UDP) &&
  1964. !(val & (RCR_ENTRY_NOPORT |
  1965. RCR_ENTRY_ERROR)))
  1966. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1967. else
  1968. skb->ip_summed = CHECKSUM_NONE;
  1969. }
  1970. if (!(val & RCR_ENTRY_MULTI))
  1971. append_size = len - skb->len;
  1972. niu_rx_skb_append(skb, page, off, append_size);
  1973. if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
  1974. *link = (struct page *) page->mapping;
  1975. np->ops->unmap_page(np->device, page->index,
  1976. PAGE_SIZE, DMA_FROM_DEVICE);
  1977. page->index = 0;
  1978. page->mapping = NULL;
  1979. rp->rbr_refill_pending++;
  1980. } else
  1981. get_page(page);
  1982. index = NEXT_RCR(rp, index);
  1983. if (!(val & RCR_ENTRY_MULTI))
  1984. break;
  1985. }
  1986. rp->rcr_index = index;
  1987. skb_reserve(skb, NET_IP_ALIGN);
  1988. __pskb_pull_tail(skb, min(len, NIU_RXPULL_MAX));
  1989. rp->rx_packets++;
  1990. rp->rx_bytes += skb->len;
  1991. skb->protocol = eth_type_trans(skb, np->dev);
  1992. netif_receive_skb(skb);
  1993. np->dev->last_rx = jiffies;
  1994. return num_rcr;
  1995. }
  1996. static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  1997. {
  1998. int blocks_per_page = rp->rbr_blocks_per_page;
  1999. int err, index = rp->rbr_index;
  2000. err = 0;
  2001. while (index < (rp->rbr_table_size - blocks_per_page)) {
  2002. err = niu_rbr_add_page(np, rp, mask, index);
  2003. if (err)
  2004. break;
  2005. index += blocks_per_page;
  2006. }
  2007. rp->rbr_index = index;
  2008. return err;
  2009. }
  2010. static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
  2011. {
  2012. int i;
  2013. for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
  2014. struct page *page;
  2015. page = rp->rxhash[i];
  2016. while (page) {
  2017. struct page *next = (struct page *) page->mapping;
  2018. u64 base = page->index;
  2019. np->ops->unmap_page(np->device, base, PAGE_SIZE,
  2020. DMA_FROM_DEVICE);
  2021. page->index = 0;
  2022. page->mapping = NULL;
  2023. __free_page(page);
  2024. page = next;
  2025. }
  2026. }
  2027. for (i = 0; i < rp->rbr_table_size; i++)
  2028. rp->rbr[i] = cpu_to_le32(0);
  2029. rp->rbr_index = 0;
  2030. }
  2031. static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
  2032. {
  2033. struct tx_buff_info *tb = &rp->tx_buffs[idx];
  2034. struct sk_buff *skb = tb->skb;
  2035. struct tx_pkt_hdr *tp;
  2036. u64 tx_flags;
  2037. int i, len;
  2038. tp = (struct tx_pkt_hdr *) skb->data;
  2039. tx_flags = le64_to_cpup(&tp->flags);
  2040. rp->tx_packets++;
  2041. rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
  2042. ((tx_flags & TXHDR_PAD) / 2));
  2043. len = skb_headlen(skb);
  2044. np->ops->unmap_single(np->device, tb->mapping,
  2045. len, DMA_TO_DEVICE);
  2046. if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
  2047. rp->mark_pending--;
  2048. tb->skb = NULL;
  2049. do {
  2050. idx = NEXT_TX(rp, idx);
  2051. len -= MAX_TX_DESC_LEN;
  2052. } while (len > 0);
  2053. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2054. tb = &rp->tx_buffs[idx];
  2055. BUG_ON(tb->skb != NULL);
  2056. np->ops->unmap_page(np->device, tb->mapping,
  2057. skb_shinfo(skb)->frags[i].size,
  2058. DMA_TO_DEVICE);
  2059. idx = NEXT_TX(rp, idx);
  2060. }
  2061. dev_kfree_skb(skb);
  2062. return idx;
  2063. }
  2064. #define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
  2065. static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
  2066. {
  2067. u16 pkt_cnt, tmp;
  2068. int cons;
  2069. u64 cs;
  2070. cs = rp->tx_cs;
  2071. if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
  2072. goto out;
  2073. tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
  2074. pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
  2075. (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
  2076. rp->last_pkt_cnt = tmp;
  2077. cons = rp->cons;
  2078. niudbg(TX_DONE, "%s: niu_tx_work() pkt_cnt[%u] cons[%d]\n",
  2079. np->dev->name, pkt_cnt, cons);
  2080. while (pkt_cnt--)
  2081. cons = release_tx_packet(np, rp, cons);
  2082. rp->cons = cons;
  2083. smp_mb();
  2084. out:
  2085. if (unlikely(netif_queue_stopped(np->dev) &&
  2086. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
  2087. netif_tx_lock(np->dev);
  2088. if (netif_queue_stopped(np->dev) &&
  2089. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
  2090. netif_wake_queue(np->dev);
  2091. netif_tx_unlock(np->dev);
  2092. }
  2093. }
  2094. static int niu_rx_work(struct niu *np, struct rx_ring_info *rp, int budget)
  2095. {
  2096. int qlen, rcr_done = 0, work_done = 0;
  2097. struct rxdma_mailbox *mbox = rp->mbox;
  2098. u64 stat;
  2099. #if 1
  2100. stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  2101. qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
  2102. #else
  2103. stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  2104. qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
  2105. #endif
  2106. mbox->rx_dma_ctl_stat = 0;
  2107. mbox->rcrstat_a = 0;
  2108. niudbg(RX_STATUS, "%s: niu_rx_work(chan[%d]), stat[%llx] qlen=%d\n",
  2109. np->dev->name, rp->rx_channel, (unsigned long long) stat, qlen);
  2110. rcr_done = work_done = 0;
  2111. qlen = min(qlen, budget);
  2112. while (work_done < qlen) {
  2113. rcr_done += niu_process_rx_pkt(np, rp);
  2114. work_done++;
  2115. }
  2116. if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
  2117. unsigned int i;
  2118. for (i = 0; i < rp->rbr_refill_pending; i++)
  2119. niu_rbr_refill(np, rp, GFP_ATOMIC);
  2120. rp->rbr_refill_pending = 0;
  2121. }
  2122. stat = (RX_DMA_CTL_STAT_MEX |
  2123. ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
  2124. ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
  2125. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
  2126. return work_done;
  2127. }
  2128. static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
  2129. {
  2130. u64 v0 = lp->v0;
  2131. u32 tx_vec = (v0 >> 32);
  2132. u32 rx_vec = (v0 & 0xffffffff);
  2133. int i, work_done = 0;
  2134. niudbg(INTR, "%s: niu_poll_core() v0[%016llx]\n",
  2135. np->dev->name, (unsigned long long) v0);
  2136. for (i = 0; i < np->num_tx_rings; i++) {
  2137. struct tx_ring_info *rp = &np->tx_rings[i];
  2138. if (tx_vec & (1 << rp->tx_channel))
  2139. niu_tx_work(np, rp);
  2140. nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
  2141. }
  2142. for (i = 0; i < np->num_rx_rings; i++) {
  2143. struct rx_ring_info *rp = &np->rx_rings[i];
  2144. if (rx_vec & (1 << rp->rx_channel)) {
  2145. int this_work_done;
  2146. this_work_done = niu_rx_work(np, rp,
  2147. budget);
  2148. budget -= this_work_done;
  2149. work_done += this_work_done;
  2150. }
  2151. nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
  2152. }
  2153. return work_done;
  2154. }
  2155. static int niu_poll(struct napi_struct *napi, int budget)
  2156. {
  2157. struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
  2158. struct niu *np = lp->np;
  2159. int work_done;
  2160. work_done = niu_poll_core(np, lp, budget);
  2161. if (work_done < budget) {
  2162. netif_rx_complete(np->dev, napi);
  2163. niu_ldg_rearm(np, lp, 1);
  2164. }
  2165. return work_done;
  2166. }
  2167. static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
  2168. u64 stat)
  2169. {
  2170. dev_err(np->device, PFX "%s: RX channel %u errors ( ",
  2171. np->dev->name, rp->rx_channel);
  2172. if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
  2173. printk("RBR_TMOUT ");
  2174. if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
  2175. printk("RSP_CNT ");
  2176. if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
  2177. printk("BYTE_EN_BUS ");
  2178. if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
  2179. printk("RSP_DAT ");
  2180. if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
  2181. printk("RCR_ACK ");
  2182. if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
  2183. printk("RCR_SHA_PAR ");
  2184. if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
  2185. printk("RBR_PRE_PAR ");
  2186. if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
  2187. printk("CONFIG ");
  2188. if (stat & RX_DMA_CTL_STAT_RCRINCON)
  2189. printk("RCRINCON ");
  2190. if (stat & RX_DMA_CTL_STAT_RCRFULL)
  2191. printk("RCRFULL ");
  2192. if (stat & RX_DMA_CTL_STAT_RBRFULL)
  2193. printk("RBRFULL ");
  2194. if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
  2195. printk("RBRLOGPAGE ");
  2196. if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
  2197. printk("CFIGLOGPAGE ");
  2198. if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
  2199. printk("DC_FIDO ");
  2200. printk(")\n");
  2201. }
  2202. static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
  2203. {
  2204. u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  2205. int err = 0;
  2206. if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
  2207. RX_DMA_CTL_STAT_PORT_FATAL))
  2208. err = -EINVAL;
  2209. if (err) {
  2210. dev_err(np->device, PFX "%s: RX channel %u error, stat[%llx]\n",
  2211. np->dev->name, rp->rx_channel,
  2212. (unsigned long long) stat);
  2213. niu_log_rxchan_errors(np, rp, stat);
  2214. }
  2215. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  2216. stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
  2217. return err;
  2218. }
  2219. static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
  2220. u64 cs)
  2221. {
  2222. dev_err(np->device, PFX "%s: TX channel %u errors ( ",
  2223. np->dev->name, rp->tx_channel);
  2224. if (cs & TX_CS_MBOX_ERR)
  2225. printk("MBOX ");
  2226. if (cs & TX_CS_PKT_SIZE_ERR)
  2227. printk("PKT_SIZE ");
  2228. if (cs & TX_CS_TX_RING_OFLOW)
  2229. printk("TX_RING_OFLOW ");
  2230. if (cs & TX_CS_PREF_BUF_PAR_ERR)
  2231. printk("PREF_BUF_PAR ");
  2232. if (cs & TX_CS_NACK_PREF)
  2233. printk("NACK_PREF ");
  2234. if (cs & TX_CS_NACK_PKT_RD)
  2235. printk("NACK_PKT_RD ");
  2236. if (cs & TX_CS_CONF_PART_ERR)
  2237. printk("CONF_PART ");
  2238. if (cs & TX_CS_PKT_PRT_ERR)
  2239. printk("PKT_PTR ");
  2240. printk(")\n");
  2241. }
  2242. static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
  2243. {
  2244. u64 cs, logh, logl;
  2245. cs = nr64(TX_CS(rp->tx_channel));
  2246. logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
  2247. logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
  2248. dev_err(np->device, PFX "%s: TX channel %u error, "
  2249. "cs[%llx] logh[%llx] logl[%llx]\n",
  2250. np->dev->name, rp->tx_channel,
  2251. (unsigned long long) cs,
  2252. (unsigned long long) logh,
  2253. (unsigned long long) logl);
  2254. niu_log_txchan_errors(np, rp, cs);
  2255. return -ENODEV;
  2256. }
  2257. static int niu_mif_interrupt(struct niu *np)
  2258. {
  2259. u64 mif_status = nr64(MIF_STATUS);
  2260. int phy_mdint = 0;
  2261. if (np->flags & NIU_FLAGS_XMAC) {
  2262. u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
  2263. if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
  2264. phy_mdint = 1;
  2265. }
  2266. dev_err(np->device, PFX "%s: MIF interrupt, "
  2267. "stat[%llx] phy_mdint(%d)\n",
  2268. np->dev->name, (unsigned long long) mif_status, phy_mdint);
  2269. return -ENODEV;
  2270. }
  2271. static void niu_xmac_interrupt(struct niu *np)
  2272. {
  2273. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  2274. u64 val;
  2275. val = nr64_mac(XTXMAC_STATUS);
  2276. if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
  2277. mp->tx_frames += TXMAC_FRM_CNT_COUNT;
  2278. if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
  2279. mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
  2280. if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
  2281. mp->tx_fifo_errors++;
  2282. if (val & XTXMAC_STATUS_TXMAC_OFLOW)
  2283. mp->tx_overflow_errors++;
  2284. if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
  2285. mp->tx_max_pkt_size_errors++;
  2286. if (val & XTXMAC_STATUS_TXMAC_UFLOW)
  2287. mp->tx_underflow_errors++;
  2288. val = nr64_mac(XRXMAC_STATUS);
  2289. if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
  2290. mp->rx_local_faults++;
  2291. if (val & XRXMAC_STATUS_RFLT_DET)
  2292. mp->rx_remote_faults++;
  2293. if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
  2294. mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
  2295. if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
  2296. mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
  2297. if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
  2298. mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
  2299. if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
  2300. mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
  2301. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  2302. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  2303. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  2304. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  2305. if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
  2306. mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
  2307. if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
  2308. mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
  2309. if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
  2310. mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
  2311. if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
  2312. mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
  2313. if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
  2314. mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
  2315. if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
  2316. mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
  2317. if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
  2318. mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
  2319. if (val & XRXMAC_STAT_MSK_RXOCTET_CNT_EXP)
  2320. mp->rx_octets += RXMAC_BT_CNT_COUNT;
  2321. if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
  2322. mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
  2323. if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
  2324. mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
  2325. if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
  2326. mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
  2327. if (val & XRXMAC_STATUS_RXUFLOW)
  2328. mp->rx_underflows++;
  2329. if (val & XRXMAC_STATUS_RXOFLOW)
  2330. mp->rx_overflows++;
  2331. val = nr64_mac(XMAC_FC_STAT);
  2332. if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
  2333. mp->pause_off_state++;
  2334. if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
  2335. mp->pause_on_state++;
  2336. if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
  2337. mp->pause_received++;
  2338. }
  2339. static void niu_bmac_interrupt(struct niu *np)
  2340. {
  2341. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  2342. u64 val;
  2343. val = nr64_mac(BTXMAC_STATUS);
  2344. if (val & BTXMAC_STATUS_UNDERRUN)
  2345. mp->tx_underflow_errors++;
  2346. if (val & BTXMAC_STATUS_MAX_PKT_ERR)
  2347. mp->tx_max_pkt_size_errors++;
  2348. if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
  2349. mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
  2350. if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
  2351. mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
  2352. val = nr64_mac(BRXMAC_STATUS);
  2353. if (val & BRXMAC_STATUS_OVERFLOW)
  2354. mp->rx_overflows++;
  2355. if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
  2356. mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
  2357. if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
  2358. mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  2359. if (val & BRXMAC_STATUS_CRC_ERR_EXP)
  2360. mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  2361. if (val & BRXMAC_STATUS_LEN_ERR_EXP)
  2362. mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
  2363. val = nr64_mac(BMAC_CTRL_STATUS);
  2364. if (val & BMAC_CTRL_STATUS_NOPAUSE)
  2365. mp->pause_off_state++;
  2366. if (val & BMAC_CTRL_STATUS_PAUSE)
  2367. mp->pause_on_state++;
  2368. if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
  2369. mp->pause_received++;
  2370. }
  2371. static int niu_mac_interrupt(struct niu *np)
  2372. {
  2373. if (np->flags & NIU_FLAGS_XMAC)
  2374. niu_xmac_interrupt(np);
  2375. else
  2376. niu_bmac_interrupt(np);
  2377. return 0;
  2378. }
  2379. static void niu_log_device_error(struct niu *np, u64 stat)
  2380. {
  2381. dev_err(np->device, PFX "%s: Core device errors ( ",
  2382. np->dev->name);
  2383. if (stat & SYS_ERR_MASK_META2)
  2384. printk("META2 ");
  2385. if (stat & SYS_ERR_MASK_META1)
  2386. printk("META1 ");
  2387. if (stat & SYS_ERR_MASK_PEU)
  2388. printk("PEU ");
  2389. if (stat & SYS_ERR_MASK_TXC)
  2390. printk("TXC ");
  2391. if (stat & SYS_ERR_MASK_RDMC)
  2392. printk("RDMC ");
  2393. if (stat & SYS_ERR_MASK_TDMC)
  2394. printk("TDMC ");
  2395. if (stat & SYS_ERR_MASK_ZCP)
  2396. printk("ZCP ");
  2397. if (stat & SYS_ERR_MASK_FFLP)
  2398. printk("FFLP ");
  2399. if (stat & SYS_ERR_MASK_IPP)
  2400. printk("IPP ");
  2401. if (stat & SYS_ERR_MASK_MAC)
  2402. printk("MAC ");
  2403. if (stat & SYS_ERR_MASK_SMX)
  2404. printk("SMX ");
  2405. printk(")\n");
  2406. }
  2407. static int niu_device_error(struct niu *np)
  2408. {
  2409. u64 stat = nr64(SYS_ERR_STAT);
  2410. dev_err(np->device, PFX "%s: Core device error, stat[%llx]\n",
  2411. np->dev->name, (unsigned long long) stat);
  2412. niu_log_device_error(np, stat);
  2413. return -ENODEV;
  2414. }
  2415. static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
  2416. u64 v0, u64 v1, u64 v2)
  2417. {
  2418. int i, err = 0;
  2419. lp->v0 = v0;
  2420. lp->v1 = v1;
  2421. lp->v2 = v2;
  2422. if (v1 & 0x00000000ffffffffULL) {
  2423. u32 rx_vec = (v1 & 0xffffffff);
  2424. for (i = 0; i < np->num_rx_rings; i++) {
  2425. struct rx_ring_info *rp = &np->rx_rings[i];
  2426. if (rx_vec & (1 << rp->rx_channel)) {
  2427. int r = niu_rx_error(np, rp);
  2428. if (r) {
  2429. err = r;
  2430. } else {
  2431. if (!v0)
  2432. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  2433. RX_DMA_CTL_STAT_MEX);
  2434. }
  2435. }
  2436. }
  2437. }
  2438. if (v1 & 0x7fffffff00000000ULL) {
  2439. u32 tx_vec = (v1 >> 32) & 0x7fffffff;
  2440. for (i = 0; i < np->num_tx_rings; i++) {
  2441. struct tx_ring_info *rp = &np->tx_rings[i];
  2442. if (tx_vec & (1 << rp->tx_channel)) {
  2443. int r = niu_tx_error(np, rp);
  2444. if (r)
  2445. err = r;
  2446. }
  2447. }
  2448. }
  2449. if ((v0 | v1) & 0x8000000000000000ULL) {
  2450. int r = niu_mif_interrupt(np);
  2451. if (r)
  2452. err = r;
  2453. }
  2454. if (v2) {
  2455. if (v2 & 0x01ef) {
  2456. int r = niu_mac_interrupt(np);
  2457. if (r)
  2458. err = r;
  2459. }
  2460. if (v2 & 0x0210) {
  2461. int r = niu_device_error(np);
  2462. if (r)
  2463. err = r;
  2464. }
  2465. }
  2466. if (err)
  2467. niu_enable_interrupts(np, 0);
  2468. return err;
  2469. }
  2470. static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
  2471. int ldn)
  2472. {
  2473. struct rxdma_mailbox *mbox = rp->mbox;
  2474. u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  2475. stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
  2476. RX_DMA_CTL_STAT_RCRTO);
  2477. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
  2478. niudbg(INTR, "%s: rxchan_intr stat[%llx]\n",
  2479. np->dev->name, (unsigned long long) stat);
  2480. }
  2481. static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
  2482. int ldn)
  2483. {
  2484. rp->tx_cs = nr64(TX_CS(rp->tx_channel));
  2485. niudbg(INTR, "%s: txchan_intr cs[%llx]\n",
  2486. np->dev->name, (unsigned long long) rp->tx_cs);
  2487. }
  2488. static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
  2489. {
  2490. struct niu_parent *parent = np->parent;
  2491. u32 rx_vec, tx_vec;
  2492. int i;
  2493. tx_vec = (v0 >> 32);
  2494. rx_vec = (v0 & 0xffffffff);
  2495. for (i = 0; i < np->num_rx_rings; i++) {
  2496. struct rx_ring_info *rp = &np->rx_rings[i];
  2497. int ldn = LDN_RXDMA(rp->rx_channel);
  2498. if (parent->ldg_map[ldn] != ldg)
  2499. continue;
  2500. nw64(LD_IM0(ldn), LD_IM0_MASK);
  2501. if (rx_vec & (1 << rp->rx_channel))
  2502. niu_rxchan_intr(np, rp, ldn);
  2503. }
  2504. for (i = 0; i < np->num_tx_rings; i++) {
  2505. struct tx_ring_info *rp = &np->tx_rings[i];
  2506. int ldn = LDN_TXDMA(rp->tx_channel);
  2507. if (parent->ldg_map[ldn] != ldg)
  2508. continue;
  2509. nw64(LD_IM0(ldn), LD_IM0_MASK);
  2510. if (tx_vec & (1 << rp->tx_channel))
  2511. niu_txchan_intr(np, rp, ldn);
  2512. }
  2513. }
  2514. static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
  2515. u64 v0, u64 v1, u64 v2)
  2516. {
  2517. if (likely(netif_rx_schedule_prep(np->dev, &lp->napi))) {
  2518. lp->v0 = v0;
  2519. lp->v1 = v1;
  2520. lp->v2 = v2;
  2521. __niu_fastpath_interrupt(np, lp->ldg_num, v0);
  2522. __netif_rx_schedule(np->dev, &lp->napi);
  2523. }
  2524. }
  2525. static irqreturn_t niu_interrupt(int irq, void *dev_id)
  2526. {
  2527. struct niu_ldg *lp = dev_id;
  2528. struct niu *np = lp->np;
  2529. int ldg = lp->ldg_num;
  2530. unsigned long flags;
  2531. u64 v0, v1, v2;
  2532. if (netif_msg_intr(np))
  2533. printk(KERN_DEBUG PFX "niu_interrupt() ldg[%p](%d) ",
  2534. lp, ldg);
  2535. spin_lock_irqsave(&np->lock, flags);
  2536. v0 = nr64(LDSV0(ldg));
  2537. v1 = nr64(LDSV1(ldg));
  2538. v2 = nr64(LDSV2(ldg));
  2539. if (netif_msg_intr(np))
  2540. printk("v0[%llx] v1[%llx] v2[%llx]\n",
  2541. (unsigned long long) v0,
  2542. (unsigned long long) v1,
  2543. (unsigned long long) v2);
  2544. if (unlikely(!v0 && !v1 && !v2)) {
  2545. spin_unlock_irqrestore(&np->lock, flags);
  2546. return IRQ_NONE;
  2547. }
  2548. if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
  2549. int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
  2550. if (err)
  2551. goto out;
  2552. }
  2553. if (likely(v0 & ~((u64)1 << LDN_MIF)))
  2554. niu_schedule_napi(np, lp, v0, v1, v2);
  2555. else
  2556. niu_ldg_rearm(np, lp, 1);
  2557. out:
  2558. spin_unlock_irqrestore(&np->lock, flags);
  2559. return IRQ_HANDLED;
  2560. }
  2561. static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
  2562. {
  2563. if (rp->mbox) {
  2564. np->ops->free_coherent(np->device,
  2565. sizeof(struct rxdma_mailbox),
  2566. rp->mbox, rp->mbox_dma);
  2567. rp->mbox = NULL;
  2568. }
  2569. if (rp->rcr) {
  2570. np->ops->free_coherent(np->device,
  2571. MAX_RCR_RING_SIZE * sizeof(__le64),
  2572. rp->rcr, rp->rcr_dma);
  2573. rp->rcr = NULL;
  2574. rp->rcr_table_size = 0;
  2575. rp->rcr_index = 0;
  2576. }
  2577. if (rp->rbr) {
  2578. niu_rbr_free(np, rp);
  2579. np->ops->free_coherent(np->device,
  2580. MAX_RBR_RING_SIZE * sizeof(__le32),
  2581. rp->rbr, rp->rbr_dma);
  2582. rp->rbr = NULL;
  2583. rp->rbr_table_size = 0;
  2584. rp->rbr_index = 0;
  2585. }
  2586. kfree(rp->rxhash);
  2587. rp->rxhash = NULL;
  2588. }
  2589. static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
  2590. {
  2591. if (rp->mbox) {
  2592. np->ops->free_coherent(np->device,
  2593. sizeof(struct txdma_mailbox),
  2594. rp->mbox, rp->mbox_dma);
  2595. rp->mbox = NULL;
  2596. }
  2597. if (rp->descr) {
  2598. int i;
  2599. for (i = 0; i < MAX_TX_RING_SIZE; i++) {
  2600. if (rp->tx_buffs[i].skb)
  2601. (void) release_tx_packet(np, rp, i);
  2602. }
  2603. np->ops->free_coherent(np->device,
  2604. MAX_TX_RING_SIZE * sizeof(__le64),
  2605. rp->descr, rp->descr_dma);
  2606. rp->descr = NULL;
  2607. rp->pending = 0;
  2608. rp->prod = 0;
  2609. rp->cons = 0;
  2610. rp->wrap_bit = 0;
  2611. }
  2612. }
  2613. static void niu_free_channels(struct niu *np)
  2614. {
  2615. int i;
  2616. if (np->rx_rings) {
  2617. for (i = 0; i < np->num_rx_rings; i++) {
  2618. struct rx_ring_info *rp = &np->rx_rings[i];
  2619. niu_free_rx_ring_info(np, rp);
  2620. }
  2621. kfree(np->rx_rings);
  2622. np->rx_rings = NULL;
  2623. np->num_rx_rings = 0;
  2624. }
  2625. if (np->tx_rings) {
  2626. for (i = 0; i < np->num_tx_rings; i++) {
  2627. struct tx_ring_info *rp = &np->tx_rings[i];
  2628. niu_free_tx_ring_info(np, rp);
  2629. }
  2630. kfree(np->tx_rings);
  2631. np->tx_rings = NULL;
  2632. np->num_tx_rings = 0;
  2633. }
  2634. }
  2635. static int niu_alloc_rx_ring_info(struct niu *np,
  2636. struct rx_ring_info *rp)
  2637. {
  2638. BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
  2639. rp->rxhash = kzalloc(MAX_RBR_RING_SIZE * sizeof(struct page *),
  2640. GFP_KERNEL);
  2641. if (!rp->rxhash)
  2642. return -ENOMEM;
  2643. rp->mbox = np->ops->alloc_coherent(np->device,
  2644. sizeof(struct rxdma_mailbox),
  2645. &rp->mbox_dma, GFP_KERNEL);
  2646. if (!rp->mbox)
  2647. return -ENOMEM;
  2648. if ((unsigned long)rp->mbox & (64UL - 1)) {
  2649. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  2650. "RXDMA mailbox %p\n", np->dev->name, rp->mbox);
  2651. return -EINVAL;
  2652. }
  2653. rp->rcr = np->ops->alloc_coherent(np->device,
  2654. MAX_RCR_RING_SIZE * sizeof(__le64),
  2655. &rp->rcr_dma, GFP_KERNEL);
  2656. if (!rp->rcr)
  2657. return -ENOMEM;
  2658. if ((unsigned long)rp->rcr & (64UL - 1)) {
  2659. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  2660. "RXDMA RCR table %p\n", np->dev->name, rp->rcr);
  2661. return -EINVAL;
  2662. }
  2663. rp->rcr_table_size = MAX_RCR_RING_SIZE;
  2664. rp->rcr_index = 0;
  2665. rp->rbr = np->ops->alloc_coherent(np->device,
  2666. MAX_RBR_RING_SIZE * sizeof(__le32),
  2667. &rp->rbr_dma, GFP_KERNEL);
  2668. if (!rp->rbr)
  2669. return -ENOMEM;
  2670. if ((unsigned long)rp->rbr & (64UL - 1)) {
  2671. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  2672. "RXDMA RBR table %p\n", np->dev->name, rp->rbr);
  2673. return -EINVAL;
  2674. }
  2675. rp->rbr_table_size = MAX_RBR_RING_SIZE;
  2676. rp->rbr_index = 0;
  2677. rp->rbr_pending = 0;
  2678. return 0;
  2679. }
  2680. static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
  2681. {
  2682. int mtu = np->dev->mtu;
  2683. /* These values are recommended by the HW designers for fair
  2684. * utilization of DRR amongst the rings.
  2685. */
  2686. rp->max_burst = mtu + 32;
  2687. if (rp->max_burst > 4096)
  2688. rp->max_burst = 4096;
  2689. }
  2690. static int niu_alloc_tx_ring_info(struct niu *np,
  2691. struct tx_ring_info *rp)
  2692. {
  2693. BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
  2694. rp->mbox = np->ops->alloc_coherent(np->device,
  2695. sizeof(struct txdma_mailbox),
  2696. &rp->mbox_dma, GFP_KERNEL);
  2697. if (!rp->mbox)
  2698. return -ENOMEM;
  2699. if ((unsigned long)rp->mbox & (64UL - 1)) {
  2700. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  2701. "TXDMA mailbox %p\n", np->dev->name, rp->mbox);
  2702. return -EINVAL;
  2703. }
  2704. rp->descr = np->ops->alloc_coherent(np->device,
  2705. MAX_TX_RING_SIZE * sizeof(__le64),
  2706. &rp->descr_dma, GFP_KERNEL);
  2707. if (!rp->descr)
  2708. return -ENOMEM;
  2709. if ((unsigned long)rp->descr & (64UL - 1)) {
  2710. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  2711. "TXDMA descr table %p\n", np->dev->name, rp->descr);
  2712. return -EINVAL;
  2713. }
  2714. rp->pending = MAX_TX_RING_SIZE;
  2715. rp->prod = 0;
  2716. rp->cons = 0;
  2717. rp->wrap_bit = 0;
  2718. /* XXX make these configurable... XXX */
  2719. rp->mark_freq = rp->pending / 4;
  2720. niu_set_max_burst(np, rp);
  2721. return 0;
  2722. }
  2723. static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
  2724. {
  2725. u16 bss;
  2726. bss = min(PAGE_SHIFT, 15);
  2727. rp->rbr_block_size = 1 << bss;
  2728. rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
  2729. rp->rbr_sizes[0] = 256;
  2730. rp->rbr_sizes[1] = 1024;
  2731. if (np->dev->mtu > ETH_DATA_LEN) {
  2732. switch (PAGE_SIZE) {
  2733. case 4 * 1024:
  2734. rp->rbr_sizes[2] = 4096;
  2735. break;
  2736. default:
  2737. rp->rbr_sizes[2] = 8192;
  2738. break;
  2739. }
  2740. } else {
  2741. rp->rbr_sizes[2] = 2048;
  2742. }
  2743. rp->rbr_sizes[3] = rp->rbr_block_size;
  2744. }
  2745. static int niu_alloc_channels(struct niu *np)
  2746. {
  2747. struct niu_parent *parent = np->parent;
  2748. int first_rx_channel, first_tx_channel;
  2749. int i, port, err;
  2750. port = np->port;
  2751. first_rx_channel = first_tx_channel = 0;
  2752. for (i = 0; i < port; i++) {
  2753. first_rx_channel += parent->rxchan_per_port[i];
  2754. first_tx_channel += parent->txchan_per_port[i];
  2755. }
  2756. np->num_rx_rings = parent->rxchan_per_port[port];
  2757. np->num_tx_rings = parent->txchan_per_port[port];
  2758. np->rx_rings = kzalloc(np->num_rx_rings * sizeof(struct rx_ring_info),
  2759. GFP_KERNEL);
  2760. err = -ENOMEM;
  2761. if (!np->rx_rings)
  2762. goto out_err;
  2763. for (i = 0; i < np->num_rx_rings; i++) {
  2764. struct rx_ring_info *rp = &np->rx_rings[i];
  2765. rp->np = np;
  2766. rp->rx_channel = first_rx_channel + i;
  2767. err = niu_alloc_rx_ring_info(np, rp);
  2768. if (err)
  2769. goto out_err;
  2770. niu_size_rbr(np, rp);
  2771. /* XXX better defaults, configurable, etc... XXX */
  2772. rp->nonsyn_window = 64;
  2773. rp->nonsyn_threshold = rp->rcr_table_size - 64;
  2774. rp->syn_window = 64;
  2775. rp->syn_threshold = rp->rcr_table_size - 64;
  2776. rp->rcr_pkt_threshold = 16;
  2777. rp->rcr_timeout = 8;
  2778. rp->rbr_kick_thresh = RBR_REFILL_MIN;
  2779. if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
  2780. rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
  2781. err = niu_rbr_fill(np, rp, GFP_KERNEL);
  2782. if (err)
  2783. return err;
  2784. }
  2785. np->tx_rings = kzalloc(np->num_tx_rings * sizeof(struct tx_ring_info),
  2786. GFP_KERNEL);
  2787. err = -ENOMEM;
  2788. if (!np->tx_rings)
  2789. goto out_err;
  2790. for (i = 0; i < np->num_tx_rings; i++) {
  2791. struct tx_ring_info *rp = &np->tx_rings[i];
  2792. rp->np = np;
  2793. rp->tx_channel = first_tx_channel + i;
  2794. err = niu_alloc_tx_ring_info(np, rp);
  2795. if (err)
  2796. goto out_err;
  2797. }
  2798. return 0;
  2799. out_err:
  2800. niu_free_channels(np);
  2801. return err;
  2802. }
  2803. static int niu_tx_cs_sng_poll(struct niu *np, int channel)
  2804. {
  2805. int limit = 1000;
  2806. while (--limit > 0) {
  2807. u64 val = nr64(TX_CS(channel));
  2808. if (val & TX_CS_SNG_STATE)
  2809. return 0;
  2810. }
  2811. return -ENODEV;
  2812. }
  2813. static int niu_tx_channel_stop(struct niu *np, int channel)
  2814. {
  2815. u64 val = nr64(TX_CS(channel));
  2816. val |= TX_CS_STOP_N_GO;
  2817. nw64(TX_CS(channel), val);
  2818. return niu_tx_cs_sng_poll(np, channel);
  2819. }
  2820. static int niu_tx_cs_reset_poll(struct niu *np, int channel)
  2821. {
  2822. int limit = 1000;
  2823. while (--limit > 0) {
  2824. u64 val = nr64(TX_CS(channel));
  2825. if (!(val & TX_CS_RST))
  2826. return 0;
  2827. }
  2828. return -ENODEV;
  2829. }
  2830. static int niu_tx_channel_reset(struct niu *np, int channel)
  2831. {
  2832. u64 val = nr64(TX_CS(channel));
  2833. int err;
  2834. val |= TX_CS_RST;
  2835. nw64(TX_CS(channel), val);
  2836. err = niu_tx_cs_reset_poll(np, channel);
  2837. if (!err)
  2838. nw64(TX_RING_KICK(channel), 0);
  2839. return err;
  2840. }
  2841. static int niu_tx_channel_lpage_init(struct niu *np, int channel)
  2842. {
  2843. u64 val;
  2844. nw64(TX_LOG_MASK1(channel), 0);
  2845. nw64(TX_LOG_VAL1(channel), 0);
  2846. nw64(TX_LOG_MASK2(channel), 0);
  2847. nw64(TX_LOG_VAL2(channel), 0);
  2848. nw64(TX_LOG_PAGE_RELO1(channel), 0);
  2849. nw64(TX_LOG_PAGE_RELO2(channel), 0);
  2850. nw64(TX_LOG_PAGE_HDL(channel), 0);
  2851. val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
  2852. val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
  2853. nw64(TX_LOG_PAGE_VLD(channel), val);
  2854. /* XXX TXDMA 32bit mode? XXX */
  2855. return 0;
  2856. }
  2857. static void niu_txc_enable_port(struct niu *np, int on)
  2858. {
  2859. unsigned long flags;
  2860. u64 val, mask;
  2861. niu_lock_parent(np, flags);
  2862. val = nr64(TXC_CONTROL);
  2863. mask = (u64)1 << np->port;
  2864. if (on) {
  2865. val |= TXC_CONTROL_ENABLE | mask;
  2866. } else {
  2867. val &= ~mask;
  2868. if ((val & ~TXC_CONTROL_ENABLE) == 0)
  2869. val &= ~TXC_CONTROL_ENABLE;
  2870. }
  2871. nw64(TXC_CONTROL, val);
  2872. niu_unlock_parent(np, flags);
  2873. }
  2874. static void niu_txc_set_imask(struct niu *np, u64 imask)
  2875. {
  2876. unsigned long flags;
  2877. u64 val;
  2878. niu_lock_parent(np, flags);
  2879. val = nr64(TXC_INT_MASK);
  2880. val &= ~TXC_INT_MASK_VAL(np->port);
  2881. val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
  2882. niu_unlock_parent(np, flags);
  2883. }
  2884. static void niu_txc_port_dma_enable(struct niu *np, int on)
  2885. {
  2886. u64 val = 0;
  2887. if (on) {
  2888. int i;
  2889. for (i = 0; i < np->num_tx_rings; i++)
  2890. val |= (1 << np->tx_rings[i].tx_channel);
  2891. }
  2892. nw64(TXC_PORT_DMA(np->port), val);
  2893. }
  2894. static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  2895. {
  2896. int err, channel = rp->tx_channel;
  2897. u64 val, ring_len;
  2898. err = niu_tx_channel_stop(np, channel);
  2899. if (err)
  2900. return err;
  2901. err = niu_tx_channel_reset(np, channel);
  2902. if (err)
  2903. return err;
  2904. err = niu_tx_channel_lpage_init(np, channel);
  2905. if (err)
  2906. return err;
  2907. nw64(TXC_DMA_MAX(channel), rp->max_burst);
  2908. nw64(TX_ENT_MSK(channel), 0);
  2909. if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
  2910. TX_RNG_CFIG_STADDR)) {
  2911. dev_err(np->device, PFX "%s: TX ring channel %d "
  2912. "DMA addr (%llx) is not aligned.\n",
  2913. np->dev->name, channel,
  2914. (unsigned long long) rp->descr_dma);
  2915. return -EINVAL;
  2916. }
  2917. /* The length field in TX_RNG_CFIG is measured in 64-byte
  2918. * blocks. rp->pending is the number of TX descriptors in
  2919. * our ring, 8 bytes each, thus we divide by 8 bytes more
  2920. * to get the proper value the chip wants.
  2921. */
  2922. ring_len = (rp->pending / 8);
  2923. val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
  2924. rp->descr_dma);
  2925. nw64(TX_RNG_CFIG(channel), val);
  2926. if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
  2927. ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
  2928. dev_err(np->device, PFX "%s: TX ring channel %d "
  2929. "MBOX addr (%llx) is has illegal bits.\n",
  2930. np->dev->name, channel,
  2931. (unsigned long long) rp->mbox_dma);
  2932. return -EINVAL;
  2933. }
  2934. nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
  2935. nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
  2936. nw64(TX_CS(channel), 0);
  2937. rp->last_pkt_cnt = 0;
  2938. return 0;
  2939. }
  2940. static void niu_init_rdc_groups(struct niu *np)
  2941. {
  2942. struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
  2943. int i, first_table_num = tp->first_table_num;
  2944. for (i = 0; i < tp->num_tables; i++) {
  2945. struct rdc_table *tbl = &tp->tables[i];
  2946. int this_table = first_table_num + i;
  2947. int slot;
  2948. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
  2949. nw64(RDC_TBL(this_table, slot),
  2950. tbl->rxdma_channel[slot]);
  2951. }
  2952. nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
  2953. }
  2954. static void niu_init_drr_weight(struct niu *np)
  2955. {
  2956. int type = phy_decode(np->parent->port_phy, np->port);
  2957. u64 val;
  2958. switch (type) {
  2959. case PORT_TYPE_10G:
  2960. val = PT_DRR_WEIGHT_DEFAULT_10G;
  2961. break;
  2962. case PORT_TYPE_1G:
  2963. default:
  2964. val = PT_DRR_WEIGHT_DEFAULT_1G;
  2965. break;
  2966. }
  2967. nw64(PT_DRR_WT(np->port), val);
  2968. }
  2969. static int niu_init_hostinfo(struct niu *np)
  2970. {
  2971. struct niu_parent *parent = np->parent;
  2972. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  2973. int i, err, num_alt = niu_num_alt_addr(np);
  2974. int first_rdc_table = tp->first_table_num;
  2975. err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  2976. if (err)
  2977. return err;
  2978. err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  2979. if (err)
  2980. return err;
  2981. for (i = 0; i < num_alt; i++) {
  2982. err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
  2983. if (err)
  2984. return err;
  2985. }
  2986. return 0;
  2987. }
  2988. static int niu_rx_channel_reset(struct niu *np, int channel)
  2989. {
  2990. return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
  2991. RXDMA_CFIG1_RST, 1000, 10,
  2992. "RXDMA_CFIG1");
  2993. }
  2994. static int niu_rx_channel_lpage_init(struct niu *np, int channel)
  2995. {
  2996. u64 val;
  2997. nw64(RX_LOG_MASK1(channel), 0);
  2998. nw64(RX_LOG_VAL1(channel), 0);
  2999. nw64(RX_LOG_MASK2(channel), 0);
  3000. nw64(RX_LOG_VAL2(channel), 0);
  3001. nw64(RX_LOG_PAGE_RELO1(channel), 0);
  3002. nw64(RX_LOG_PAGE_RELO2(channel), 0);
  3003. nw64(RX_LOG_PAGE_HDL(channel), 0);
  3004. val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
  3005. val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
  3006. nw64(RX_LOG_PAGE_VLD(channel), val);
  3007. return 0;
  3008. }
  3009. static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
  3010. {
  3011. u64 val;
  3012. val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
  3013. ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
  3014. ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
  3015. ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
  3016. nw64(RDC_RED_PARA(rp->rx_channel), val);
  3017. }
  3018. static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
  3019. {
  3020. u64 val = 0;
  3021. switch (rp->rbr_block_size) {
  3022. case 4 * 1024:
  3023. val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3024. break;
  3025. case 8 * 1024:
  3026. val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3027. break;
  3028. case 16 * 1024:
  3029. val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3030. break;
  3031. case 32 * 1024:
  3032. val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3033. break;
  3034. default:
  3035. return -EINVAL;
  3036. }
  3037. val |= RBR_CFIG_B_VLD2;
  3038. switch (rp->rbr_sizes[2]) {
  3039. case 2 * 1024:
  3040. val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3041. break;
  3042. case 4 * 1024:
  3043. val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3044. break;
  3045. case 8 * 1024:
  3046. val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3047. break;
  3048. case 16 * 1024:
  3049. val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3050. break;
  3051. default:
  3052. return -EINVAL;
  3053. }
  3054. val |= RBR_CFIG_B_VLD1;
  3055. switch (rp->rbr_sizes[1]) {
  3056. case 1 * 1024:
  3057. val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3058. break;
  3059. case 2 * 1024:
  3060. val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3061. break;
  3062. case 4 * 1024:
  3063. val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3064. break;
  3065. case 8 * 1024:
  3066. val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3067. break;
  3068. default:
  3069. return -EINVAL;
  3070. }
  3071. val |= RBR_CFIG_B_VLD0;
  3072. switch (rp->rbr_sizes[0]) {
  3073. case 256:
  3074. val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
  3075. break;
  3076. case 512:
  3077. val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
  3078. break;
  3079. case 1 * 1024:
  3080. val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
  3081. break;
  3082. case 2 * 1024:
  3083. val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
  3084. break;
  3085. default:
  3086. return -EINVAL;
  3087. }
  3088. *ret = val;
  3089. return 0;
  3090. }
  3091. static int niu_enable_rx_channel(struct niu *np, int channel, int on)
  3092. {
  3093. u64 val = nr64(RXDMA_CFIG1(channel));
  3094. int limit;
  3095. if (on)
  3096. val |= RXDMA_CFIG1_EN;
  3097. else
  3098. val &= ~RXDMA_CFIG1_EN;
  3099. nw64(RXDMA_CFIG1(channel), val);
  3100. limit = 1000;
  3101. while (--limit > 0) {
  3102. if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
  3103. break;
  3104. udelay(10);
  3105. }
  3106. if (limit <= 0)
  3107. return -ENODEV;
  3108. return 0;
  3109. }
  3110. static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  3111. {
  3112. int err, channel = rp->rx_channel;
  3113. u64 val;
  3114. err = niu_rx_channel_reset(np, channel);
  3115. if (err)
  3116. return err;
  3117. err = niu_rx_channel_lpage_init(np, channel);
  3118. if (err)
  3119. return err;
  3120. niu_rx_channel_wred_init(np, rp);
  3121. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
  3122. nw64(RX_DMA_CTL_STAT(channel),
  3123. (RX_DMA_CTL_STAT_MEX |
  3124. RX_DMA_CTL_STAT_RCRTHRES |
  3125. RX_DMA_CTL_STAT_RCRTO |
  3126. RX_DMA_CTL_STAT_RBR_EMPTY));
  3127. nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
  3128. nw64(RXDMA_CFIG2(channel), (rp->mbox_dma & 0x00000000ffffffc0));
  3129. nw64(RBR_CFIG_A(channel),
  3130. ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
  3131. (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
  3132. err = niu_compute_rbr_cfig_b(rp, &val);
  3133. if (err)
  3134. return err;
  3135. nw64(RBR_CFIG_B(channel), val);
  3136. nw64(RCRCFIG_A(channel),
  3137. ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
  3138. (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
  3139. nw64(RCRCFIG_B(channel),
  3140. ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
  3141. RCRCFIG_B_ENTOUT |
  3142. ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
  3143. err = niu_enable_rx_channel(np, channel, 1);
  3144. if (err)
  3145. return err;
  3146. nw64(RBR_KICK(channel), rp->rbr_index);
  3147. val = nr64(RX_DMA_CTL_STAT(channel));
  3148. val |= RX_DMA_CTL_STAT_RBR_EMPTY;
  3149. nw64(RX_DMA_CTL_STAT(channel), val);
  3150. return 0;
  3151. }
  3152. static int niu_init_rx_channels(struct niu *np)
  3153. {
  3154. unsigned long flags;
  3155. u64 seed = jiffies_64;
  3156. int err, i;
  3157. niu_lock_parent(np, flags);
  3158. nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
  3159. nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
  3160. niu_unlock_parent(np, flags);
  3161. /* XXX RXDMA 32bit mode? XXX */
  3162. niu_init_rdc_groups(np);
  3163. niu_init_drr_weight(np);
  3164. err = niu_init_hostinfo(np);
  3165. if (err)
  3166. return err;
  3167. for (i = 0; i < np->num_rx_rings; i++) {
  3168. struct rx_ring_info *rp = &np->rx_rings[i];
  3169. err = niu_init_one_rx_channel(np, rp);
  3170. if (err)
  3171. return err;
  3172. }
  3173. return 0;
  3174. }
  3175. static int niu_set_ip_frag_rule(struct niu *np)
  3176. {
  3177. struct niu_parent *parent = np->parent;
  3178. struct niu_classifier *cp = &np->clas;
  3179. struct niu_tcam_entry *tp;
  3180. int index, err;
  3181. /* XXX fix this allocation scheme XXX */
  3182. index = cp->tcam_index;
  3183. tp = &parent->tcam[index];
  3184. /* Note that the noport bit is the same in both ipv4 and
  3185. * ipv6 format TCAM entries.
  3186. */
  3187. memset(tp, 0, sizeof(*tp));
  3188. tp->key[1] = TCAM_V4KEY1_NOPORT;
  3189. tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
  3190. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  3191. ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
  3192. err = tcam_write(np, index, tp->key, tp->key_mask);
  3193. if (err)
  3194. return err;
  3195. err = tcam_assoc_write(np, index, tp->assoc_data);
  3196. if (err)
  3197. return err;
  3198. return 0;
  3199. }
  3200. static int niu_init_classifier_hw(struct niu *np)
  3201. {
  3202. struct niu_parent *parent = np->parent;
  3203. struct niu_classifier *cp = &np->clas;
  3204. int i, err;
  3205. nw64(H1POLY, cp->h1_init);
  3206. nw64(H2POLY, cp->h2_init);
  3207. err = niu_init_hostinfo(np);
  3208. if (err)
  3209. return err;
  3210. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
  3211. struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
  3212. vlan_tbl_write(np, i, np->port,
  3213. vp->vlan_pref, vp->rdc_num);
  3214. }
  3215. for (i = 0; i < cp->num_alt_mac_mappings; i++) {
  3216. struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
  3217. err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
  3218. ap->rdc_num, ap->mac_pref);
  3219. if (err)
  3220. return err;
  3221. }
  3222. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  3223. int index = i - CLASS_CODE_USER_PROG1;
  3224. err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
  3225. if (err)
  3226. return err;
  3227. err = niu_set_flow_key(np, i, parent->flow_key[index]);
  3228. if (err)
  3229. return err;
  3230. }
  3231. err = niu_set_ip_frag_rule(np);
  3232. if (err)
  3233. return err;
  3234. tcam_enable(np, 1);
  3235. return 0;
  3236. }
  3237. static int niu_zcp_write(struct niu *np, int index, u64 *data)
  3238. {
  3239. nw64(ZCP_RAM_DATA0, data[0]);
  3240. nw64(ZCP_RAM_DATA1, data[1]);
  3241. nw64(ZCP_RAM_DATA2, data[2]);
  3242. nw64(ZCP_RAM_DATA3, data[3]);
  3243. nw64(ZCP_RAM_DATA4, data[4]);
  3244. nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
  3245. nw64(ZCP_RAM_ACC,
  3246. (ZCP_RAM_ACC_WRITE |
  3247. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  3248. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  3249. return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  3250. 1000, 100);
  3251. }
  3252. static int niu_zcp_read(struct niu *np, int index, u64 *data)
  3253. {
  3254. int err;
  3255. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  3256. 1000, 100);
  3257. if (err) {
  3258. dev_err(np->device, PFX "%s: ZCP read busy won't clear, "
  3259. "ZCP_RAM_ACC[%llx]\n", np->dev->name,
  3260. (unsigned long long) nr64(ZCP_RAM_ACC));
  3261. return err;
  3262. }
  3263. nw64(ZCP_RAM_ACC,
  3264. (ZCP_RAM_ACC_READ |
  3265. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  3266. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  3267. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  3268. 1000, 100);
  3269. if (err) {
  3270. dev_err(np->device, PFX "%s: ZCP read busy2 won't clear, "
  3271. "ZCP_RAM_ACC[%llx]\n", np->dev->name,
  3272. (unsigned long long) nr64(ZCP_RAM_ACC));
  3273. return err;
  3274. }
  3275. data[0] = nr64(ZCP_RAM_DATA0);
  3276. data[1] = nr64(ZCP_RAM_DATA1);
  3277. data[2] = nr64(ZCP_RAM_DATA2);
  3278. data[3] = nr64(ZCP_RAM_DATA3);
  3279. data[4] = nr64(ZCP_RAM_DATA4);
  3280. return 0;
  3281. }
  3282. static void niu_zcp_cfifo_reset(struct niu *np)
  3283. {
  3284. u64 val = nr64(RESET_CFIFO);
  3285. val |= RESET_CFIFO_RST(np->port);
  3286. nw64(RESET_CFIFO, val);
  3287. udelay(10);
  3288. val &= ~RESET_CFIFO_RST(np->port);
  3289. nw64(RESET_CFIFO, val);
  3290. }
  3291. static int niu_init_zcp(struct niu *np)
  3292. {
  3293. u64 data[5], rbuf[5];
  3294. int i, max, err;
  3295. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  3296. if (np->port == 0 || np->port == 1)
  3297. max = ATLAS_P0_P1_CFIFO_ENTRIES;
  3298. else
  3299. max = ATLAS_P2_P3_CFIFO_ENTRIES;
  3300. } else
  3301. max = NIU_CFIFO_ENTRIES;
  3302. data[0] = 0;
  3303. data[1] = 0;
  3304. data[2] = 0;
  3305. data[3] = 0;
  3306. data[4] = 0;
  3307. for (i = 0; i < max; i++) {
  3308. err = niu_zcp_write(np, i, data);
  3309. if (err)
  3310. return err;
  3311. err = niu_zcp_read(np, i, rbuf);
  3312. if (err)
  3313. return err;
  3314. }
  3315. niu_zcp_cfifo_reset(np);
  3316. nw64(CFIFO_ECC(np->port), 0);
  3317. nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
  3318. (void) nr64(ZCP_INT_STAT);
  3319. nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
  3320. return 0;
  3321. }
  3322. static void niu_ipp_write(struct niu *np, int index, u64 *data)
  3323. {
  3324. u64 val = nr64_ipp(IPP_CFIG);
  3325. nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
  3326. nw64_ipp(IPP_DFIFO_WR_PTR, index);
  3327. nw64_ipp(IPP_DFIFO_WR0, data[0]);
  3328. nw64_ipp(IPP_DFIFO_WR1, data[1]);
  3329. nw64_ipp(IPP_DFIFO_WR2, data[2]);
  3330. nw64_ipp(IPP_DFIFO_WR3, data[3]);
  3331. nw64_ipp(IPP_DFIFO_WR4, data[4]);
  3332. nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
  3333. }
  3334. static void niu_ipp_read(struct niu *np, int index, u64 *data)
  3335. {
  3336. nw64_ipp(IPP_DFIFO_RD_PTR, index);
  3337. data[0] = nr64_ipp(IPP_DFIFO_RD0);
  3338. data[1] = nr64_ipp(IPP_DFIFO_RD1);
  3339. data[2] = nr64_ipp(IPP_DFIFO_RD2);
  3340. data[3] = nr64_ipp(IPP_DFIFO_RD3);
  3341. data[4] = nr64_ipp(IPP_DFIFO_RD4);
  3342. }
  3343. static int niu_ipp_reset(struct niu *np)
  3344. {
  3345. return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
  3346. 1000, 100, "IPP_CFIG");
  3347. }
  3348. static int niu_init_ipp(struct niu *np)
  3349. {
  3350. u64 data[5], rbuf[5], val;
  3351. int i, max, err;
  3352. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  3353. if (np->port == 0 || np->port == 1)
  3354. max = ATLAS_P0_P1_DFIFO_ENTRIES;
  3355. else
  3356. max = ATLAS_P2_P3_DFIFO_ENTRIES;
  3357. } else
  3358. max = NIU_DFIFO_ENTRIES;
  3359. data[0] = 0;
  3360. data[1] = 0;
  3361. data[2] = 0;
  3362. data[3] = 0;
  3363. data[4] = 0;
  3364. for (i = 0; i < max; i++) {
  3365. niu_ipp_write(np, i, data);
  3366. niu_ipp_read(np, i, rbuf);
  3367. }
  3368. (void) nr64_ipp(IPP_INT_STAT);
  3369. (void) nr64_ipp(IPP_INT_STAT);
  3370. err = niu_ipp_reset(np);
  3371. if (err)
  3372. return err;
  3373. (void) nr64_ipp(IPP_PKT_DIS);
  3374. (void) nr64_ipp(IPP_BAD_CS_CNT);
  3375. (void) nr64_ipp(IPP_ECC);
  3376. (void) nr64_ipp(IPP_INT_STAT);
  3377. nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
  3378. val = nr64_ipp(IPP_CFIG);
  3379. val &= ~IPP_CFIG_IP_MAX_PKT;
  3380. val |= (IPP_CFIG_IPP_ENABLE |
  3381. IPP_CFIG_DFIFO_ECC_EN |
  3382. IPP_CFIG_DROP_BAD_CRC |
  3383. IPP_CFIG_CKSUM_EN |
  3384. (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
  3385. nw64_ipp(IPP_CFIG, val);
  3386. return 0;
  3387. }
  3388. static void niu_handle_led(struct niu *np, int status)
  3389. {
  3390. u64 val;
  3391. val = nr64_mac(XMAC_CONFIG);
  3392. if ((np->flags & NIU_FLAGS_10G) != 0 &&
  3393. (np->flags & NIU_FLAGS_FIBER) != 0) {
  3394. if (status) {
  3395. val |= XMAC_CONFIG_LED_POLARITY;
  3396. val &= ~XMAC_CONFIG_FORCE_LED_ON;
  3397. } else {
  3398. val |= XMAC_CONFIG_FORCE_LED_ON;
  3399. val &= ~XMAC_CONFIG_LED_POLARITY;
  3400. }
  3401. }
  3402. nw64_mac(XMAC_CONFIG, val);
  3403. }
  3404. static void niu_init_xif_xmac(struct niu *np)
  3405. {
  3406. struct niu_link_config *lp = &np->link_config;
  3407. u64 val;
  3408. val = nr64_mac(XMAC_CONFIG);
  3409. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  3410. val |= XMAC_CONFIG_TX_OUTPUT_EN;
  3411. if (lp->loopback_mode == LOOPBACK_MAC) {
  3412. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  3413. val |= XMAC_CONFIG_LOOPBACK;
  3414. } else {
  3415. val &= ~XMAC_CONFIG_LOOPBACK;
  3416. }
  3417. if (np->flags & NIU_FLAGS_10G) {
  3418. val &= ~XMAC_CONFIG_LFS_DISABLE;
  3419. } else {
  3420. val |= XMAC_CONFIG_LFS_DISABLE;
  3421. if (!(np->flags & NIU_FLAGS_FIBER))
  3422. val |= XMAC_CONFIG_1G_PCS_BYPASS;
  3423. else
  3424. val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
  3425. }
  3426. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  3427. if (lp->active_speed == SPEED_100)
  3428. val |= XMAC_CONFIG_SEL_CLK_25MHZ;
  3429. else
  3430. val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
  3431. nw64_mac(XMAC_CONFIG, val);
  3432. val = nr64_mac(XMAC_CONFIG);
  3433. val &= ~XMAC_CONFIG_MODE_MASK;
  3434. if (np->flags & NIU_FLAGS_10G) {
  3435. val |= XMAC_CONFIG_MODE_XGMII;
  3436. } else {
  3437. if (lp->active_speed == SPEED_100)
  3438. val |= XMAC_CONFIG_MODE_MII;
  3439. else
  3440. val |= XMAC_CONFIG_MODE_GMII;
  3441. }
  3442. nw64_mac(XMAC_CONFIG, val);
  3443. }
  3444. static void niu_init_xif_bmac(struct niu *np)
  3445. {
  3446. struct niu_link_config *lp = &np->link_config;
  3447. u64 val;
  3448. val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
  3449. if (lp->loopback_mode == LOOPBACK_MAC)
  3450. val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
  3451. else
  3452. val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
  3453. if (lp->active_speed == SPEED_1000)
  3454. val |= BMAC_XIF_CONFIG_GMII_MODE;
  3455. else
  3456. val &= ~BMAC_XIF_CONFIG_GMII_MODE;
  3457. val &= ~(BMAC_XIF_CONFIG_LINK_LED |
  3458. BMAC_XIF_CONFIG_LED_POLARITY);
  3459. if (!(np->flags & NIU_FLAGS_10G) &&
  3460. !(np->flags & NIU_FLAGS_FIBER) &&
  3461. lp->active_speed == SPEED_100)
  3462. val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
  3463. else
  3464. val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
  3465. nw64_mac(BMAC_XIF_CONFIG, val);
  3466. }
  3467. static void niu_init_xif(struct niu *np)
  3468. {
  3469. if (np->flags & NIU_FLAGS_XMAC)
  3470. niu_init_xif_xmac(np);
  3471. else
  3472. niu_init_xif_bmac(np);
  3473. }
  3474. static void niu_pcs_mii_reset(struct niu *np)
  3475. {
  3476. u64 val = nr64_pcs(PCS_MII_CTL);
  3477. val |= PCS_MII_CTL_RST;
  3478. nw64_pcs(PCS_MII_CTL, val);
  3479. }
  3480. static void niu_xpcs_reset(struct niu *np)
  3481. {
  3482. u64 val = nr64_xpcs(XPCS_CONTROL1);
  3483. val |= XPCS_CONTROL1_RESET;
  3484. nw64_xpcs(XPCS_CONTROL1, val);
  3485. }
  3486. static int niu_init_pcs(struct niu *np)
  3487. {
  3488. struct niu_link_config *lp = &np->link_config;
  3489. u64 val;
  3490. switch (np->flags & (NIU_FLAGS_10G | NIU_FLAGS_FIBER)) {
  3491. case NIU_FLAGS_FIBER:
  3492. /* 1G fiber */
  3493. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  3494. nw64_pcs(PCS_DPATH_MODE, 0);
  3495. niu_pcs_mii_reset(np);
  3496. break;
  3497. case NIU_FLAGS_10G:
  3498. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  3499. if (!(np->flags & NIU_FLAGS_XMAC))
  3500. return -EINVAL;
  3501. /* 10G copper or fiber */
  3502. val = nr64_mac(XMAC_CONFIG);
  3503. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  3504. nw64_mac(XMAC_CONFIG, val);
  3505. niu_xpcs_reset(np);
  3506. val = nr64_xpcs(XPCS_CONTROL1);
  3507. if (lp->loopback_mode == LOOPBACK_PHY)
  3508. val |= XPCS_CONTROL1_LOOPBACK;
  3509. else
  3510. val &= ~XPCS_CONTROL1_LOOPBACK;
  3511. nw64_xpcs(XPCS_CONTROL1, val);
  3512. nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
  3513. (void) nr64_xpcs(XPCS_SYMERR_CNT01);
  3514. (void) nr64_xpcs(XPCS_SYMERR_CNT23);
  3515. break;
  3516. case 0:
  3517. /* 1G copper */
  3518. nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
  3519. niu_pcs_mii_reset(np);
  3520. break;
  3521. default:
  3522. return -EINVAL;
  3523. }
  3524. return 0;
  3525. }
  3526. static int niu_reset_tx_xmac(struct niu *np)
  3527. {
  3528. return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
  3529. (XTXMAC_SW_RST_REG_RS |
  3530. XTXMAC_SW_RST_SOFT_RST),
  3531. 1000, 100, "XTXMAC_SW_RST");
  3532. }
  3533. static int niu_reset_tx_bmac(struct niu *np)
  3534. {
  3535. int limit;
  3536. nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
  3537. limit = 1000;
  3538. while (--limit >= 0) {
  3539. if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
  3540. break;
  3541. udelay(100);
  3542. }
  3543. if (limit < 0) {
  3544. dev_err(np->device, PFX "Port %u TX BMAC would not reset, "
  3545. "BTXMAC_SW_RST[%llx]\n",
  3546. np->port,
  3547. (unsigned long long) nr64_mac(BTXMAC_SW_RST));
  3548. return -ENODEV;
  3549. }
  3550. return 0;
  3551. }
  3552. static int niu_reset_tx_mac(struct niu *np)
  3553. {
  3554. if (np->flags & NIU_FLAGS_XMAC)
  3555. return niu_reset_tx_xmac(np);
  3556. else
  3557. return niu_reset_tx_bmac(np);
  3558. }
  3559. static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
  3560. {
  3561. u64 val;
  3562. val = nr64_mac(XMAC_MIN);
  3563. val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
  3564. XMAC_MIN_RX_MIN_PKT_SIZE);
  3565. val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
  3566. val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
  3567. nw64_mac(XMAC_MIN, val);
  3568. nw64_mac(XMAC_MAX, max);
  3569. nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
  3570. val = nr64_mac(XMAC_IPG);
  3571. if (np->flags & NIU_FLAGS_10G) {
  3572. val &= ~XMAC_IPG_IPG_XGMII;
  3573. val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
  3574. } else {
  3575. val &= ~XMAC_IPG_IPG_MII_GMII;
  3576. val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
  3577. }
  3578. nw64_mac(XMAC_IPG, val);
  3579. val = nr64_mac(XMAC_CONFIG);
  3580. val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
  3581. XMAC_CONFIG_STRETCH_MODE |
  3582. XMAC_CONFIG_VAR_MIN_IPG_EN |
  3583. XMAC_CONFIG_TX_ENABLE);
  3584. nw64_mac(XMAC_CONFIG, val);
  3585. nw64_mac(TXMAC_FRM_CNT, 0);
  3586. nw64_mac(TXMAC_BYTE_CNT, 0);
  3587. }
  3588. static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
  3589. {
  3590. u64 val;
  3591. nw64_mac(BMAC_MIN_FRAME, min);
  3592. nw64_mac(BMAC_MAX_FRAME, max);
  3593. nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
  3594. nw64_mac(BMAC_CTRL_TYPE, 0x8808);
  3595. nw64_mac(BMAC_PREAMBLE_SIZE, 7);
  3596. val = nr64_mac(BTXMAC_CONFIG);
  3597. val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
  3598. BTXMAC_CONFIG_ENABLE);
  3599. nw64_mac(BTXMAC_CONFIG, val);
  3600. }
  3601. static void niu_init_tx_mac(struct niu *np)
  3602. {
  3603. u64 min, max;
  3604. min = 64;
  3605. if (np->dev->mtu > ETH_DATA_LEN)
  3606. max = 9216;
  3607. else
  3608. max = 1522;
  3609. /* The XMAC_MIN register only accepts values for TX min which
  3610. * have the low 3 bits cleared.
  3611. */
  3612. BUILD_BUG_ON(min & 0x7);
  3613. if (np->flags & NIU_FLAGS_XMAC)
  3614. niu_init_tx_xmac(np, min, max);
  3615. else
  3616. niu_init_tx_bmac(np, min, max);
  3617. }
  3618. static int niu_reset_rx_xmac(struct niu *np)
  3619. {
  3620. int limit;
  3621. nw64_mac(XRXMAC_SW_RST,
  3622. XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
  3623. limit = 1000;
  3624. while (--limit >= 0) {
  3625. if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
  3626. XRXMAC_SW_RST_SOFT_RST)))
  3627. break;
  3628. udelay(100);
  3629. }
  3630. if (limit < 0) {
  3631. dev_err(np->device, PFX "Port %u RX XMAC would not reset, "
  3632. "XRXMAC_SW_RST[%llx]\n",
  3633. np->port,
  3634. (unsigned long long) nr64_mac(XRXMAC_SW_RST));
  3635. return -ENODEV;
  3636. }
  3637. return 0;
  3638. }
  3639. static int niu_reset_rx_bmac(struct niu *np)
  3640. {
  3641. int limit;
  3642. nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
  3643. limit = 1000;
  3644. while (--limit >= 0) {
  3645. if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
  3646. break;
  3647. udelay(100);
  3648. }
  3649. if (limit < 0) {
  3650. dev_err(np->device, PFX "Port %u RX BMAC would not reset, "
  3651. "BRXMAC_SW_RST[%llx]\n",
  3652. np->port,
  3653. (unsigned long long) nr64_mac(BRXMAC_SW_RST));
  3654. return -ENODEV;
  3655. }
  3656. return 0;
  3657. }
  3658. static int niu_reset_rx_mac(struct niu *np)
  3659. {
  3660. if (np->flags & NIU_FLAGS_XMAC)
  3661. return niu_reset_rx_xmac(np);
  3662. else
  3663. return niu_reset_rx_bmac(np);
  3664. }
  3665. static void niu_init_rx_xmac(struct niu *np)
  3666. {
  3667. struct niu_parent *parent = np->parent;
  3668. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  3669. int first_rdc_table = tp->first_table_num;
  3670. unsigned long i;
  3671. u64 val;
  3672. nw64_mac(XMAC_ADD_FILT0, 0);
  3673. nw64_mac(XMAC_ADD_FILT1, 0);
  3674. nw64_mac(XMAC_ADD_FILT2, 0);
  3675. nw64_mac(XMAC_ADD_FILT12_MASK, 0);
  3676. nw64_mac(XMAC_ADD_FILT00_MASK, 0);
  3677. for (i = 0; i < MAC_NUM_HASH; i++)
  3678. nw64_mac(XMAC_HASH_TBL(i), 0);
  3679. nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
  3680. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  3681. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  3682. val = nr64_mac(XMAC_CONFIG);
  3683. val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
  3684. XMAC_CONFIG_PROMISCUOUS |
  3685. XMAC_CONFIG_PROMISC_GROUP |
  3686. XMAC_CONFIG_ERR_CHK_DIS |
  3687. XMAC_CONFIG_RX_CRC_CHK_DIS |
  3688. XMAC_CONFIG_RESERVED_MULTICAST |
  3689. XMAC_CONFIG_RX_CODEV_CHK_DIS |
  3690. XMAC_CONFIG_ADDR_FILTER_EN |
  3691. XMAC_CONFIG_RCV_PAUSE_ENABLE |
  3692. XMAC_CONFIG_STRIP_CRC |
  3693. XMAC_CONFIG_PASS_FLOW_CTRL |
  3694. XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
  3695. val |= (XMAC_CONFIG_HASH_FILTER_EN);
  3696. nw64_mac(XMAC_CONFIG, val);
  3697. nw64_mac(RXMAC_BT_CNT, 0);
  3698. nw64_mac(RXMAC_BC_FRM_CNT, 0);
  3699. nw64_mac(RXMAC_MC_FRM_CNT, 0);
  3700. nw64_mac(RXMAC_FRAG_CNT, 0);
  3701. nw64_mac(RXMAC_HIST_CNT1, 0);
  3702. nw64_mac(RXMAC_HIST_CNT2, 0);
  3703. nw64_mac(RXMAC_HIST_CNT3, 0);
  3704. nw64_mac(RXMAC_HIST_CNT4, 0);
  3705. nw64_mac(RXMAC_HIST_CNT5, 0);
  3706. nw64_mac(RXMAC_HIST_CNT6, 0);
  3707. nw64_mac(RXMAC_HIST_CNT7, 0);
  3708. nw64_mac(RXMAC_MPSZER_CNT, 0);
  3709. nw64_mac(RXMAC_CRC_ER_CNT, 0);
  3710. nw64_mac(RXMAC_CD_VIO_CNT, 0);
  3711. nw64_mac(LINK_FAULT_CNT, 0);
  3712. }
  3713. static void niu_init_rx_bmac(struct niu *np)
  3714. {
  3715. struct niu_parent *parent = np->parent;
  3716. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  3717. int first_rdc_table = tp->first_table_num;
  3718. unsigned long i;
  3719. u64 val;
  3720. nw64_mac(BMAC_ADD_FILT0, 0);
  3721. nw64_mac(BMAC_ADD_FILT1, 0);
  3722. nw64_mac(BMAC_ADD_FILT2, 0);
  3723. nw64_mac(BMAC_ADD_FILT12_MASK, 0);
  3724. nw64_mac(BMAC_ADD_FILT00_MASK, 0);
  3725. for (i = 0; i < MAC_NUM_HASH; i++)
  3726. nw64_mac(BMAC_HASH_TBL(i), 0);
  3727. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  3728. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  3729. nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
  3730. val = nr64_mac(BRXMAC_CONFIG);
  3731. val &= ~(BRXMAC_CONFIG_ENABLE |
  3732. BRXMAC_CONFIG_STRIP_PAD |
  3733. BRXMAC_CONFIG_STRIP_FCS |
  3734. BRXMAC_CONFIG_PROMISC |
  3735. BRXMAC_CONFIG_PROMISC_GRP |
  3736. BRXMAC_CONFIG_ADDR_FILT_EN |
  3737. BRXMAC_CONFIG_DISCARD_DIS);
  3738. val |= (BRXMAC_CONFIG_HASH_FILT_EN);
  3739. nw64_mac(BRXMAC_CONFIG, val);
  3740. val = nr64_mac(BMAC_ADDR_CMPEN);
  3741. val |= BMAC_ADDR_CMPEN_EN0;
  3742. nw64_mac(BMAC_ADDR_CMPEN, val);
  3743. }
  3744. static void niu_init_rx_mac(struct niu *np)
  3745. {
  3746. niu_set_primary_mac(np, np->dev->dev_addr);
  3747. if (np->flags & NIU_FLAGS_XMAC)
  3748. niu_init_rx_xmac(np);
  3749. else
  3750. niu_init_rx_bmac(np);
  3751. }
  3752. static void niu_enable_tx_xmac(struct niu *np, int on)
  3753. {
  3754. u64 val = nr64_mac(XMAC_CONFIG);
  3755. if (on)
  3756. val |= XMAC_CONFIG_TX_ENABLE;
  3757. else
  3758. val &= ~XMAC_CONFIG_TX_ENABLE;
  3759. nw64_mac(XMAC_CONFIG, val);
  3760. }
  3761. static void niu_enable_tx_bmac(struct niu *np, int on)
  3762. {
  3763. u64 val = nr64_mac(BTXMAC_CONFIG);
  3764. if (on)
  3765. val |= BTXMAC_CONFIG_ENABLE;
  3766. else
  3767. val &= ~BTXMAC_CONFIG_ENABLE;
  3768. nw64_mac(BTXMAC_CONFIG, val);
  3769. }
  3770. static void niu_enable_tx_mac(struct niu *np, int on)
  3771. {
  3772. if (np->flags & NIU_FLAGS_XMAC)
  3773. niu_enable_tx_xmac(np, on);
  3774. else
  3775. niu_enable_tx_bmac(np, on);
  3776. }
  3777. static void niu_enable_rx_xmac(struct niu *np, int on)
  3778. {
  3779. u64 val = nr64_mac(XMAC_CONFIG);
  3780. val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
  3781. XMAC_CONFIG_PROMISCUOUS);
  3782. if (np->flags & NIU_FLAGS_MCAST)
  3783. val |= XMAC_CONFIG_HASH_FILTER_EN;
  3784. if (np->flags & NIU_FLAGS_PROMISC)
  3785. val |= XMAC_CONFIG_PROMISCUOUS;
  3786. if (on)
  3787. val |= XMAC_CONFIG_RX_MAC_ENABLE;
  3788. else
  3789. val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
  3790. nw64_mac(XMAC_CONFIG, val);
  3791. }
  3792. static void niu_enable_rx_bmac(struct niu *np, int on)
  3793. {
  3794. u64 val = nr64_mac(BRXMAC_CONFIG);
  3795. val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
  3796. BRXMAC_CONFIG_PROMISC);
  3797. if (np->flags & NIU_FLAGS_MCAST)
  3798. val |= BRXMAC_CONFIG_HASH_FILT_EN;
  3799. if (np->flags & NIU_FLAGS_PROMISC)
  3800. val |= BRXMAC_CONFIG_PROMISC;
  3801. if (on)
  3802. val |= BRXMAC_CONFIG_ENABLE;
  3803. else
  3804. val &= ~BRXMAC_CONFIG_ENABLE;
  3805. nw64_mac(BRXMAC_CONFIG, val);
  3806. }
  3807. static void niu_enable_rx_mac(struct niu *np, int on)
  3808. {
  3809. if (np->flags & NIU_FLAGS_XMAC)
  3810. niu_enable_rx_xmac(np, on);
  3811. else
  3812. niu_enable_rx_bmac(np, on);
  3813. }
  3814. static int niu_init_mac(struct niu *np)
  3815. {
  3816. int err;
  3817. niu_init_xif(np);
  3818. err = niu_init_pcs(np);
  3819. if (err)
  3820. return err;
  3821. err = niu_reset_tx_mac(np);
  3822. if (err)
  3823. return err;
  3824. niu_init_tx_mac(np);
  3825. err = niu_reset_rx_mac(np);
  3826. if (err)
  3827. return err;
  3828. niu_init_rx_mac(np);
  3829. /* This looks hookey but the RX MAC reset we just did will
  3830. * undo some of the state we setup in niu_init_tx_mac() so we
  3831. * have to call it again. In particular, the RX MAC reset will
  3832. * set the XMAC_MAX register back to it's default value.
  3833. */
  3834. niu_init_tx_mac(np);
  3835. niu_enable_tx_mac(np, 1);
  3836. niu_enable_rx_mac(np, 1);
  3837. return 0;
  3838. }
  3839. static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  3840. {
  3841. (void) niu_tx_channel_stop(np, rp->tx_channel);
  3842. }
  3843. static void niu_stop_tx_channels(struct niu *np)
  3844. {
  3845. int i;
  3846. for (i = 0; i < np->num_tx_rings; i++) {
  3847. struct tx_ring_info *rp = &np->tx_rings[i];
  3848. niu_stop_one_tx_channel(np, rp);
  3849. }
  3850. }
  3851. static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  3852. {
  3853. (void) niu_tx_channel_reset(np, rp->tx_channel);
  3854. }
  3855. static void niu_reset_tx_channels(struct niu *np)
  3856. {
  3857. int i;
  3858. for (i = 0; i < np->num_tx_rings; i++) {
  3859. struct tx_ring_info *rp = &np->tx_rings[i];
  3860. niu_reset_one_tx_channel(np, rp);
  3861. }
  3862. }
  3863. static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  3864. {
  3865. (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
  3866. }
  3867. static void niu_stop_rx_channels(struct niu *np)
  3868. {
  3869. int i;
  3870. for (i = 0; i < np->num_rx_rings; i++) {
  3871. struct rx_ring_info *rp = &np->rx_rings[i];
  3872. niu_stop_one_rx_channel(np, rp);
  3873. }
  3874. }
  3875. static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  3876. {
  3877. int channel = rp->rx_channel;
  3878. (void) niu_rx_channel_reset(np, channel);
  3879. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
  3880. nw64(RX_DMA_CTL_STAT(channel), 0);
  3881. (void) niu_enable_rx_channel(np, channel, 0);
  3882. }
  3883. static void niu_reset_rx_channels(struct niu *np)
  3884. {
  3885. int i;
  3886. for (i = 0; i < np->num_rx_rings; i++) {
  3887. struct rx_ring_info *rp = &np->rx_rings[i];
  3888. niu_reset_one_rx_channel(np, rp);
  3889. }
  3890. }
  3891. static void niu_disable_ipp(struct niu *np)
  3892. {
  3893. u64 rd, wr, val;
  3894. int limit;
  3895. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  3896. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  3897. limit = 100;
  3898. while (--limit >= 0 && (rd != wr)) {
  3899. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  3900. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  3901. }
  3902. if (limit < 0 &&
  3903. (rd != 0 && wr != 1)) {
  3904. dev_err(np->device, PFX "%s: IPP would not quiesce, "
  3905. "rd_ptr[%llx] wr_ptr[%llx]\n",
  3906. np->dev->name,
  3907. (unsigned long long) nr64_ipp(IPP_DFIFO_RD_PTR),
  3908. (unsigned long long) nr64_ipp(IPP_DFIFO_WR_PTR));
  3909. }
  3910. val = nr64_ipp(IPP_CFIG);
  3911. val &= ~(IPP_CFIG_IPP_ENABLE |
  3912. IPP_CFIG_DFIFO_ECC_EN |
  3913. IPP_CFIG_DROP_BAD_CRC |
  3914. IPP_CFIG_CKSUM_EN);
  3915. nw64_ipp(IPP_CFIG, val);
  3916. (void) niu_ipp_reset(np);
  3917. }
  3918. static int niu_init_hw(struct niu *np)
  3919. {
  3920. int i, err;
  3921. niudbg(IFUP, "%s: Initialize TXC\n", np->dev->name);
  3922. niu_txc_enable_port(np, 1);
  3923. niu_txc_port_dma_enable(np, 1);
  3924. niu_txc_set_imask(np, 0);
  3925. niudbg(IFUP, "%s: Initialize TX channels\n", np->dev->name);
  3926. for (i = 0; i < np->num_tx_rings; i++) {
  3927. struct tx_ring_info *rp = &np->tx_rings[i];
  3928. err = niu_init_one_tx_channel(np, rp);
  3929. if (err)
  3930. return err;
  3931. }
  3932. niudbg(IFUP, "%s: Initialize RX channels\n", np->dev->name);
  3933. err = niu_init_rx_channels(np);
  3934. if (err)
  3935. goto out_uninit_tx_channels;
  3936. niudbg(IFUP, "%s: Initialize classifier\n", np->dev->name);
  3937. err = niu_init_classifier_hw(np);
  3938. if (err)
  3939. goto out_uninit_rx_channels;
  3940. niudbg(IFUP, "%s: Initialize ZCP\n", np->dev->name);
  3941. err = niu_init_zcp(np);
  3942. if (err)
  3943. goto out_uninit_rx_channels;
  3944. niudbg(IFUP, "%s: Initialize IPP\n", np->dev->name);
  3945. err = niu_init_ipp(np);
  3946. if (err)
  3947. goto out_uninit_rx_channels;
  3948. niudbg(IFUP, "%s: Initialize MAC\n", np->dev->name);
  3949. err = niu_init_mac(np);
  3950. if (err)
  3951. goto out_uninit_ipp;
  3952. return 0;
  3953. out_uninit_ipp:
  3954. niudbg(IFUP, "%s: Uninit IPP\n", np->dev->name);
  3955. niu_disable_ipp(np);
  3956. out_uninit_rx_channels:
  3957. niudbg(IFUP, "%s: Uninit RX channels\n", np->dev->name);
  3958. niu_stop_rx_channels(np);
  3959. niu_reset_rx_channels(np);
  3960. out_uninit_tx_channels:
  3961. niudbg(IFUP, "%s: Uninit TX channels\n", np->dev->name);
  3962. niu_stop_tx_channels(np);
  3963. niu_reset_tx_channels(np);
  3964. return err;
  3965. }
  3966. static void niu_stop_hw(struct niu *np)
  3967. {
  3968. niudbg(IFDOWN, "%s: Disable interrupts\n", np->dev->name);
  3969. niu_enable_interrupts(np, 0);
  3970. niudbg(IFDOWN, "%s: Disable RX MAC\n", np->dev->name);
  3971. niu_enable_rx_mac(np, 0);
  3972. niudbg(IFDOWN, "%s: Disable IPP\n", np->dev->name);
  3973. niu_disable_ipp(np);
  3974. niudbg(IFDOWN, "%s: Stop TX channels\n", np->dev->name);
  3975. niu_stop_tx_channels(np);
  3976. niudbg(IFDOWN, "%s: Stop RX channels\n", np->dev->name);
  3977. niu_stop_rx_channels(np);
  3978. niudbg(IFDOWN, "%s: Reset TX channels\n", np->dev->name);
  3979. niu_reset_tx_channels(np);
  3980. niudbg(IFDOWN, "%s: Reset RX channels\n", np->dev->name);
  3981. niu_reset_rx_channels(np);
  3982. }
  3983. static int niu_request_irq(struct niu *np)
  3984. {
  3985. int i, j, err;
  3986. err = 0;
  3987. for (i = 0; i < np->num_ldg; i++) {
  3988. struct niu_ldg *lp = &np->ldg[i];
  3989. err = request_irq(lp->irq, niu_interrupt,
  3990. IRQF_SHARED | IRQF_SAMPLE_RANDOM,
  3991. np->dev->name, lp);
  3992. if (err)
  3993. goto out_free_irqs;
  3994. }
  3995. return 0;
  3996. out_free_irqs:
  3997. for (j = 0; j < i; j++) {
  3998. struct niu_ldg *lp = &np->ldg[j];
  3999. free_irq(lp->irq, lp);
  4000. }
  4001. return err;
  4002. }
  4003. static void niu_free_irq(struct niu *np)
  4004. {
  4005. int i;
  4006. for (i = 0; i < np->num_ldg; i++) {
  4007. struct niu_ldg *lp = &np->ldg[i];
  4008. free_irq(lp->irq, lp);
  4009. }
  4010. }
  4011. static void niu_enable_napi(struct niu *np)
  4012. {
  4013. int i;
  4014. for (i = 0; i < np->num_ldg; i++)
  4015. napi_enable(&np->ldg[i].napi);
  4016. }
  4017. static void niu_disable_napi(struct niu *np)
  4018. {
  4019. int i;
  4020. for (i = 0; i < np->num_ldg; i++)
  4021. napi_disable(&np->ldg[i].napi);
  4022. }
  4023. static int niu_open(struct net_device *dev)
  4024. {
  4025. struct niu *np = netdev_priv(dev);
  4026. int err;
  4027. netif_carrier_off(dev);
  4028. err = niu_alloc_channels(np);
  4029. if (err)
  4030. goto out_err;
  4031. err = niu_enable_interrupts(np, 0);
  4032. if (err)
  4033. goto out_free_channels;
  4034. err = niu_request_irq(np);
  4035. if (err)
  4036. goto out_free_channels;
  4037. niu_enable_napi(np);
  4038. spin_lock_irq(&np->lock);
  4039. err = niu_init_hw(np);
  4040. if (!err) {
  4041. init_timer(&np->timer);
  4042. np->timer.expires = jiffies + HZ;
  4043. np->timer.data = (unsigned long) np;
  4044. np->timer.function = niu_timer;
  4045. err = niu_enable_interrupts(np, 1);
  4046. if (err)
  4047. niu_stop_hw(np);
  4048. }
  4049. spin_unlock_irq(&np->lock);
  4050. if (err) {
  4051. niu_disable_napi(np);
  4052. goto out_free_irq;
  4053. }
  4054. netif_start_queue(dev);
  4055. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  4056. netif_carrier_on(dev);
  4057. add_timer(&np->timer);
  4058. return 0;
  4059. out_free_irq:
  4060. niu_free_irq(np);
  4061. out_free_channels:
  4062. niu_free_channels(np);
  4063. out_err:
  4064. return err;
  4065. }
  4066. static void niu_full_shutdown(struct niu *np, struct net_device *dev)
  4067. {
  4068. cancel_work_sync(&np->reset_task);
  4069. niu_disable_napi(np);
  4070. netif_stop_queue(dev);
  4071. del_timer_sync(&np->timer);
  4072. spin_lock_irq(&np->lock);
  4073. niu_stop_hw(np);
  4074. spin_unlock_irq(&np->lock);
  4075. }
  4076. static int niu_close(struct net_device *dev)
  4077. {
  4078. struct niu *np = netdev_priv(dev);
  4079. niu_full_shutdown(np, dev);
  4080. niu_free_irq(np);
  4081. niu_free_channels(np);
  4082. niu_handle_led(np, 0);
  4083. return 0;
  4084. }
  4085. static void niu_sync_xmac_stats(struct niu *np)
  4086. {
  4087. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  4088. mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
  4089. mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
  4090. mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
  4091. mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
  4092. mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
  4093. mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
  4094. mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
  4095. mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
  4096. mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
  4097. mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
  4098. mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
  4099. mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
  4100. mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
  4101. mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
  4102. mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
  4103. mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
  4104. mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
  4105. mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
  4106. }
  4107. static void niu_sync_bmac_stats(struct niu *np)
  4108. {
  4109. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  4110. mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
  4111. mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
  4112. mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
  4113. mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  4114. mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  4115. mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
  4116. }
  4117. static void niu_sync_mac_stats(struct niu *np)
  4118. {
  4119. if (np->flags & NIU_FLAGS_XMAC)
  4120. niu_sync_xmac_stats(np);
  4121. else
  4122. niu_sync_bmac_stats(np);
  4123. }
  4124. static void niu_get_rx_stats(struct niu *np)
  4125. {
  4126. unsigned long pkts, dropped, errors, bytes;
  4127. int i;
  4128. pkts = dropped = errors = bytes = 0;
  4129. for (i = 0; i < np->num_rx_rings; i++) {
  4130. struct rx_ring_info *rp = &np->rx_rings[i];
  4131. pkts += rp->rx_packets;
  4132. bytes += rp->rx_bytes;
  4133. dropped += rp->rx_dropped;
  4134. errors += rp->rx_errors;
  4135. }
  4136. np->net_stats.rx_packets = pkts;
  4137. np->net_stats.rx_bytes = bytes;
  4138. np->net_stats.rx_dropped = dropped;
  4139. np->net_stats.rx_errors = errors;
  4140. }
  4141. static void niu_get_tx_stats(struct niu *np)
  4142. {
  4143. unsigned long pkts, errors, bytes;
  4144. int i;
  4145. pkts = errors = bytes = 0;
  4146. for (i = 0; i < np->num_tx_rings; i++) {
  4147. struct tx_ring_info *rp = &np->tx_rings[i];
  4148. pkts += rp->tx_packets;
  4149. bytes += rp->tx_bytes;
  4150. errors += rp->tx_errors;
  4151. }
  4152. np->net_stats.tx_packets = pkts;
  4153. np->net_stats.tx_bytes = bytes;
  4154. np->net_stats.tx_errors = errors;
  4155. }
  4156. static struct net_device_stats *niu_get_stats(struct net_device *dev)
  4157. {
  4158. struct niu *np = netdev_priv(dev);
  4159. niu_get_rx_stats(np);
  4160. niu_get_tx_stats(np);
  4161. return &np->net_stats;
  4162. }
  4163. static void niu_load_hash_xmac(struct niu *np, u16 *hash)
  4164. {
  4165. int i;
  4166. for (i = 0; i < 16; i++)
  4167. nw64_mac(XMAC_HASH_TBL(i), hash[i]);
  4168. }
  4169. static void niu_load_hash_bmac(struct niu *np, u16 *hash)
  4170. {
  4171. int i;
  4172. for (i = 0; i < 16; i++)
  4173. nw64_mac(BMAC_HASH_TBL(i), hash[i]);
  4174. }
  4175. static void niu_load_hash(struct niu *np, u16 *hash)
  4176. {
  4177. if (np->flags & NIU_FLAGS_XMAC)
  4178. niu_load_hash_xmac(np, hash);
  4179. else
  4180. niu_load_hash_bmac(np, hash);
  4181. }
  4182. static void niu_set_rx_mode(struct net_device *dev)
  4183. {
  4184. struct niu *np = netdev_priv(dev);
  4185. int i, alt_cnt, err;
  4186. struct dev_addr_list *addr;
  4187. unsigned long flags;
  4188. u16 hash[16] = { 0, };
  4189. spin_lock_irqsave(&np->lock, flags);
  4190. niu_enable_rx_mac(np, 0);
  4191. np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
  4192. if (dev->flags & IFF_PROMISC)
  4193. np->flags |= NIU_FLAGS_PROMISC;
  4194. if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 0))
  4195. np->flags |= NIU_FLAGS_MCAST;
  4196. alt_cnt = dev->uc_count;
  4197. if (alt_cnt > niu_num_alt_addr(np)) {
  4198. alt_cnt = 0;
  4199. np->flags |= NIU_FLAGS_PROMISC;
  4200. }
  4201. if (alt_cnt) {
  4202. int index = 0;
  4203. for (addr = dev->uc_list; addr; addr = addr->next) {
  4204. err = niu_set_alt_mac(np, index,
  4205. addr->da_addr);
  4206. if (err)
  4207. printk(KERN_WARNING PFX "%s: Error %d "
  4208. "adding alt mac %d\n",
  4209. dev->name, err, index);
  4210. err = niu_enable_alt_mac(np, index, 1);
  4211. if (err)
  4212. printk(KERN_WARNING PFX "%s: Error %d "
  4213. "enabling alt mac %d\n",
  4214. dev->name, err, index);
  4215. index++;
  4216. }
  4217. } else {
  4218. int alt_start;
  4219. if (np->flags & NIU_FLAGS_XMAC)
  4220. alt_start = 0;
  4221. else
  4222. alt_start = 1;
  4223. for (i = alt_start; i < niu_num_alt_addr(np); i++) {
  4224. err = niu_enable_alt_mac(np, i, 0);
  4225. if (err)
  4226. printk(KERN_WARNING PFX "%s: Error %d "
  4227. "disabling alt mac %d\n",
  4228. dev->name, err, i);
  4229. }
  4230. }
  4231. if (dev->flags & IFF_ALLMULTI) {
  4232. for (i = 0; i < 16; i++)
  4233. hash[i] = 0xffff;
  4234. } else if (dev->mc_count > 0) {
  4235. for (addr = dev->mc_list; addr; addr = addr->next) {
  4236. u32 crc = ether_crc_le(ETH_ALEN, addr->da_addr);
  4237. crc >>= 24;
  4238. hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
  4239. }
  4240. }
  4241. if (np->flags & NIU_FLAGS_MCAST)
  4242. niu_load_hash(np, hash);
  4243. niu_enable_rx_mac(np, 1);
  4244. spin_unlock_irqrestore(&np->lock, flags);
  4245. }
  4246. static int niu_set_mac_addr(struct net_device *dev, void *p)
  4247. {
  4248. struct niu *np = netdev_priv(dev);
  4249. struct sockaddr *addr = p;
  4250. unsigned long flags;
  4251. if (!is_valid_ether_addr(addr->sa_data))
  4252. return -EINVAL;
  4253. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  4254. if (!netif_running(dev))
  4255. return 0;
  4256. spin_lock_irqsave(&np->lock, flags);
  4257. niu_enable_rx_mac(np, 0);
  4258. niu_set_primary_mac(np, dev->dev_addr);
  4259. niu_enable_rx_mac(np, 1);
  4260. spin_unlock_irqrestore(&np->lock, flags);
  4261. return 0;
  4262. }
  4263. static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  4264. {
  4265. return -EOPNOTSUPP;
  4266. }
  4267. static void niu_netif_stop(struct niu *np)
  4268. {
  4269. np->dev->trans_start = jiffies; /* prevent tx timeout */
  4270. niu_disable_napi(np);
  4271. netif_tx_disable(np->dev);
  4272. }
  4273. static void niu_netif_start(struct niu *np)
  4274. {
  4275. /* NOTE: unconditional netif_wake_queue is only appropriate
  4276. * so long as all callers are assured to have free tx slots
  4277. * (such as after niu_init_hw).
  4278. */
  4279. netif_wake_queue(np->dev);
  4280. niu_enable_napi(np);
  4281. niu_enable_interrupts(np, 1);
  4282. }
  4283. static void niu_reset_task(struct work_struct *work)
  4284. {
  4285. struct niu *np = container_of(work, struct niu, reset_task);
  4286. unsigned long flags;
  4287. int err;
  4288. spin_lock_irqsave(&np->lock, flags);
  4289. if (!netif_running(np->dev)) {
  4290. spin_unlock_irqrestore(&np->lock, flags);
  4291. return;
  4292. }
  4293. spin_unlock_irqrestore(&np->lock, flags);
  4294. del_timer_sync(&np->timer);
  4295. niu_netif_stop(np);
  4296. spin_lock_irqsave(&np->lock, flags);
  4297. niu_stop_hw(np);
  4298. err = niu_init_hw(np);
  4299. if (!err) {
  4300. np->timer.expires = jiffies + HZ;
  4301. add_timer(&np->timer);
  4302. niu_netif_start(np);
  4303. }
  4304. spin_unlock_irqrestore(&np->lock, flags);
  4305. }
  4306. static void niu_tx_timeout(struct net_device *dev)
  4307. {
  4308. struct niu *np = netdev_priv(dev);
  4309. dev_err(np->device, PFX "%s: Transmit timed out, resetting\n",
  4310. dev->name);
  4311. schedule_work(&np->reset_task);
  4312. }
  4313. static void niu_set_txd(struct tx_ring_info *rp, int index,
  4314. u64 mapping, u64 len, u64 mark,
  4315. u64 n_frags)
  4316. {
  4317. __le64 *desc = &rp->descr[index];
  4318. *desc = cpu_to_le64(mark |
  4319. (n_frags << TX_DESC_NUM_PTR_SHIFT) |
  4320. (len << TX_DESC_TR_LEN_SHIFT) |
  4321. (mapping & TX_DESC_SAD));
  4322. }
  4323. static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
  4324. u64 pad_bytes, u64 len)
  4325. {
  4326. u16 eth_proto, eth_proto_inner;
  4327. u64 csum_bits, l3off, ihl, ret;
  4328. u8 ip_proto;
  4329. int ipv6;
  4330. eth_proto = be16_to_cpu(ehdr->h_proto);
  4331. eth_proto_inner = eth_proto;
  4332. if (eth_proto == ETH_P_8021Q) {
  4333. struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
  4334. __be16 val = vp->h_vlan_encapsulated_proto;
  4335. eth_proto_inner = be16_to_cpu(val);
  4336. }
  4337. ipv6 = ihl = 0;
  4338. switch (skb->protocol) {
  4339. case __constant_htons(ETH_P_IP):
  4340. ip_proto = ip_hdr(skb)->protocol;
  4341. ihl = ip_hdr(skb)->ihl;
  4342. break;
  4343. case __constant_htons(ETH_P_IPV6):
  4344. ip_proto = ipv6_hdr(skb)->nexthdr;
  4345. ihl = (40 >> 2);
  4346. ipv6 = 1;
  4347. break;
  4348. default:
  4349. ip_proto = ihl = 0;
  4350. break;
  4351. }
  4352. csum_bits = TXHDR_CSUM_NONE;
  4353. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4354. u64 start, stuff;
  4355. csum_bits = (ip_proto == IPPROTO_TCP ?
  4356. TXHDR_CSUM_TCP :
  4357. (ip_proto == IPPROTO_UDP ?
  4358. TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
  4359. start = skb_transport_offset(skb) -
  4360. (pad_bytes + sizeof(struct tx_pkt_hdr));
  4361. stuff = start + skb->csum_offset;
  4362. csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
  4363. csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
  4364. }
  4365. l3off = skb_network_offset(skb) -
  4366. (pad_bytes + sizeof(struct tx_pkt_hdr));
  4367. ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
  4368. (len << TXHDR_LEN_SHIFT) |
  4369. ((l3off / 2) << TXHDR_L3START_SHIFT) |
  4370. (ihl << TXHDR_IHL_SHIFT) |
  4371. ((eth_proto_inner < 1536) ? TXHDR_LLC : 0) |
  4372. ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
  4373. (ipv6 ? TXHDR_IP_VER : 0) |
  4374. csum_bits);
  4375. return ret;
  4376. }
  4377. static struct tx_ring_info *tx_ring_select(struct niu *np, struct sk_buff *skb)
  4378. {
  4379. return &np->tx_rings[0];
  4380. }
  4381. static int niu_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4382. {
  4383. struct niu *np = netdev_priv(dev);
  4384. unsigned long align, headroom;
  4385. struct tx_ring_info *rp;
  4386. struct tx_pkt_hdr *tp;
  4387. unsigned int len, nfg;
  4388. struct ethhdr *ehdr;
  4389. int prod, i, tlen;
  4390. u64 mapping, mrk;
  4391. rp = tx_ring_select(np, skb);
  4392. if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  4393. netif_stop_queue(dev);
  4394. dev_err(np->device, PFX "%s: BUG! Tx ring full when "
  4395. "queue awake!\n", dev->name);
  4396. rp->tx_errors++;
  4397. return NETDEV_TX_BUSY;
  4398. }
  4399. if (skb->len < ETH_ZLEN) {
  4400. unsigned int pad_bytes = ETH_ZLEN - skb->len;
  4401. if (skb_pad(skb, pad_bytes))
  4402. goto out;
  4403. skb_put(skb, pad_bytes);
  4404. }
  4405. len = sizeof(struct tx_pkt_hdr) + 15;
  4406. if (skb_headroom(skb) < len) {
  4407. struct sk_buff *skb_new;
  4408. skb_new = skb_realloc_headroom(skb, len);
  4409. if (!skb_new) {
  4410. rp->tx_errors++;
  4411. goto out_drop;
  4412. }
  4413. kfree_skb(skb);
  4414. skb = skb_new;
  4415. } else
  4416. skb_orphan(skb);
  4417. align = ((unsigned long) skb->data & (16 - 1));
  4418. headroom = align + sizeof(struct tx_pkt_hdr);
  4419. ehdr = (struct ethhdr *) skb->data;
  4420. tp = (struct tx_pkt_hdr *) skb_push(skb, headroom);
  4421. len = skb->len - sizeof(struct tx_pkt_hdr);
  4422. tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
  4423. tp->resv = 0;
  4424. len = skb_headlen(skb);
  4425. mapping = np->ops->map_single(np->device, skb->data,
  4426. len, DMA_TO_DEVICE);
  4427. prod = rp->prod;
  4428. rp->tx_buffs[prod].skb = skb;
  4429. rp->tx_buffs[prod].mapping = mapping;
  4430. mrk = TX_DESC_SOP;
  4431. if (++rp->mark_counter == rp->mark_freq) {
  4432. rp->mark_counter = 0;
  4433. mrk |= TX_DESC_MARK;
  4434. rp->mark_pending++;
  4435. }
  4436. tlen = len;
  4437. nfg = skb_shinfo(skb)->nr_frags;
  4438. while (tlen > 0) {
  4439. tlen -= MAX_TX_DESC_LEN;
  4440. nfg++;
  4441. }
  4442. while (len > 0) {
  4443. unsigned int this_len = len;
  4444. if (this_len > MAX_TX_DESC_LEN)
  4445. this_len = MAX_TX_DESC_LEN;
  4446. niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
  4447. mrk = nfg = 0;
  4448. prod = NEXT_TX(rp, prod);
  4449. mapping += this_len;
  4450. len -= this_len;
  4451. }
  4452. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4453. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4454. len = frag->size;
  4455. mapping = np->ops->map_page(np->device, frag->page,
  4456. frag->page_offset, len,
  4457. DMA_TO_DEVICE);
  4458. rp->tx_buffs[prod].skb = NULL;
  4459. rp->tx_buffs[prod].mapping = mapping;
  4460. niu_set_txd(rp, prod, mapping, len, 0, 0);
  4461. prod = NEXT_TX(rp, prod);
  4462. }
  4463. if (prod < rp->prod)
  4464. rp->wrap_bit ^= TX_RING_KICK_WRAP;
  4465. rp->prod = prod;
  4466. nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
  4467. if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
  4468. netif_stop_queue(dev);
  4469. if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
  4470. netif_wake_queue(dev);
  4471. }
  4472. dev->trans_start = jiffies;
  4473. out:
  4474. return NETDEV_TX_OK;
  4475. out_drop:
  4476. rp->tx_errors++;
  4477. kfree_skb(skb);
  4478. goto out;
  4479. }
  4480. static int niu_change_mtu(struct net_device *dev, int new_mtu)
  4481. {
  4482. struct niu *np = netdev_priv(dev);
  4483. int err, orig_jumbo, new_jumbo;
  4484. if (new_mtu < 68 || new_mtu > NIU_MAX_MTU)
  4485. return -EINVAL;
  4486. orig_jumbo = (dev->mtu > ETH_DATA_LEN);
  4487. new_jumbo = (new_mtu > ETH_DATA_LEN);
  4488. dev->mtu = new_mtu;
  4489. if (!netif_running(dev) ||
  4490. (orig_jumbo == new_jumbo))
  4491. return 0;
  4492. niu_full_shutdown(np, dev);
  4493. niu_free_channels(np);
  4494. niu_enable_napi(np);
  4495. err = niu_alloc_channels(np);
  4496. if (err)
  4497. return err;
  4498. spin_lock_irq(&np->lock);
  4499. err = niu_init_hw(np);
  4500. if (!err) {
  4501. init_timer(&np->timer);
  4502. np->timer.expires = jiffies + HZ;
  4503. np->timer.data = (unsigned long) np;
  4504. np->timer.function = niu_timer;
  4505. err = niu_enable_interrupts(np, 1);
  4506. if (err)
  4507. niu_stop_hw(np);
  4508. }
  4509. spin_unlock_irq(&np->lock);
  4510. if (!err) {
  4511. netif_start_queue(dev);
  4512. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  4513. netif_carrier_on(dev);
  4514. add_timer(&np->timer);
  4515. }
  4516. return err;
  4517. }
  4518. static void niu_get_drvinfo(struct net_device *dev,
  4519. struct ethtool_drvinfo *info)
  4520. {
  4521. struct niu *np = netdev_priv(dev);
  4522. struct niu_vpd *vpd = &np->vpd;
  4523. strcpy(info->driver, DRV_MODULE_NAME);
  4524. strcpy(info->version, DRV_MODULE_VERSION);
  4525. sprintf(info->fw_version, "%d.%d",
  4526. vpd->fcode_major, vpd->fcode_minor);
  4527. if (np->parent->plat_type != PLAT_TYPE_NIU)
  4528. strcpy(info->bus_info, pci_name(np->pdev));
  4529. }
  4530. static int niu_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  4531. {
  4532. struct niu *np = netdev_priv(dev);
  4533. struct niu_link_config *lp;
  4534. lp = &np->link_config;
  4535. memset(cmd, 0, sizeof(*cmd));
  4536. cmd->phy_address = np->phy_addr;
  4537. cmd->supported = lp->supported;
  4538. cmd->advertising = lp->advertising;
  4539. cmd->autoneg = lp->autoneg;
  4540. cmd->speed = lp->active_speed;
  4541. cmd->duplex = lp->active_duplex;
  4542. return 0;
  4543. }
  4544. static int niu_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  4545. {
  4546. return -EINVAL;
  4547. }
  4548. static u32 niu_get_msglevel(struct net_device *dev)
  4549. {
  4550. struct niu *np = netdev_priv(dev);
  4551. return np->msg_enable;
  4552. }
  4553. static void niu_set_msglevel(struct net_device *dev, u32 value)
  4554. {
  4555. struct niu *np = netdev_priv(dev);
  4556. np->msg_enable = value;
  4557. }
  4558. static int niu_get_eeprom_len(struct net_device *dev)
  4559. {
  4560. struct niu *np = netdev_priv(dev);
  4561. return np->eeprom_len;
  4562. }
  4563. static int niu_get_eeprom(struct net_device *dev,
  4564. struct ethtool_eeprom *eeprom, u8 *data)
  4565. {
  4566. struct niu *np = netdev_priv(dev);
  4567. u32 offset, len, val;
  4568. offset = eeprom->offset;
  4569. len = eeprom->len;
  4570. if (offset + len < offset)
  4571. return -EINVAL;
  4572. if (offset >= np->eeprom_len)
  4573. return -EINVAL;
  4574. if (offset + len > np->eeprom_len)
  4575. len = eeprom->len = np->eeprom_len - offset;
  4576. if (offset & 3) {
  4577. u32 b_offset, b_count;
  4578. b_offset = offset & 3;
  4579. b_count = 4 - b_offset;
  4580. if (b_count > len)
  4581. b_count = len;
  4582. val = nr64(ESPC_NCR((offset - b_offset) / 4));
  4583. memcpy(data, ((char *)&val) + b_offset, b_count);
  4584. data += b_count;
  4585. len -= b_count;
  4586. offset += b_count;
  4587. }
  4588. while (len >= 4) {
  4589. val = nr64(ESPC_NCR(offset / 4));
  4590. memcpy(data, &val, 4);
  4591. data += 4;
  4592. len -= 4;
  4593. offset += 4;
  4594. }
  4595. if (len) {
  4596. val = nr64(ESPC_NCR(offset / 4));
  4597. memcpy(data, &val, len);
  4598. }
  4599. return 0;
  4600. }
  4601. static const struct {
  4602. const char string[ETH_GSTRING_LEN];
  4603. } niu_xmac_stat_keys[] = {
  4604. { "tx_frames" },
  4605. { "tx_bytes" },
  4606. { "tx_fifo_errors" },
  4607. { "tx_overflow_errors" },
  4608. { "tx_max_pkt_size_errors" },
  4609. { "tx_underflow_errors" },
  4610. { "rx_local_faults" },
  4611. { "rx_remote_faults" },
  4612. { "rx_link_faults" },
  4613. { "rx_align_errors" },
  4614. { "rx_frags" },
  4615. { "rx_mcasts" },
  4616. { "rx_bcasts" },
  4617. { "rx_hist_cnt1" },
  4618. { "rx_hist_cnt2" },
  4619. { "rx_hist_cnt3" },
  4620. { "rx_hist_cnt4" },
  4621. { "rx_hist_cnt5" },
  4622. { "rx_hist_cnt6" },
  4623. { "rx_hist_cnt7" },
  4624. { "rx_octets" },
  4625. { "rx_code_violations" },
  4626. { "rx_len_errors" },
  4627. { "rx_crc_errors" },
  4628. { "rx_underflows" },
  4629. { "rx_overflows" },
  4630. { "pause_off_state" },
  4631. { "pause_on_state" },
  4632. { "pause_received" },
  4633. };
  4634. #define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
  4635. static const struct {
  4636. const char string[ETH_GSTRING_LEN];
  4637. } niu_bmac_stat_keys[] = {
  4638. { "tx_underflow_errors" },
  4639. { "tx_max_pkt_size_errors" },
  4640. { "tx_bytes" },
  4641. { "tx_frames" },
  4642. { "rx_overflows" },
  4643. { "rx_frames" },
  4644. { "rx_align_errors" },
  4645. { "rx_crc_errors" },
  4646. { "rx_len_errors" },
  4647. { "pause_off_state" },
  4648. { "pause_on_state" },
  4649. { "pause_received" },
  4650. };
  4651. #define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
  4652. static const struct {
  4653. const char string[ETH_GSTRING_LEN];
  4654. } niu_rxchan_stat_keys[] = {
  4655. { "rx_channel" },
  4656. { "rx_packets" },
  4657. { "rx_bytes" },
  4658. { "rx_dropped" },
  4659. { "rx_errors" },
  4660. };
  4661. #define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
  4662. static const struct {
  4663. const char string[ETH_GSTRING_LEN];
  4664. } niu_txchan_stat_keys[] = {
  4665. { "tx_channel" },
  4666. { "tx_packets" },
  4667. { "tx_bytes" },
  4668. { "tx_errors" },
  4669. };
  4670. #define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
  4671. static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  4672. {
  4673. struct niu *np = netdev_priv(dev);
  4674. int i;
  4675. if (stringset != ETH_SS_STATS)
  4676. return;
  4677. if (np->flags & NIU_FLAGS_XMAC) {
  4678. memcpy(data, niu_xmac_stat_keys,
  4679. sizeof(niu_xmac_stat_keys));
  4680. data += sizeof(niu_xmac_stat_keys);
  4681. } else {
  4682. memcpy(data, niu_bmac_stat_keys,
  4683. sizeof(niu_bmac_stat_keys));
  4684. data += sizeof(niu_bmac_stat_keys);
  4685. }
  4686. for (i = 0; i < np->num_rx_rings; i++) {
  4687. memcpy(data, niu_rxchan_stat_keys,
  4688. sizeof(niu_rxchan_stat_keys));
  4689. data += sizeof(niu_rxchan_stat_keys);
  4690. }
  4691. for (i = 0; i < np->num_tx_rings; i++) {
  4692. memcpy(data, niu_txchan_stat_keys,
  4693. sizeof(niu_txchan_stat_keys));
  4694. data += sizeof(niu_txchan_stat_keys);
  4695. }
  4696. }
  4697. static int niu_get_stats_count(struct net_device *dev)
  4698. {
  4699. struct niu *np = netdev_priv(dev);
  4700. return ((np->flags & NIU_FLAGS_XMAC ?
  4701. NUM_XMAC_STAT_KEYS :
  4702. NUM_BMAC_STAT_KEYS) +
  4703. (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
  4704. (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS));
  4705. }
  4706. static void niu_get_ethtool_stats(struct net_device *dev,
  4707. struct ethtool_stats *stats, u64 *data)
  4708. {
  4709. struct niu *np = netdev_priv(dev);
  4710. int i;
  4711. niu_sync_mac_stats(np);
  4712. if (np->flags & NIU_FLAGS_XMAC) {
  4713. memcpy(data, &np->mac_stats.xmac,
  4714. sizeof(struct niu_xmac_stats));
  4715. data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
  4716. } else {
  4717. memcpy(data, &np->mac_stats.bmac,
  4718. sizeof(struct niu_bmac_stats));
  4719. data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
  4720. }
  4721. for (i = 0; i < np->num_rx_rings; i++) {
  4722. struct rx_ring_info *rp = &np->rx_rings[i];
  4723. data[0] = rp->rx_channel;
  4724. data[1] = rp->rx_packets;
  4725. data[2] = rp->rx_bytes;
  4726. data[3] = rp->rx_dropped;
  4727. data[4] = rp->rx_errors;
  4728. data += 5;
  4729. }
  4730. for (i = 0; i < np->num_tx_rings; i++) {
  4731. struct tx_ring_info *rp = &np->tx_rings[i];
  4732. data[0] = rp->tx_channel;
  4733. data[1] = rp->tx_packets;
  4734. data[2] = rp->tx_bytes;
  4735. data[3] = rp->tx_errors;
  4736. data += 4;
  4737. }
  4738. }
  4739. static u64 niu_led_state_save(struct niu *np)
  4740. {
  4741. if (np->flags & NIU_FLAGS_XMAC)
  4742. return nr64_mac(XMAC_CONFIG);
  4743. else
  4744. return nr64_mac(BMAC_XIF_CONFIG);
  4745. }
  4746. static void niu_led_state_restore(struct niu *np, u64 val)
  4747. {
  4748. if (np->flags & NIU_FLAGS_XMAC)
  4749. nw64_mac(XMAC_CONFIG, val);
  4750. else
  4751. nw64_mac(BMAC_XIF_CONFIG, val);
  4752. }
  4753. static void niu_force_led(struct niu *np, int on)
  4754. {
  4755. u64 val, reg, bit;
  4756. if (np->flags & NIU_FLAGS_XMAC) {
  4757. reg = XMAC_CONFIG;
  4758. bit = XMAC_CONFIG_FORCE_LED_ON;
  4759. } else {
  4760. reg = BMAC_XIF_CONFIG;
  4761. bit = BMAC_XIF_CONFIG_LINK_LED;
  4762. }
  4763. val = nr64_mac(reg);
  4764. if (on)
  4765. val |= bit;
  4766. else
  4767. val &= ~bit;
  4768. nw64_mac(reg, val);
  4769. }
  4770. static int niu_phys_id(struct net_device *dev, u32 data)
  4771. {
  4772. struct niu *np = netdev_priv(dev);
  4773. u64 orig_led_state;
  4774. int i;
  4775. if (!netif_running(dev))
  4776. return -EAGAIN;
  4777. if (data == 0)
  4778. data = 2;
  4779. orig_led_state = niu_led_state_save(np);
  4780. for (i = 0; i < (data * 2); i++) {
  4781. int on = ((i % 2) == 0);
  4782. niu_force_led(np, on);
  4783. if (msleep_interruptible(500))
  4784. break;
  4785. }
  4786. niu_led_state_restore(np, orig_led_state);
  4787. return 0;
  4788. }
  4789. static const struct ethtool_ops niu_ethtool_ops = {
  4790. .get_drvinfo = niu_get_drvinfo,
  4791. .get_link = ethtool_op_get_link,
  4792. .get_msglevel = niu_get_msglevel,
  4793. .set_msglevel = niu_set_msglevel,
  4794. .get_eeprom_len = niu_get_eeprom_len,
  4795. .get_eeprom = niu_get_eeprom,
  4796. .get_settings = niu_get_settings,
  4797. .set_settings = niu_set_settings,
  4798. .get_strings = niu_get_strings,
  4799. .get_stats_count = niu_get_stats_count,
  4800. .get_ethtool_stats = niu_get_ethtool_stats,
  4801. .phys_id = niu_phys_id,
  4802. };
  4803. static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
  4804. int ldg, int ldn)
  4805. {
  4806. if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
  4807. return -EINVAL;
  4808. if (ldn < 0 || ldn > LDN_MAX)
  4809. return -EINVAL;
  4810. parent->ldg_map[ldn] = ldg;
  4811. if (np->parent->plat_type == PLAT_TYPE_NIU) {
  4812. /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
  4813. * the firmware, and we're not supposed to change them.
  4814. * Validate the mapping, because if it's wrong we probably
  4815. * won't get any interrupts and that's painful to debug.
  4816. */
  4817. if (nr64(LDG_NUM(ldn)) != ldg) {
  4818. dev_err(np->device, PFX "Port %u, mis-matched "
  4819. "LDG assignment "
  4820. "for ldn %d, should be %d is %llu\n",
  4821. np->port, ldn, ldg,
  4822. (unsigned long long) nr64(LDG_NUM(ldn)));
  4823. return -EINVAL;
  4824. }
  4825. } else
  4826. nw64(LDG_NUM(ldn), ldg);
  4827. return 0;
  4828. }
  4829. static int niu_set_ldg_timer_res(struct niu *np, int res)
  4830. {
  4831. if (res < 0 || res > LDG_TIMER_RES_VAL)
  4832. return -EINVAL;
  4833. nw64(LDG_TIMER_RES, res);
  4834. return 0;
  4835. }
  4836. static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
  4837. {
  4838. if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
  4839. (func < 0 || func > 3) ||
  4840. (vector < 0 || vector > 0x1f))
  4841. return -EINVAL;
  4842. nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
  4843. return 0;
  4844. }
  4845. static int __devinit niu_pci_eeprom_read(struct niu *np, u32 addr)
  4846. {
  4847. u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
  4848. (addr << ESPC_PIO_STAT_ADDR_SHIFT));
  4849. int limit;
  4850. if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
  4851. return -EINVAL;
  4852. frame = frame_base;
  4853. nw64(ESPC_PIO_STAT, frame);
  4854. limit = 64;
  4855. do {
  4856. udelay(5);
  4857. frame = nr64(ESPC_PIO_STAT);
  4858. if (frame & ESPC_PIO_STAT_READ_END)
  4859. break;
  4860. } while (limit--);
  4861. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  4862. dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
  4863. (unsigned long long) frame);
  4864. return -ENODEV;
  4865. }
  4866. frame = frame_base;
  4867. nw64(ESPC_PIO_STAT, frame);
  4868. limit = 64;
  4869. do {
  4870. udelay(5);
  4871. frame = nr64(ESPC_PIO_STAT);
  4872. if (frame & ESPC_PIO_STAT_READ_END)
  4873. break;
  4874. } while (limit--);
  4875. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  4876. dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
  4877. (unsigned long long) frame);
  4878. return -ENODEV;
  4879. }
  4880. frame = nr64(ESPC_PIO_STAT);
  4881. return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
  4882. }
  4883. static int __devinit niu_pci_eeprom_read16(struct niu *np, u32 off)
  4884. {
  4885. int err = niu_pci_eeprom_read(np, off);
  4886. u16 val;
  4887. if (err < 0)
  4888. return err;
  4889. val = (err << 8);
  4890. err = niu_pci_eeprom_read(np, off + 1);
  4891. if (err < 0)
  4892. return err;
  4893. val |= (err & 0xff);
  4894. return val;
  4895. }
  4896. static int __devinit niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
  4897. {
  4898. int err = niu_pci_eeprom_read(np, off);
  4899. u16 val;
  4900. if (err < 0)
  4901. return err;
  4902. val = (err & 0xff);
  4903. err = niu_pci_eeprom_read(np, off + 1);
  4904. if (err < 0)
  4905. return err;
  4906. val |= (err & 0xff) << 8;
  4907. return val;
  4908. }
  4909. static int __devinit niu_pci_vpd_get_propname(struct niu *np,
  4910. u32 off,
  4911. char *namebuf,
  4912. int namebuf_len)
  4913. {
  4914. int i;
  4915. for (i = 0; i < namebuf_len; i++) {
  4916. int err = niu_pci_eeprom_read(np, off + i);
  4917. if (err < 0)
  4918. return err;
  4919. *namebuf++ = err;
  4920. if (!err)
  4921. break;
  4922. }
  4923. if (i >= namebuf_len)
  4924. return -EINVAL;
  4925. return i + 1;
  4926. }
  4927. static void __devinit niu_vpd_parse_version(struct niu *np)
  4928. {
  4929. struct niu_vpd *vpd = &np->vpd;
  4930. int len = strlen(vpd->version) + 1;
  4931. const char *s = vpd->version;
  4932. int i;
  4933. for (i = 0; i < len - 5; i++) {
  4934. if (!strncmp(s + i, "FCode ", 5))
  4935. break;
  4936. }
  4937. if (i >= len - 5)
  4938. return;
  4939. s += i + 5;
  4940. sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
  4941. niudbg(PROBE, "VPD_SCAN: FCODE major(%d) minor(%d)\n",
  4942. vpd->fcode_major, vpd->fcode_minor);
  4943. if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
  4944. (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
  4945. vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
  4946. np->flags |= NIU_FLAGS_VPD_VALID;
  4947. }
  4948. /* ESPC_PIO_EN_ENABLE must be set */
  4949. static int __devinit niu_pci_vpd_scan_props(struct niu *np,
  4950. u32 start, u32 end)
  4951. {
  4952. unsigned int found_mask = 0;
  4953. #define FOUND_MASK_MODEL 0x00000001
  4954. #define FOUND_MASK_BMODEL 0x00000002
  4955. #define FOUND_MASK_VERS 0x00000004
  4956. #define FOUND_MASK_MAC 0x00000008
  4957. #define FOUND_MASK_NMAC 0x00000010
  4958. #define FOUND_MASK_PHY 0x00000020
  4959. #define FOUND_MASK_ALL 0x0000003f
  4960. niudbg(PROBE, "VPD_SCAN: start[%x] end[%x]\n",
  4961. start, end);
  4962. while (start < end) {
  4963. int len, err, instance, type, prop_len;
  4964. char namebuf[64];
  4965. u8 *prop_buf;
  4966. int max_len;
  4967. if (found_mask == FOUND_MASK_ALL) {
  4968. niu_vpd_parse_version(np);
  4969. return 1;
  4970. }
  4971. err = niu_pci_eeprom_read(np, start + 2);
  4972. if (err < 0)
  4973. return err;
  4974. len = err;
  4975. start += 3;
  4976. instance = niu_pci_eeprom_read(np, start);
  4977. type = niu_pci_eeprom_read(np, start + 3);
  4978. prop_len = niu_pci_eeprom_read(np, start + 4);
  4979. err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
  4980. if (err < 0)
  4981. return err;
  4982. prop_buf = NULL;
  4983. max_len = 0;
  4984. if (!strcmp(namebuf, "model")) {
  4985. prop_buf = np->vpd.model;
  4986. max_len = NIU_VPD_MODEL_MAX;
  4987. found_mask |= FOUND_MASK_MODEL;
  4988. } else if (!strcmp(namebuf, "board-model")) {
  4989. prop_buf = np->vpd.board_model;
  4990. max_len = NIU_VPD_BD_MODEL_MAX;
  4991. found_mask |= FOUND_MASK_BMODEL;
  4992. } else if (!strcmp(namebuf, "version")) {
  4993. prop_buf = np->vpd.version;
  4994. max_len = NIU_VPD_VERSION_MAX;
  4995. found_mask |= FOUND_MASK_VERS;
  4996. } else if (!strcmp(namebuf, "local-mac-address")) {
  4997. prop_buf = np->vpd.local_mac;
  4998. max_len = ETH_ALEN;
  4999. found_mask |= FOUND_MASK_MAC;
  5000. } else if (!strcmp(namebuf, "num-mac-addresses")) {
  5001. prop_buf = &np->vpd.mac_num;
  5002. max_len = 1;
  5003. found_mask |= FOUND_MASK_NMAC;
  5004. } else if (!strcmp(namebuf, "phy-type")) {
  5005. prop_buf = np->vpd.phy_type;
  5006. max_len = NIU_VPD_PHY_TYPE_MAX;
  5007. found_mask |= FOUND_MASK_PHY;
  5008. }
  5009. if (max_len && prop_len > max_len) {
  5010. dev_err(np->device, PFX "Property '%s' length (%d) is "
  5011. "too long.\n", namebuf, prop_len);
  5012. return -EINVAL;
  5013. }
  5014. if (prop_buf) {
  5015. u32 off = start + 5 + err;
  5016. int i;
  5017. niudbg(PROBE, "VPD_SCAN: Reading in property [%s] "
  5018. "len[%d]\n", namebuf, prop_len);
  5019. for (i = 0; i < prop_len; i++)
  5020. *prop_buf++ = niu_pci_eeprom_read(np, off + i);
  5021. }
  5022. start += len;
  5023. }
  5024. return 0;
  5025. }
  5026. /* ESPC_PIO_EN_ENABLE must be set */
  5027. static void __devinit niu_pci_vpd_fetch(struct niu *np, u32 start)
  5028. {
  5029. u32 offset;
  5030. int err;
  5031. err = niu_pci_eeprom_read16_swp(np, start + 1);
  5032. if (err < 0)
  5033. return;
  5034. offset = err + 3;
  5035. while (start + offset < ESPC_EEPROM_SIZE) {
  5036. u32 here = start + offset;
  5037. u32 end;
  5038. err = niu_pci_eeprom_read(np, here);
  5039. if (err != 0x90)
  5040. return;
  5041. err = niu_pci_eeprom_read16_swp(np, here + 1);
  5042. if (err < 0)
  5043. return;
  5044. here = start + offset + 3;
  5045. end = start + offset + err;
  5046. offset += err;
  5047. err = niu_pci_vpd_scan_props(np, here, end);
  5048. if (err < 0 || err == 1)
  5049. return;
  5050. }
  5051. }
  5052. /* ESPC_PIO_EN_ENABLE must be set */
  5053. static u32 __devinit niu_pci_vpd_offset(struct niu *np)
  5054. {
  5055. u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
  5056. int err;
  5057. while (start < end) {
  5058. ret = start;
  5059. /* ROM header signature? */
  5060. err = niu_pci_eeprom_read16(np, start + 0);
  5061. if (err != 0x55aa)
  5062. return 0;
  5063. /* Apply offset to PCI data structure. */
  5064. err = niu_pci_eeprom_read16(np, start + 23);
  5065. if (err < 0)
  5066. return 0;
  5067. start += err;
  5068. /* Check for "PCIR" signature. */
  5069. err = niu_pci_eeprom_read16(np, start + 0);
  5070. if (err != 0x5043)
  5071. return 0;
  5072. err = niu_pci_eeprom_read16(np, start + 2);
  5073. if (err != 0x4952)
  5074. return 0;
  5075. /* Check for OBP image type. */
  5076. err = niu_pci_eeprom_read(np, start + 20);
  5077. if (err < 0)
  5078. return 0;
  5079. if (err != 0x01) {
  5080. err = niu_pci_eeprom_read(np, ret + 2);
  5081. if (err < 0)
  5082. return 0;
  5083. start = ret + (err * 512);
  5084. continue;
  5085. }
  5086. err = niu_pci_eeprom_read16_swp(np, start + 8);
  5087. if (err < 0)
  5088. return err;
  5089. ret += err;
  5090. err = niu_pci_eeprom_read(np, ret + 0);
  5091. if (err != 0x82)
  5092. return 0;
  5093. return ret;
  5094. }
  5095. return 0;
  5096. }
  5097. static int __devinit niu_phy_type_prop_decode(struct niu *np,
  5098. const char *phy_prop)
  5099. {
  5100. if (!strcmp(phy_prop, "mif")) {
  5101. /* 1G copper, MII */
  5102. np->flags &= ~(NIU_FLAGS_FIBER |
  5103. NIU_FLAGS_10G);
  5104. np->mac_xcvr = MAC_XCVR_MII;
  5105. } else if (!strcmp(phy_prop, "xgf")) {
  5106. /* 10G fiber, XPCS */
  5107. np->flags |= (NIU_FLAGS_10G |
  5108. NIU_FLAGS_FIBER);
  5109. np->mac_xcvr = MAC_XCVR_XPCS;
  5110. } else if (!strcmp(phy_prop, "pcs")) {
  5111. /* 1G fiber, PCS */
  5112. np->flags &= ~NIU_FLAGS_10G;
  5113. np->flags |= NIU_FLAGS_FIBER;
  5114. np->mac_xcvr = MAC_XCVR_PCS;
  5115. } else if (!strcmp(phy_prop, "xgc")) {
  5116. /* 10G copper, XPCS */
  5117. np->flags |= NIU_FLAGS_10G;
  5118. np->flags &= ~NIU_FLAGS_FIBER;
  5119. np->mac_xcvr = MAC_XCVR_XPCS;
  5120. } else {
  5121. return -EINVAL;
  5122. }
  5123. return 0;
  5124. }
  5125. static void __devinit niu_pci_vpd_validate(struct niu *np)
  5126. {
  5127. struct net_device *dev = np->dev;
  5128. struct niu_vpd *vpd = &np->vpd;
  5129. u8 val8;
  5130. if (!is_valid_ether_addr(&vpd->local_mac[0])) {
  5131. dev_err(np->device, PFX "VPD MAC invalid, "
  5132. "falling back to SPROM.\n");
  5133. np->flags &= ~NIU_FLAGS_VPD_VALID;
  5134. return;
  5135. }
  5136. if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  5137. dev_err(np->device, PFX "Illegal phy string [%s].\n",
  5138. np->vpd.phy_type);
  5139. dev_err(np->device, PFX "Falling back to SPROM.\n");
  5140. np->flags &= ~NIU_FLAGS_VPD_VALID;
  5141. return;
  5142. }
  5143. memcpy(dev->perm_addr, vpd->local_mac, ETH_ALEN);
  5144. val8 = dev->perm_addr[5];
  5145. dev->perm_addr[5] += np->port;
  5146. if (dev->perm_addr[5] < val8)
  5147. dev->perm_addr[4]++;
  5148. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  5149. }
  5150. static int __devinit niu_pci_probe_sprom(struct niu *np)
  5151. {
  5152. struct net_device *dev = np->dev;
  5153. int len, i;
  5154. u64 val, sum;
  5155. u8 val8;
  5156. val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
  5157. val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
  5158. len = val / 4;
  5159. np->eeprom_len = len;
  5160. niudbg(PROBE, "SPROM: Image size %llu\n", (unsigned long long) val);
  5161. sum = 0;
  5162. for (i = 0; i < len; i++) {
  5163. val = nr64(ESPC_NCR(i));
  5164. sum += (val >> 0) & 0xff;
  5165. sum += (val >> 8) & 0xff;
  5166. sum += (val >> 16) & 0xff;
  5167. sum += (val >> 24) & 0xff;
  5168. }
  5169. niudbg(PROBE, "SPROM: Checksum %x\n", (int)(sum & 0xff));
  5170. if ((sum & 0xff) != 0xab) {
  5171. dev_err(np->device, PFX "Bad SPROM checksum "
  5172. "(%x, should be 0xab)\n", (int) (sum & 0xff));
  5173. return -EINVAL;
  5174. }
  5175. val = nr64(ESPC_PHY_TYPE);
  5176. switch (np->port) {
  5177. case 0:
  5178. val8 = (val & ESPC_PHY_TYPE_PORT0) >>
  5179. ESPC_PHY_TYPE_PORT0_SHIFT;
  5180. break;
  5181. case 1:
  5182. val8 = (val & ESPC_PHY_TYPE_PORT1) >>
  5183. ESPC_PHY_TYPE_PORT1_SHIFT;
  5184. break;
  5185. case 2:
  5186. val8 = (val & ESPC_PHY_TYPE_PORT2) >>
  5187. ESPC_PHY_TYPE_PORT2_SHIFT;
  5188. break;
  5189. case 3:
  5190. val8 = (val & ESPC_PHY_TYPE_PORT3) >>
  5191. ESPC_PHY_TYPE_PORT3_SHIFT;
  5192. break;
  5193. default:
  5194. dev_err(np->device, PFX "Bogus port number %u\n",
  5195. np->port);
  5196. return -EINVAL;
  5197. }
  5198. niudbg(PROBE, "SPROM: PHY type %x\n", val8);
  5199. switch (val8) {
  5200. case ESPC_PHY_TYPE_1G_COPPER:
  5201. /* 1G copper, MII */
  5202. np->flags &= ~(NIU_FLAGS_FIBER |
  5203. NIU_FLAGS_10G);
  5204. np->mac_xcvr = MAC_XCVR_MII;
  5205. break;
  5206. case ESPC_PHY_TYPE_1G_FIBER:
  5207. /* 1G fiber, PCS */
  5208. np->flags &= ~NIU_FLAGS_10G;
  5209. np->flags |= NIU_FLAGS_FIBER;
  5210. np->mac_xcvr = MAC_XCVR_PCS;
  5211. break;
  5212. case ESPC_PHY_TYPE_10G_COPPER:
  5213. /* 10G copper, XPCS */
  5214. np->flags |= NIU_FLAGS_10G;
  5215. np->flags &= ~NIU_FLAGS_FIBER;
  5216. np->mac_xcvr = MAC_XCVR_XPCS;
  5217. break;
  5218. case ESPC_PHY_TYPE_10G_FIBER:
  5219. /* 10G fiber, XPCS */
  5220. np->flags |= (NIU_FLAGS_10G |
  5221. NIU_FLAGS_FIBER);
  5222. np->mac_xcvr = MAC_XCVR_XPCS;
  5223. break;
  5224. default:
  5225. dev_err(np->device, PFX "Bogus SPROM phy type %u\n", val8);
  5226. return -EINVAL;
  5227. }
  5228. val = nr64(ESPC_MAC_ADDR0);
  5229. niudbg(PROBE, "SPROM: MAC_ADDR0[%08llx]\n",
  5230. (unsigned long long) val);
  5231. dev->perm_addr[0] = (val >> 0) & 0xff;
  5232. dev->perm_addr[1] = (val >> 8) & 0xff;
  5233. dev->perm_addr[2] = (val >> 16) & 0xff;
  5234. dev->perm_addr[3] = (val >> 24) & 0xff;
  5235. val = nr64(ESPC_MAC_ADDR1);
  5236. niudbg(PROBE, "SPROM: MAC_ADDR1[%08llx]\n",
  5237. (unsigned long long) val);
  5238. dev->perm_addr[4] = (val >> 0) & 0xff;
  5239. dev->perm_addr[5] = (val >> 8) & 0xff;
  5240. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  5241. dev_err(np->device, PFX "SPROM MAC address invalid\n");
  5242. dev_err(np->device, PFX "[ \n");
  5243. for (i = 0; i < 6; i++)
  5244. printk("%02x ", dev->perm_addr[i]);
  5245. printk("]\n");
  5246. return -EINVAL;
  5247. }
  5248. val8 = dev->perm_addr[5];
  5249. dev->perm_addr[5] += np->port;
  5250. if (dev->perm_addr[5] < val8)
  5251. dev->perm_addr[4]++;
  5252. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  5253. val = nr64(ESPC_MOD_STR_LEN);
  5254. niudbg(PROBE, "SPROM: MOD_STR_LEN[%llu]\n",
  5255. (unsigned long long) val);
  5256. if (val >= 8 * 4)
  5257. return -EINVAL;
  5258. for (i = 0; i < val; i += 4) {
  5259. u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
  5260. np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
  5261. np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
  5262. np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
  5263. np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
  5264. }
  5265. np->vpd.model[val] = '\0';
  5266. val = nr64(ESPC_BD_MOD_STR_LEN);
  5267. niudbg(PROBE, "SPROM: BD_MOD_STR_LEN[%llu]\n",
  5268. (unsigned long long) val);
  5269. if (val >= 4 * 4)
  5270. return -EINVAL;
  5271. for (i = 0; i < val; i += 4) {
  5272. u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
  5273. np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
  5274. np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
  5275. np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
  5276. np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
  5277. }
  5278. np->vpd.board_model[val] = '\0';
  5279. np->vpd.mac_num =
  5280. nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
  5281. niudbg(PROBE, "SPROM: NUM_PORTS_MACS[%d]\n",
  5282. np->vpd.mac_num);
  5283. return 0;
  5284. }
  5285. static int __devinit niu_get_and_validate_port(struct niu *np)
  5286. {
  5287. struct niu_parent *parent = np->parent;
  5288. if (np->port <= 1)
  5289. np->flags |= NIU_FLAGS_XMAC;
  5290. if (!parent->num_ports) {
  5291. if (parent->plat_type == PLAT_TYPE_NIU) {
  5292. parent->num_ports = 2;
  5293. } else {
  5294. parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
  5295. ESPC_NUM_PORTS_MACS_VAL;
  5296. if (!parent->num_ports)
  5297. parent->num_ports = 4;
  5298. }
  5299. }
  5300. niudbg(PROBE, "niu_get_and_validate_port: port[%d] num_ports[%d]\n",
  5301. np->port, parent->num_ports);
  5302. if (np->port >= parent->num_ports)
  5303. return -ENODEV;
  5304. return 0;
  5305. }
  5306. static int __devinit phy_record(struct niu_parent *parent,
  5307. struct phy_probe_info *p,
  5308. int dev_id_1, int dev_id_2, u8 phy_port,
  5309. int type)
  5310. {
  5311. u32 id = (dev_id_1 << 16) | dev_id_2;
  5312. u8 idx;
  5313. if (dev_id_1 < 0 || dev_id_2 < 0)
  5314. return 0;
  5315. if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
  5316. if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) &&
  5317. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011))
  5318. return 0;
  5319. } else {
  5320. if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
  5321. return 0;
  5322. }
  5323. pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
  5324. parent->index, id,
  5325. (type == PHY_TYPE_PMA_PMD ?
  5326. "PMA/PMD" :
  5327. (type == PHY_TYPE_PCS ?
  5328. "PCS" : "MII")),
  5329. phy_port);
  5330. if (p->cur[type] >= NIU_MAX_PORTS) {
  5331. printk(KERN_ERR PFX "Too many PHY ports.\n");
  5332. return -EINVAL;
  5333. }
  5334. idx = p->cur[type];
  5335. p->phy_id[type][idx] = id;
  5336. p->phy_port[type][idx] = phy_port;
  5337. p->cur[type] = idx + 1;
  5338. return 0;
  5339. }
  5340. static int __devinit port_has_10g(struct phy_probe_info *p, int port)
  5341. {
  5342. int i;
  5343. for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
  5344. if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
  5345. return 1;
  5346. }
  5347. for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
  5348. if (p->phy_port[PHY_TYPE_PCS][i] == port)
  5349. return 1;
  5350. }
  5351. return 0;
  5352. }
  5353. static int __devinit count_10g_ports(struct phy_probe_info *p, int *lowest)
  5354. {
  5355. int port, cnt;
  5356. cnt = 0;
  5357. *lowest = 32;
  5358. for (port = 8; port < 32; port++) {
  5359. if (port_has_10g(p, port)) {
  5360. if (!cnt)
  5361. *lowest = port;
  5362. cnt++;
  5363. }
  5364. }
  5365. return cnt;
  5366. }
  5367. static int __devinit count_1g_ports(struct phy_probe_info *p, int *lowest)
  5368. {
  5369. *lowest = 32;
  5370. if (p->cur[PHY_TYPE_MII])
  5371. *lowest = p->phy_port[PHY_TYPE_MII][0];
  5372. return p->cur[PHY_TYPE_MII];
  5373. }
  5374. static void __devinit niu_n2_divide_channels(struct niu_parent *parent)
  5375. {
  5376. int num_ports = parent->num_ports;
  5377. int i;
  5378. for (i = 0; i < num_ports; i++) {
  5379. parent->rxchan_per_port[i] = (16 / num_ports);
  5380. parent->txchan_per_port[i] = (16 / num_ports);
  5381. pr_info(PFX "niu%d: Port %u [%u RX chans] "
  5382. "[%u TX chans]\n",
  5383. parent->index, i,
  5384. parent->rxchan_per_port[i],
  5385. parent->txchan_per_port[i]);
  5386. }
  5387. }
  5388. static void __devinit niu_divide_channels(struct niu_parent *parent,
  5389. int num_10g, int num_1g)
  5390. {
  5391. int num_ports = parent->num_ports;
  5392. int rx_chans_per_10g, rx_chans_per_1g;
  5393. int tx_chans_per_10g, tx_chans_per_1g;
  5394. int i, tot_rx, tot_tx;
  5395. if (!num_10g || !num_1g) {
  5396. rx_chans_per_10g = rx_chans_per_1g =
  5397. (NIU_NUM_RXCHAN / num_ports);
  5398. tx_chans_per_10g = tx_chans_per_1g =
  5399. (NIU_NUM_TXCHAN / num_ports);
  5400. } else {
  5401. rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
  5402. rx_chans_per_10g = (NIU_NUM_RXCHAN -
  5403. (rx_chans_per_1g * num_1g)) /
  5404. num_10g;
  5405. tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
  5406. tx_chans_per_10g = (NIU_NUM_TXCHAN -
  5407. (tx_chans_per_1g * num_1g)) /
  5408. num_10g;
  5409. }
  5410. tot_rx = tot_tx = 0;
  5411. for (i = 0; i < num_ports; i++) {
  5412. int type = phy_decode(parent->port_phy, i);
  5413. if (type == PORT_TYPE_10G) {
  5414. parent->rxchan_per_port[i] = rx_chans_per_10g;
  5415. parent->txchan_per_port[i] = tx_chans_per_10g;
  5416. } else {
  5417. parent->rxchan_per_port[i] = rx_chans_per_1g;
  5418. parent->txchan_per_port[i] = tx_chans_per_1g;
  5419. }
  5420. pr_info(PFX "niu%d: Port %u [%u RX chans] "
  5421. "[%u TX chans]\n",
  5422. parent->index, i,
  5423. parent->rxchan_per_port[i],
  5424. parent->txchan_per_port[i]);
  5425. tot_rx += parent->rxchan_per_port[i];
  5426. tot_tx += parent->txchan_per_port[i];
  5427. }
  5428. if (tot_rx > NIU_NUM_RXCHAN) {
  5429. printk(KERN_ERR PFX "niu%d: Too many RX channels (%d), "
  5430. "resetting to one per port.\n",
  5431. parent->index, tot_rx);
  5432. for (i = 0; i < num_ports; i++)
  5433. parent->rxchan_per_port[i] = 1;
  5434. }
  5435. if (tot_tx > NIU_NUM_TXCHAN) {
  5436. printk(KERN_ERR PFX "niu%d: Too many TX channels (%d), "
  5437. "resetting to one per port.\n",
  5438. parent->index, tot_tx);
  5439. for (i = 0; i < num_ports; i++)
  5440. parent->txchan_per_port[i] = 1;
  5441. }
  5442. if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
  5443. printk(KERN_WARNING PFX "niu%d: Driver bug, wasted channels, "
  5444. "RX[%d] TX[%d]\n",
  5445. parent->index, tot_rx, tot_tx);
  5446. }
  5447. }
  5448. static void __devinit niu_divide_rdc_groups(struct niu_parent *parent,
  5449. int num_10g, int num_1g)
  5450. {
  5451. int i, num_ports = parent->num_ports;
  5452. int rdc_group, rdc_groups_per_port;
  5453. int rdc_channel_base;
  5454. rdc_group = 0;
  5455. rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
  5456. rdc_channel_base = 0;
  5457. for (i = 0; i < num_ports; i++) {
  5458. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
  5459. int grp, num_channels = parent->rxchan_per_port[i];
  5460. int this_channel_offset;
  5461. tp->first_table_num = rdc_group;
  5462. tp->num_tables = rdc_groups_per_port;
  5463. this_channel_offset = 0;
  5464. for (grp = 0; grp < tp->num_tables; grp++) {
  5465. struct rdc_table *rt = &tp->tables[grp];
  5466. int slot;
  5467. pr_info(PFX "niu%d: Port %d RDC tbl(%d) [ ",
  5468. parent->index, i, tp->first_table_num + grp);
  5469. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
  5470. rt->rxdma_channel[slot] =
  5471. rdc_channel_base + this_channel_offset;
  5472. printk("%d ", rt->rxdma_channel[slot]);
  5473. if (++this_channel_offset == num_channels)
  5474. this_channel_offset = 0;
  5475. }
  5476. printk("]\n");
  5477. }
  5478. parent->rdc_default[i] = rdc_channel_base;
  5479. rdc_channel_base += num_channels;
  5480. rdc_group += rdc_groups_per_port;
  5481. }
  5482. }
  5483. static int __devinit fill_phy_probe_info(struct niu *np,
  5484. struct niu_parent *parent,
  5485. struct phy_probe_info *info)
  5486. {
  5487. unsigned long flags;
  5488. int port, err;
  5489. memset(info, 0, sizeof(*info));
  5490. /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
  5491. niu_lock_parent(np, flags);
  5492. err = 0;
  5493. for (port = 8; port < 32; port++) {
  5494. int dev_id_1, dev_id_2;
  5495. dev_id_1 = mdio_read(np, port,
  5496. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
  5497. dev_id_2 = mdio_read(np, port,
  5498. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
  5499. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  5500. PHY_TYPE_PMA_PMD);
  5501. if (err)
  5502. break;
  5503. dev_id_1 = mdio_read(np, port,
  5504. NIU_PCS_DEV_ADDR, MII_PHYSID1);
  5505. dev_id_2 = mdio_read(np, port,
  5506. NIU_PCS_DEV_ADDR, MII_PHYSID2);
  5507. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  5508. PHY_TYPE_PCS);
  5509. if (err)
  5510. break;
  5511. dev_id_1 = mii_read(np, port, MII_PHYSID1);
  5512. dev_id_2 = mii_read(np, port, MII_PHYSID2);
  5513. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  5514. PHY_TYPE_MII);
  5515. if (err)
  5516. break;
  5517. }
  5518. niu_unlock_parent(np, flags);
  5519. return err;
  5520. }
  5521. static int __devinit walk_phys(struct niu *np, struct niu_parent *parent)
  5522. {
  5523. struct phy_probe_info *info = &parent->phy_probe_info;
  5524. int lowest_10g, lowest_1g;
  5525. int num_10g, num_1g;
  5526. u32 val;
  5527. int err;
  5528. err = fill_phy_probe_info(np, parent, info);
  5529. if (err)
  5530. return err;
  5531. num_10g = count_10g_ports(info, &lowest_10g);
  5532. num_1g = count_1g_ports(info, &lowest_1g);
  5533. switch ((num_10g << 4) | num_1g) {
  5534. case 0x24:
  5535. if (lowest_1g == 10)
  5536. parent->plat_type = PLAT_TYPE_VF_P0;
  5537. else if (lowest_1g == 26)
  5538. parent->plat_type = PLAT_TYPE_VF_P1;
  5539. else
  5540. goto unknown_vg_1g_port;
  5541. /* fallthru */
  5542. case 0x22:
  5543. val = (phy_encode(PORT_TYPE_10G, 0) |
  5544. phy_encode(PORT_TYPE_10G, 1) |
  5545. phy_encode(PORT_TYPE_1G, 2) |
  5546. phy_encode(PORT_TYPE_1G, 3));
  5547. break;
  5548. case 0x20:
  5549. val = (phy_encode(PORT_TYPE_10G, 0) |
  5550. phy_encode(PORT_TYPE_10G, 1));
  5551. break;
  5552. case 0x10:
  5553. val = phy_encode(PORT_TYPE_10G, np->port);
  5554. break;
  5555. case 0x14:
  5556. if (lowest_1g == 10)
  5557. parent->plat_type = PLAT_TYPE_VF_P0;
  5558. else if (lowest_1g == 26)
  5559. parent->plat_type = PLAT_TYPE_VF_P1;
  5560. else
  5561. goto unknown_vg_1g_port;
  5562. /* fallthru */
  5563. case 0x13:
  5564. if ((lowest_10g & 0x7) == 0)
  5565. val = (phy_encode(PORT_TYPE_10G, 0) |
  5566. phy_encode(PORT_TYPE_1G, 1) |
  5567. phy_encode(PORT_TYPE_1G, 2) |
  5568. phy_encode(PORT_TYPE_1G, 3));
  5569. else
  5570. val = (phy_encode(PORT_TYPE_1G, 0) |
  5571. phy_encode(PORT_TYPE_10G, 1) |
  5572. phy_encode(PORT_TYPE_1G, 2) |
  5573. phy_encode(PORT_TYPE_1G, 3));
  5574. break;
  5575. case 0x04:
  5576. if (lowest_1g == 10)
  5577. parent->plat_type = PLAT_TYPE_VF_P0;
  5578. else if (lowest_1g == 26)
  5579. parent->plat_type = PLAT_TYPE_VF_P1;
  5580. else
  5581. goto unknown_vg_1g_port;
  5582. val = (phy_encode(PORT_TYPE_1G, 0) |
  5583. phy_encode(PORT_TYPE_1G, 1) |
  5584. phy_encode(PORT_TYPE_1G, 2) |
  5585. phy_encode(PORT_TYPE_1G, 3));
  5586. break;
  5587. default:
  5588. printk(KERN_ERR PFX "Unsupported port config "
  5589. "10G[%d] 1G[%d]\n",
  5590. num_10g, num_1g);
  5591. return -EINVAL;
  5592. }
  5593. parent->port_phy = val;
  5594. if (parent->plat_type == PLAT_TYPE_NIU)
  5595. niu_n2_divide_channels(parent);
  5596. else
  5597. niu_divide_channels(parent, num_10g, num_1g);
  5598. niu_divide_rdc_groups(parent, num_10g, num_1g);
  5599. return 0;
  5600. unknown_vg_1g_port:
  5601. printk(KERN_ERR PFX "Cannot identify platform type, 1gport=%d\n",
  5602. lowest_1g);
  5603. return -EINVAL;
  5604. }
  5605. static int __devinit niu_probe_ports(struct niu *np)
  5606. {
  5607. struct niu_parent *parent = np->parent;
  5608. int err, i;
  5609. niudbg(PROBE, "niu_probe_ports(): port_phy[%08x]\n",
  5610. parent->port_phy);
  5611. if (parent->port_phy == PORT_PHY_UNKNOWN) {
  5612. err = walk_phys(np, parent);
  5613. if (err)
  5614. return err;
  5615. niu_set_ldg_timer_res(np, 2);
  5616. for (i = 0; i <= LDN_MAX; i++)
  5617. niu_ldn_irq_enable(np, i, 0);
  5618. }
  5619. if (parent->port_phy == PORT_PHY_INVALID)
  5620. return -EINVAL;
  5621. return 0;
  5622. }
  5623. static int __devinit niu_classifier_swstate_init(struct niu *np)
  5624. {
  5625. struct niu_classifier *cp = &np->clas;
  5626. niudbg(PROBE, "niu_classifier_swstate_init: num_tcam(%d)\n",
  5627. np->parent->tcam_num_entries);
  5628. cp->tcam_index = (u16) np->port;
  5629. cp->h1_init = 0xffffffff;
  5630. cp->h2_init = 0xffff;
  5631. return fflp_early_init(np);
  5632. }
  5633. static void __devinit niu_link_config_init(struct niu *np)
  5634. {
  5635. struct niu_link_config *lp = &np->link_config;
  5636. lp->advertising = (ADVERTISED_10baseT_Half |
  5637. ADVERTISED_10baseT_Full |
  5638. ADVERTISED_100baseT_Half |
  5639. ADVERTISED_100baseT_Full |
  5640. ADVERTISED_1000baseT_Half |
  5641. ADVERTISED_1000baseT_Full |
  5642. ADVERTISED_10000baseT_Full |
  5643. ADVERTISED_Autoneg);
  5644. lp->speed = lp->active_speed = SPEED_INVALID;
  5645. lp->duplex = lp->active_duplex = DUPLEX_INVALID;
  5646. #if 0
  5647. lp->loopback_mode = LOOPBACK_MAC;
  5648. lp->active_speed = SPEED_10000;
  5649. lp->active_duplex = DUPLEX_FULL;
  5650. #else
  5651. lp->loopback_mode = LOOPBACK_DISABLED;
  5652. #endif
  5653. }
  5654. static int __devinit niu_init_mac_ipp_pcs_base(struct niu *np)
  5655. {
  5656. switch (np->port) {
  5657. case 0:
  5658. np->mac_regs = np->regs + XMAC_PORT0_OFF;
  5659. np->ipp_off = 0x00000;
  5660. np->pcs_off = 0x04000;
  5661. np->xpcs_off = 0x02000;
  5662. break;
  5663. case 1:
  5664. np->mac_regs = np->regs + XMAC_PORT1_OFF;
  5665. np->ipp_off = 0x08000;
  5666. np->pcs_off = 0x0a000;
  5667. np->xpcs_off = 0x08000;
  5668. break;
  5669. case 2:
  5670. np->mac_regs = np->regs + BMAC_PORT2_OFF;
  5671. np->ipp_off = 0x04000;
  5672. np->pcs_off = 0x0e000;
  5673. np->xpcs_off = ~0UL;
  5674. break;
  5675. case 3:
  5676. np->mac_regs = np->regs + BMAC_PORT3_OFF;
  5677. np->ipp_off = 0x0c000;
  5678. np->pcs_off = 0x12000;
  5679. np->xpcs_off = ~0UL;
  5680. break;
  5681. default:
  5682. dev_err(np->device, PFX "Port %u is invalid, cannot "
  5683. "compute MAC block offset.\n", np->port);
  5684. return -EINVAL;
  5685. }
  5686. return 0;
  5687. }
  5688. static void __devinit niu_try_msix(struct niu *np, u8 *ldg_num_map)
  5689. {
  5690. struct msix_entry msi_vec[NIU_NUM_LDG];
  5691. struct niu_parent *parent = np->parent;
  5692. struct pci_dev *pdev = np->pdev;
  5693. int i, num_irqs, err;
  5694. u8 first_ldg;
  5695. first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
  5696. for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
  5697. ldg_num_map[i] = first_ldg + i;
  5698. num_irqs = (parent->rxchan_per_port[np->port] +
  5699. parent->txchan_per_port[np->port] +
  5700. (np->port == 0 ? 3 : 1));
  5701. BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
  5702. retry:
  5703. for (i = 0; i < num_irqs; i++) {
  5704. msi_vec[i].vector = 0;
  5705. msi_vec[i].entry = i;
  5706. }
  5707. err = pci_enable_msix(pdev, msi_vec, num_irqs);
  5708. if (err < 0) {
  5709. np->flags &= ~NIU_FLAGS_MSIX;
  5710. return;
  5711. }
  5712. if (err > 0) {
  5713. num_irqs = err;
  5714. goto retry;
  5715. }
  5716. np->flags |= NIU_FLAGS_MSIX;
  5717. for (i = 0; i < num_irqs; i++)
  5718. np->ldg[i].irq = msi_vec[i].vector;
  5719. np->num_ldg = num_irqs;
  5720. }
  5721. static int __devinit niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
  5722. {
  5723. #ifdef CONFIG_SPARC64
  5724. struct of_device *op = np->op;
  5725. const u32 *int_prop;
  5726. int i;
  5727. int_prop = of_get_property(op->node, "interrupts", NULL);
  5728. if (!int_prop)
  5729. return -ENODEV;
  5730. for (i = 0; i < op->num_irqs; i++) {
  5731. ldg_num_map[i] = int_prop[i];
  5732. np->ldg[i].irq = op->irqs[i];
  5733. }
  5734. np->num_ldg = op->num_irqs;
  5735. return 0;
  5736. #else
  5737. return -EINVAL;
  5738. #endif
  5739. }
  5740. static int __devinit niu_ldg_init(struct niu *np)
  5741. {
  5742. struct niu_parent *parent = np->parent;
  5743. u8 ldg_num_map[NIU_NUM_LDG];
  5744. int first_chan, num_chan;
  5745. int i, err, ldg_rotor;
  5746. u8 port;
  5747. np->num_ldg = 1;
  5748. np->ldg[0].irq = np->dev->irq;
  5749. if (parent->plat_type == PLAT_TYPE_NIU) {
  5750. err = niu_n2_irq_init(np, ldg_num_map);
  5751. if (err)
  5752. return err;
  5753. } else
  5754. niu_try_msix(np, ldg_num_map);
  5755. port = np->port;
  5756. for (i = 0; i < np->num_ldg; i++) {
  5757. struct niu_ldg *lp = &np->ldg[i];
  5758. netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
  5759. lp->np = np;
  5760. lp->ldg_num = ldg_num_map[i];
  5761. lp->timer = 2; /* XXX */
  5762. /* On N2 NIU the firmware has setup the SID mappings so they go
  5763. * to the correct values that will route the LDG to the proper
  5764. * interrupt in the NCU interrupt table.
  5765. */
  5766. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  5767. err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
  5768. if (err)
  5769. return err;
  5770. }
  5771. }
  5772. /* We adopt the LDG assignment ordering used by the N2 NIU
  5773. * 'interrupt' properties because that simplifies a lot of
  5774. * things. This ordering is:
  5775. *
  5776. * MAC
  5777. * MIF (if port zero)
  5778. * SYSERR (if port zero)
  5779. * RX channels
  5780. * TX channels
  5781. */
  5782. ldg_rotor = 0;
  5783. err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
  5784. LDN_MAC(port));
  5785. if (err)
  5786. return err;
  5787. ldg_rotor++;
  5788. if (ldg_rotor == np->num_ldg)
  5789. ldg_rotor = 0;
  5790. if (port == 0) {
  5791. err = niu_ldg_assign_ldn(np, parent,
  5792. ldg_num_map[ldg_rotor],
  5793. LDN_MIF);
  5794. if (err)
  5795. return err;
  5796. ldg_rotor++;
  5797. if (ldg_rotor == np->num_ldg)
  5798. ldg_rotor = 0;
  5799. err = niu_ldg_assign_ldn(np, parent,
  5800. ldg_num_map[ldg_rotor],
  5801. LDN_DEVICE_ERROR);
  5802. if (err)
  5803. return err;
  5804. ldg_rotor++;
  5805. if (ldg_rotor == np->num_ldg)
  5806. ldg_rotor = 0;
  5807. }
  5808. first_chan = 0;
  5809. for (i = 0; i < port; i++)
  5810. first_chan += parent->rxchan_per_port[port];
  5811. num_chan = parent->rxchan_per_port[port];
  5812. for (i = first_chan; i < (first_chan + num_chan); i++) {
  5813. err = niu_ldg_assign_ldn(np, parent,
  5814. ldg_num_map[ldg_rotor],
  5815. LDN_RXDMA(i));
  5816. if (err)
  5817. return err;
  5818. ldg_rotor++;
  5819. if (ldg_rotor == np->num_ldg)
  5820. ldg_rotor = 0;
  5821. }
  5822. first_chan = 0;
  5823. for (i = 0; i < port; i++)
  5824. first_chan += parent->txchan_per_port[port];
  5825. num_chan = parent->txchan_per_port[port];
  5826. for (i = first_chan; i < (first_chan + num_chan); i++) {
  5827. err = niu_ldg_assign_ldn(np, parent,
  5828. ldg_num_map[ldg_rotor],
  5829. LDN_TXDMA(i));
  5830. if (err)
  5831. return err;
  5832. ldg_rotor++;
  5833. if (ldg_rotor == np->num_ldg)
  5834. ldg_rotor = 0;
  5835. }
  5836. return 0;
  5837. }
  5838. static void __devexit niu_ldg_free(struct niu *np)
  5839. {
  5840. if (np->flags & NIU_FLAGS_MSIX)
  5841. pci_disable_msix(np->pdev);
  5842. }
  5843. static int __devinit niu_get_of_props(struct niu *np)
  5844. {
  5845. #ifdef CONFIG_SPARC64
  5846. struct net_device *dev = np->dev;
  5847. struct device_node *dp;
  5848. const char *phy_type;
  5849. const u8 *mac_addr;
  5850. int prop_len;
  5851. if (np->parent->plat_type == PLAT_TYPE_NIU)
  5852. dp = np->op->node;
  5853. else
  5854. dp = pci_device_to_OF_node(np->pdev);
  5855. phy_type = of_get_property(dp, "phy-type", &prop_len);
  5856. if (!phy_type) {
  5857. dev_err(np->device, PFX "%s: OF node lacks "
  5858. "phy-type property\n",
  5859. dp->full_name);
  5860. return -EINVAL;
  5861. }
  5862. if (!strcmp(phy_type, "none"))
  5863. return -ENODEV;
  5864. strcpy(np->vpd.phy_type, phy_type);
  5865. if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  5866. dev_err(np->device, PFX "%s: Illegal phy string [%s].\n",
  5867. dp->full_name, np->vpd.phy_type);
  5868. return -EINVAL;
  5869. }
  5870. mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
  5871. if (!mac_addr) {
  5872. dev_err(np->device, PFX "%s: OF node lacks "
  5873. "local-mac-address property\n",
  5874. dp->full_name);
  5875. return -EINVAL;
  5876. }
  5877. if (prop_len != dev->addr_len) {
  5878. dev_err(np->device, PFX "%s: OF MAC address prop len (%d) "
  5879. "is wrong.\n",
  5880. dp->full_name, prop_len);
  5881. }
  5882. memcpy(dev->perm_addr, mac_addr, dev->addr_len);
  5883. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  5884. int i;
  5885. dev_err(np->device, PFX "%s: OF MAC address is invalid\n",
  5886. dp->full_name);
  5887. dev_err(np->device, PFX "%s: [ \n",
  5888. dp->full_name);
  5889. for (i = 0; i < 6; i++)
  5890. printk("%02x ", dev->perm_addr[i]);
  5891. printk("]\n");
  5892. return -EINVAL;
  5893. }
  5894. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  5895. return 0;
  5896. #else
  5897. return -EINVAL;
  5898. #endif
  5899. }
  5900. static int __devinit niu_get_invariants(struct niu *np)
  5901. {
  5902. int err, have_props;
  5903. u32 offset;
  5904. err = niu_get_of_props(np);
  5905. if (err == -ENODEV)
  5906. return err;
  5907. have_props = !err;
  5908. err = niu_get_and_validate_port(np);
  5909. if (err)
  5910. return err;
  5911. err = niu_init_mac_ipp_pcs_base(np);
  5912. if (err)
  5913. return err;
  5914. if (!have_props) {
  5915. if (np->parent->plat_type == PLAT_TYPE_NIU)
  5916. return -EINVAL;
  5917. nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
  5918. offset = niu_pci_vpd_offset(np);
  5919. niudbg(PROBE, "niu_get_invariants: VPD offset [%08x]\n",
  5920. offset);
  5921. if (offset)
  5922. niu_pci_vpd_fetch(np, offset);
  5923. nw64(ESPC_PIO_EN, 0);
  5924. if (np->flags & NIU_FLAGS_VPD_VALID)
  5925. niu_pci_vpd_validate(np);
  5926. if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
  5927. err = niu_pci_probe_sprom(np);
  5928. if (err)
  5929. return err;
  5930. }
  5931. }
  5932. err = niu_probe_ports(np);
  5933. if (err)
  5934. return err;
  5935. niu_ldg_init(np);
  5936. niu_classifier_swstate_init(np);
  5937. niu_link_config_init(np);
  5938. err = niu_determine_phy_disposition(np);
  5939. if (!err)
  5940. err = niu_init_link(np);
  5941. return err;
  5942. }
  5943. static LIST_HEAD(niu_parent_list);
  5944. static DEFINE_MUTEX(niu_parent_lock);
  5945. static int niu_parent_index;
  5946. static ssize_t show_port_phy(struct device *dev,
  5947. struct device_attribute *attr, char *buf)
  5948. {
  5949. struct platform_device *plat_dev = to_platform_device(dev);
  5950. struct niu_parent *p = plat_dev->dev.platform_data;
  5951. u32 port_phy = p->port_phy;
  5952. char *orig_buf = buf;
  5953. int i;
  5954. if (port_phy == PORT_PHY_UNKNOWN ||
  5955. port_phy == PORT_PHY_INVALID)
  5956. return 0;
  5957. for (i = 0; i < p->num_ports; i++) {
  5958. const char *type_str;
  5959. int type;
  5960. type = phy_decode(port_phy, i);
  5961. if (type == PORT_TYPE_10G)
  5962. type_str = "10G";
  5963. else
  5964. type_str = "1G";
  5965. buf += sprintf(buf,
  5966. (i == 0) ? "%s" : " %s",
  5967. type_str);
  5968. }
  5969. buf += sprintf(buf, "\n");
  5970. return buf - orig_buf;
  5971. }
  5972. static ssize_t show_plat_type(struct device *dev,
  5973. struct device_attribute *attr, char *buf)
  5974. {
  5975. struct platform_device *plat_dev = to_platform_device(dev);
  5976. struct niu_parent *p = plat_dev->dev.platform_data;
  5977. const char *type_str;
  5978. switch (p->plat_type) {
  5979. case PLAT_TYPE_ATLAS:
  5980. type_str = "atlas";
  5981. break;
  5982. case PLAT_TYPE_NIU:
  5983. type_str = "niu";
  5984. break;
  5985. case PLAT_TYPE_VF_P0:
  5986. type_str = "vf_p0";
  5987. break;
  5988. case PLAT_TYPE_VF_P1:
  5989. type_str = "vf_p1";
  5990. break;
  5991. default:
  5992. type_str = "unknown";
  5993. break;
  5994. }
  5995. return sprintf(buf, "%s\n", type_str);
  5996. }
  5997. static ssize_t __show_chan_per_port(struct device *dev,
  5998. struct device_attribute *attr, char *buf,
  5999. int rx)
  6000. {
  6001. struct platform_device *plat_dev = to_platform_device(dev);
  6002. struct niu_parent *p = plat_dev->dev.platform_data;
  6003. char *orig_buf = buf;
  6004. u8 *arr;
  6005. int i;
  6006. arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
  6007. for (i = 0; i < p->num_ports; i++) {
  6008. buf += sprintf(buf,
  6009. (i == 0) ? "%d" : " %d",
  6010. arr[i]);
  6011. }
  6012. buf += sprintf(buf, "\n");
  6013. return buf - orig_buf;
  6014. }
  6015. static ssize_t show_rxchan_per_port(struct device *dev,
  6016. struct device_attribute *attr, char *buf)
  6017. {
  6018. return __show_chan_per_port(dev, attr, buf, 1);
  6019. }
  6020. static ssize_t show_txchan_per_port(struct device *dev,
  6021. struct device_attribute *attr, char *buf)
  6022. {
  6023. return __show_chan_per_port(dev, attr, buf, 1);
  6024. }
  6025. static ssize_t show_num_ports(struct device *dev,
  6026. struct device_attribute *attr, char *buf)
  6027. {
  6028. struct platform_device *plat_dev = to_platform_device(dev);
  6029. struct niu_parent *p = plat_dev->dev.platform_data;
  6030. return sprintf(buf, "%d\n", p->num_ports);
  6031. }
  6032. static struct device_attribute niu_parent_attributes[] = {
  6033. __ATTR(port_phy, S_IRUGO, show_port_phy, NULL),
  6034. __ATTR(plat_type, S_IRUGO, show_plat_type, NULL),
  6035. __ATTR(rxchan_per_port, S_IRUGO, show_rxchan_per_port, NULL),
  6036. __ATTR(txchan_per_port, S_IRUGO, show_txchan_per_port, NULL),
  6037. __ATTR(num_ports, S_IRUGO, show_num_ports, NULL),
  6038. {}
  6039. };
  6040. static struct niu_parent * __devinit niu_new_parent(struct niu *np,
  6041. union niu_parent_id *id,
  6042. u8 ptype)
  6043. {
  6044. struct platform_device *plat_dev;
  6045. struct niu_parent *p;
  6046. int i;
  6047. niudbg(PROBE, "niu_new_parent: Creating new parent.\n");
  6048. plat_dev = platform_device_register_simple("niu", niu_parent_index,
  6049. NULL, 0);
  6050. if (!plat_dev)
  6051. return NULL;
  6052. for (i = 0; attr_name(niu_parent_attributes[i]); i++) {
  6053. int err = device_create_file(&plat_dev->dev,
  6054. &niu_parent_attributes[i]);
  6055. if (err)
  6056. goto fail_unregister;
  6057. }
  6058. p = kzalloc(sizeof(*p), GFP_KERNEL);
  6059. if (!p)
  6060. goto fail_unregister;
  6061. p->index = niu_parent_index++;
  6062. plat_dev->dev.platform_data = p;
  6063. p->plat_dev = plat_dev;
  6064. memcpy(&p->id, id, sizeof(*id));
  6065. p->plat_type = ptype;
  6066. INIT_LIST_HEAD(&p->list);
  6067. atomic_set(&p->refcnt, 0);
  6068. list_add(&p->list, &niu_parent_list);
  6069. spin_lock_init(&p->lock);
  6070. p->rxdma_clock_divider = 7500;
  6071. p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
  6072. if (p->plat_type == PLAT_TYPE_NIU)
  6073. p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
  6074. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  6075. int index = i - CLASS_CODE_USER_PROG1;
  6076. p->tcam_key[index] = TCAM_KEY_TSEL;
  6077. p->flow_key[index] = (FLOW_KEY_IPSA |
  6078. FLOW_KEY_IPDA |
  6079. FLOW_KEY_PROTO |
  6080. (FLOW_KEY_L4_BYTE12 <<
  6081. FLOW_KEY_L4_0_SHIFT) |
  6082. (FLOW_KEY_L4_BYTE12 <<
  6083. FLOW_KEY_L4_1_SHIFT));
  6084. }
  6085. for (i = 0; i < LDN_MAX + 1; i++)
  6086. p->ldg_map[i] = LDG_INVALID;
  6087. return p;
  6088. fail_unregister:
  6089. platform_device_unregister(plat_dev);
  6090. return NULL;
  6091. }
  6092. static struct niu_parent * __devinit niu_get_parent(struct niu *np,
  6093. union niu_parent_id *id,
  6094. u8 ptype)
  6095. {
  6096. struct niu_parent *p, *tmp;
  6097. int port = np->port;
  6098. niudbg(PROBE, "niu_get_parent: platform_type[%u] port[%u]\n",
  6099. ptype, port);
  6100. mutex_lock(&niu_parent_lock);
  6101. p = NULL;
  6102. list_for_each_entry(tmp, &niu_parent_list, list) {
  6103. if (!memcmp(id, &tmp->id, sizeof(*id))) {
  6104. p = tmp;
  6105. break;
  6106. }
  6107. }
  6108. if (!p)
  6109. p = niu_new_parent(np, id, ptype);
  6110. if (p) {
  6111. char port_name[6];
  6112. int err;
  6113. sprintf(port_name, "port%d", port);
  6114. err = sysfs_create_link(&p->plat_dev->dev.kobj,
  6115. &np->device->kobj,
  6116. port_name);
  6117. if (!err) {
  6118. p->ports[port] = np;
  6119. atomic_inc(&p->refcnt);
  6120. }
  6121. }
  6122. mutex_unlock(&niu_parent_lock);
  6123. return p;
  6124. }
  6125. static void niu_put_parent(struct niu *np)
  6126. {
  6127. struct niu_parent *p = np->parent;
  6128. u8 port = np->port;
  6129. char port_name[6];
  6130. BUG_ON(!p || p->ports[port] != np);
  6131. niudbg(PROBE, "niu_put_parent: port[%u]\n", port);
  6132. sprintf(port_name, "port%d", port);
  6133. mutex_lock(&niu_parent_lock);
  6134. sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
  6135. p->ports[port] = NULL;
  6136. np->parent = NULL;
  6137. if (atomic_dec_and_test(&p->refcnt)) {
  6138. list_del(&p->list);
  6139. platform_device_unregister(p->plat_dev);
  6140. }
  6141. mutex_unlock(&niu_parent_lock);
  6142. }
  6143. static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
  6144. u64 *handle, gfp_t flag)
  6145. {
  6146. dma_addr_t dh;
  6147. void *ret;
  6148. ret = dma_alloc_coherent(dev, size, &dh, flag);
  6149. if (ret)
  6150. *handle = dh;
  6151. return ret;
  6152. }
  6153. static void niu_pci_free_coherent(struct device *dev, size_t size,
  6154. void *cpu_addr, u64 handle)
  6155. {
  6156. dma_free_coherent(dev, size, cpu_addr, handle);
  6157. }
  6158. static u64 niu_pci_map_page(struct device *dev, struct page *page,
  6159. unsigned long offset, size_t size,
  6160. enum dma_data_direction direction)
  6161. {
  6162. return dma_map_page(dev, page, offset, size, direction);
  6163. }
  6164. static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
  6165. size_t size, enum dma_data_direction direction)
  6166. {
  6167. return dma_unmap_page(dev, dma_address, size, direction);
  6168. }
  6169. static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
  6170. size_t size,
  6171. enum dma_data_direction direction)
  6172. {
  6173. return dma_map_single(dev, cpu_addr, size, direction);
  6174. }
  6175. static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
  6176. size_t size,
  6177. enum dma_data_direction direction)
  6178. {
  6179. dma_unmap_single(dev, dma_address, size, direction);
  6180. }
  6181. static const struct niu_ops niu_pci_ops = {
  6182. .alloc_coherent = niu_pci_alloc_coherent,
  6183. .free_coherent = niu_pci_free_coherent,
  6184. .map_page = niu_pci_map_page,
  6185. .unmap_page = niu_pci_unmap_page,
  6186. .map_single = niu_pci_map_single,
  6187. .unmap_single = niu_pci_unmap_single,
  6188. };
  6189. static void __devinit niu_driver_version(void)
  6190. {
  6191. static int niu_version_printed;
  6192. if (niu_version_printed++ == 0)
  6193. pr_info("%s", version);
  6194. }
  6195. static struct net_device * __devinit niu_alloc_and_init(
  6196. struct device *gen_dev, struct pci_dev *pdev,
  6197. struct of_device *op, const struct niu_ops *ops,
  6198. u8 port)
  6199. {
  6200. struct net_device *dev = alloc_etherdev(sizeof(struct niu));
  6201. struct niu *np;
  6202. if (!dev) {
  6203. dev_err(gen_dev, PFX "Etherdev alloc failed, aborting.\n");
  6204. return NULL;
  6205. }
  6206. SET_NETDEV_DEV(dev, gen_dev);
  6207. np = netdev_priv(dev);
  6208. np->dev = dev;
  6209. np->pdev = pdev;
  6210. np->op = op;
  6211. np->device = gen_dev;
  6212. np->ops = ops;
  6213. np->msg_enable = niu_debug;
  6214. spin_lock_init(&np->lock);
  6215. INIT_WORK(&np->reset_task, niu_reset_task);
  6216. np->port = port;
  6217. return dev;
  6218. }
  6219. static void __devinit niu_assign_netdev_ops(struct net_device *dev)
  6220. {
  6221. dev->open = niu_open;
  6222. dev->stop = niu_close;
  6223. dev->get_stats = niu_get_stats;
  6224. dev->set_multicast_list = niu_set_rx_mode;
  6225. dev->set_mac_address = niu_set_mac_addr;
  6226. dev->do_ioctl = niu_ioctl;
  6227. dev->tx_timeout = niu_tx_timeout;
  6228. dev->hard_start_xmit = niu_start_xmit;
  6229. dev->ethtool_ops = &niu_ethtool_ops;
  6230. dev->watchdog_timeo = NIU_TX_TIMEOUT;
  6231. dev->change_mtu = niu_change_mtu;
  6232. }
  6233. static void __devinit niu_device_announce(struct niu *np)
  6234. {
  6235. struct net_device *dev = np->dev;
  6236. DECLARE_MAC_BUF(mac);
  6237. pr_info("%s: NIU Ethernet %s\n",
  6238. dev->name, print_mac(mac, dev->dev_addr));
  6239. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  6240. dev->name,
  6241. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  6242. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  6243. (np->flags & NIU_FLAGS_FIBER ? "FIBER" : "COPPER"),
  6244. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  6245. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  6246. np->vpd.phy_type);
  6247. }
  6248. static int __devinit niu_pci_init_one(struct pci_dev *pdev,
  6249. const struct pci_device_id *ent)
  6250. {
  6251. unsigned long niureg_base, niureg_len;
  6252. union niu_parent_id parent_id;
  6253. struct net_device *dev;
  6254. struct niu *np;
  6255. int err, pos;
  6256. u64 dma_mask;
  6257. u16 val16;
  6258. niu_driver_version();
  6259. err = pci_enable_device(pdev);
  6260. if (err) {
  6261. dev_err(&pdev->dev, PFX "Cannot enable PCI device, "
  6262. "aborting.\n");
  6263. return err;
  6264. }
  6265. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  6266. !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  6267. dev_err(&pdev->dev, PFX "Cannot find proper PCI device "
  6268. "base addresses, aborting.\n");
  6269. err = -ENODEV;
  6270. goto err_out_disable_pdev;
  6271. }
  6272. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  6273. if (err) {
  6274. dev_err(&pdev->dev, PFX "Cannot obtain PCI resources, "
  6275. "aborting.\n");
  6276. goto err_out_disable_pdev;
  6277. }
  6278. pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  6279. if (pos <= 0) {
  6280. dev_err(&pdev->dev, PFX "Cannot find PCI Express capability, "
  6281. "aborting.\n");
  6282. goto err_out_free_res;
  6283. }
  6284. dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
  6285. &niu_pci_ops, PCI_FUNC(pdev->devfn));
  6286. if (!dev) {
  6287. err = -ENOMEM;
  6288. goto err_out_free_res;
  6289. }
  6290. np = netdev_priv(dev);
  6291. memset(&parent_id, 0, sizeof(parent_id));
  6292. parent_id.pci.domain = pci_domain_nr(pdev->bus);
  6293. parent_id.pci.bus = pdev->bus->number;
  6294. parent_id.pci.device = PCI_SLOT(pdev->devfn);
  6295. np->parent = niu_get_parent(np, &parent_id,
  6296. PLAT_TYPE_ATLAS);
  6297. if (!np->parent) {
  6298. err = -ENOMEM;
  6299. goto err_out_free_dev;
  6300. }
  6301. pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
  6302. val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
  6303. val16 |= (PCI_EXP_DEVCTL_CERE |
  6304. PCI_EXP_DEVCTL_NFERE |
  6305. PCI_EXP_DEVCTL_FERE |
  6306. PCI_EXP_DEVCTL_URRE |
  6307. PCI_EXP_DEVCTL_RELAX_EN);
  6308. pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
  6309. dma_mask = DMA_44BIT_MASK;
  6310. err = pci_set_dma_mask(pdev, dma_mask);
  6311. if (!err) {
  6312. dev->features |= NETIF_F_HIGHDMA;
  6313. err = pci_set_consistent_dma_mask(pdev, dma_mask);
  6314. if (err) {
  6315. dev_err(&pdev->dev, PFX "Unable to obtain 44 bit "
  6316. "DMA for consistent allocations, "
  6317. "aborting.\n");
  6318. goto err_out_release_parent;
  6319. }
  6320. }
  6321. if (err || dma_mask == DMA_32BIT_MASK) {
  6322. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  6323. if (err) {
  6324. dev_err(&pdev->dev, PFX "No usable DMA configuration, "
  6325. "aborting.\n");
  6326. goto err_out_release_parent;
  6327. }
  6328. }
  6329. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
  6330. niureg_base = pci_resource_start(pdev, 0);
  6331. niureg_len = pci_resource_len(pdev, 0);
  6332. np->regs = ioremap_nocache(niureg_base, niureg_len);
  6333. if (!np->regs) {
  6334. dev_err(&pdev->dev, PFX "Cannot map device registers, "
  6335. "aborting.\n");
  6336. err = -ENOMEM;
  6337. goto err_out_release_parent;
  6338. }
  6339. pci_set_master(pdev);
  6340. pci_save_state(pdev);
  6341. dev->irq = pdev->irq;
  6342. niu_assign_netdev_ops(dev);
  6343. err = niu_get_invariants(np);
  6344. if (err) {
  6345. if (err != -ENODEV)
  6346. dev_err(&pdev->dev, PFX "Problem fetching invariants "
  6347. "of chip, aborting.\n");
  6348. goto err_out_iounmap;
  6349. }
  6350. err = register_netdev(dev);
  6351. if (err) {
  6352. dev_err(&pdev->dev, PFX "Cannot register net device, "
  6353. "aborting.\n");
  6354. goto err_out_iounmap;
  6355. }
  6356. pci_set_drvdata(pdev, dev);
  6357. niu_device_announce(np);
  6358. return 0;
  6359. err_out_iounmap:
  6360. if (np->regs) {
  6361. iounmap(np->regs);
  6362. np->regs = NULL;
  6363. }
  6364. err_out_release_parent:
  6365. niu_put_parent(np);
  6366. err_out_free_dev:
  6367. free_netdev(dev);
  6368. err_out_free_res:
  6369. pci_release_regions(pdev);
  6370. err_out_disable_pdev:
  6371. pci_disable_device(pdev);
  6372. pci_set_drvdata(pdev, NULL);
  6373. return err;
  6374. }
  6375. static void __devexit niu_pci_remove_one(struct pci_dev *pdev)
  6376. {
  6377. struct net_device *dev = pci_get_drvdata(pdev);
  6378. if (dev) {
  6379. struct niu *np = netdev_priv(dev);
  6380. unregister_netdev(dev);
  6381. if (np->regs) {
  6382. iounmap(np->regs);
  6383. np->regs = NULL;
  6384. }
  6385. niu_ldg_free(np);
  6386. niu_put_parent(np);
  6387. free_netdev(dev);
  6388. pci_release_regions(pdev);
  6389. pci_disable_device(pdev);
  6390. pci_set_drvdata(pdev, NULL);
  6391. }
  6392. }
  6393. static int niu_suspend(struct pci_dev *pdev, pm_message_t state)
  6394. {
  6395. struct net_device *dev = pci_get_drvdata(pdev);
  6396. struct niu *np = netdev_priv(dev);
  6397. unsigned long flags;
  6398. if (!netif_running(dev))
  6399. return 0;
  6400. flush_scheduled_work();
  6401. niu_netif_stop(np);
  6402. del_timer_sync(&np->timer);
  6403. spin_lock_irqsave(&np->lock, flags);
  6404. niu_enable_interrupts(np, 0);
  6405. spin_unlock_irqrestore(&np->lock, flags);
  6406. netif_device_detach(dev);
  6407. spin_lock_irqsave(&np->lock, flags);
  6408. niu_stop_hw(np);
  6409. spin_unlock_irqrestore(&np->lock, flags);
  6410. pci_save_state(pdev);
  6411. return 0;
  6412. }
  6413. static int niu_resume(struct pci_dev *pdev)
  6414. {
  6415. struct net_device *dev = pci_get_drvdata(pdev);
  6416. struct niu *np = netdev_priv(dev);
  6417. unsigned long flags;
  6418. int err;
  6419. if (!netif_running(dev))
  6420. return 0;
  6421. pci_restore_state(pdev);
  6422. netif_device_attach(dev);
  6423. spin_lock_irqsave(&np->lock, flags);
  6424. err = niu_init_hw(np);
  6425. if (!err) {
  6426. np->timer.expires = jiffies + HZ;
  6427. add_timer(&np->timer);
  6428. niu_netif_start(np);
  6429. }
  6430. spin_unlock_irqrestore(&np->lock, flags);
  6431. return err;
  6432. }
  6433. static struct pci_driver niu_pci_driver = {
  6434. .name = DRV_MODULE_NAME,
  6435. .id_table = niu_pci_tbl,
  6436. .probe = niu_pci_init_one,
  6437. .remove = __devexit_p(niu_pci_remove_one),
  6438. .suspend = niu_suspend,
  6439. .resume = niu_resume,
  6440. };
  6441. #ifdef CONFIG_SPARC64
  6442. static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
  6443. u64 *dma_addr, gfp_t flag)
  6444. {
  6445. unsigned long order = get_order(size);
  6446. unsigned long page = __get_free_pages(flag, order);
  6447. if (page == 0UL)
  6448. return NULL;
  6449. memset((char *)page, 0, PAGE_SIZE << order);
  6450. *dma_addr = __pa(page);
  6451. return (void *) page;
  6452. }
  6453. static void niu_phys_free_coherent(struct device *dev, size_t size,
  6454. void *cpu_addr, u64 handle)
  6455. {
  6456. unsigned long order = get_order(size);
  6457. free_pages((unsigned long) cpu_addr, order);
  6458. }
  6459. static u64 niu_phys_map_page(struct device *dev, struct page *page,
  6460. unsigned long offset, size_t size,
  6461. enum dma_data_direction direction)
  6462. {
  6463. return page_to_phys(page) + offset;
  6464. }
  6465. static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
  6466. size_t size, enum dma_data_direction direction)
  6467. {
  6468. /* Nothing to do. */
  6469. }
  6470. static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
  6471. size_t size,
  6472. enum dma_data_direction direction)
  6473. {
  6474. return __pa(cpu_addr);
  6475. }
  6476. static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
  6477. size_t size,
  6478. enum dma_data_direction direction)
  6479. {
  6480. /* Nothing to do. */
  6481. }
  6482. static const struct niu_ops niu_phys_ops = {
  6483. .alloc_coherent = niu_phys_alloc_coherent,
  6484. .free_coherent = niu_phys_free_coherent,
  6485. .map_page = niu_phys_map_page,
  6486. .unmap_page = niu_phys_unmap_page,
  6487. .map_single = niu_phys_map_single,
  6488. .unmap_single = niu_phys_unmap_single,
  6489. };
  6490. static unsigned long res_size(struct resource *r)
  6491. {
  6492. return r->end - r->start + 1UL;
  6493. }
  6494. static int __devinit niu_of_probe(struct of_device *op,
  6495. const struct of_device_id *match)
  6496. {
  6497. union niu_parent_id parent_id;
  6498. struct net_device *dev;
  6499. struct niu *np;
  6500. const u32 *reg;
  6501. int err;
  6502. niu_driver_version();
  6503. reg = of_get_property(op->node, "reg", NULL);
  6504. if (!reg) {
  6505. dev_err(&op->dev, PFX "%s: No 'reg' property, aborting.\n",
  6506. op->node->full_name);
  6507. return -ENODEV;
  6508. }
  6509. dev = niu_alloc_and_init(&op->dev, NULL, op,
  6510. &niu_phys_ops, reg[0] & 0x1);
  6511. if (!dev) {
  6512. err = -ENOMEM;
  6513. goto err_out;
  6514. }
  6515. np = netdev_priv(dev);
  6516. memset(&parent_id, 0, sizeof(parent_id));
  6517. parent_id.of = of_get_parent(op->node);
  6518. np->parent = niu_get_parent(np, &parent_id,
  6519. PLAT_TYPE_NIU);
  6520. if (!np->parent) {
  6521. err = -ENOMEM;
  6522. goto err_out_free_dev;
  6523. }
  6524. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
  6525. np->regs = of_ioremap(&op->resource[1], 0,
  6526. res_size(&op->resource[1]),
  6527. "niu regs");
  6528. if (!np->regs) {
  6529. dev_err(&op->dev, PFX "Cannot map device registers, "
  6530. "aborting.\n");
  6531. err = -ENOMEM;
  6532. goto err_out_release_parent;
  6533. }
  6534. np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
  6535. res_size(&op->resource[2]),
  6536. "niu vregs-1");
  6537. if (!np->vir_regs_1) {
  6538. dev_err(&op->dev, PFX "Cannot map device vir registers 1, "
  6539. "aborting.\n");
  6540. err = -ENOMEM;
  6541. goto err_out_iounmap;
  6542. }
  6543. np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
  6544. res_size(&op->resource[3]),
  6545. "niu vregs-2");
  6546. if (!np->vir_regs_2) {
  6547. dev_err(&op->dev, PFX "Cannot map device vir registers 2, "
  6548. "aborting.\n");
  6549. err = -ENOMEM;
  6550. goto err_out_iounmap;
  6551. }
  6552. niu_assign_netdev_ops(dev);
  6553. err = niu_get_invariants(np);
  6554. if (err) {
  6555. if (err != -ENODEV)
  6556. dev_err(&op->dev, PFX "Problem fetching invariants "
  6557. "of chip, aborting.\n");
  6558. goto err_out_iounmap;
  6559. }
  6560. err = register_netdev(dev);
  6561. if (err) {
  6562. dev_err(&op->dev, PFX "Cannot register net device, "
  6563. "aborting.\n");
  6564. goto err_out_iounmap;
  6565. }
  6566. dev_set_drvdata(&op->dev, dev);
  6567. niu_device_announce(np);
  6568. return 0;
  6569. err_out_iounmap:
  6570. if (np->vir_regs_1) {
  6571. of_iounmap(&op->resource[2], np->vir_regs_1,
  6572. res_size(&op->resource[2]));
  6573. np->vir_regs_1 = NULL;
  6574. }
  6575. if (np->vir_regs_2) {
  6576. of_iounmap(&op->resource[3], np->vir_regs_2,
  6577. res_size(&op->resource[3]));
  6578. np->vir_regs_2 = NULL;
  6579. }
  6580. if (np->regs) {
  6581. of_iounmap(&op->resource[1], np->regs,
  6582. res_size(&op->resource[1]));
  6583. np->regs = NULL;
  6584. }
  6585. err_out_release_parent:
  6586. niu_put_parent(np);
  6587. err_out_free_dev:
  6588. free_netdev(dev);
  6589. err_out:
  6590. return err;
  6591. }
  6592. static int __devexit niu_of_remove(struct of_device *op)
  6593. {
  6594. struct net_device *dev = dev_get_drvdata(&op->dev);
  6595. if (dev) {
  6596. struct niu *np = netdev_priv(dev);
  6597. unregister_netdev(dev);
  6598. if (np->vir_regs_1) {
  6599. of_iounmap(&op->resource[2], np->vir_regs_1,
  6600. res_size(&op->resource[2]));
  6601. np->vir_regs_1 = NULL;
  6602. }
  6603. if (np->vir_regs_2) {
  6604. of_iounmap(&op->resource[3], np->vir_regs_2,
  6605. res_size(&op->resource[3]));
  6606. np->vir_regs_2 = NULL;
  6607. }
  6608. if (np->regs) {
  6609. of_iounmap(&op->resource[1], np->regs,
  6610. res_size(&op->resource[1]));
  6611. np->regs = NULL;
  6612. }
  6613. niu_ldg_free(np);
  6614. niu_put_parent(np);
  6615. free_netdev(dev);
  6616. dev_set_drvdata(&op->dev, NULL);
  6617. }
  6618. return 0;
  6619. }
  6620. static struct of_device_id niu_match[] = {
  6621. {
  6622. .name = "network",
  6623. .compatible = "SUNW,niusl",
  6624. },
  6625. {},
  6626. };
  6627. MODULE_DEVICE_TABLE(of, niu_match);
  6628. static struct of_platform_driver niu_of_driver = {
  6629. .name = "niu",
  6630. .match_table = niu_match,
  6631. .probe = niu_of_probe,
  6632. .remove = __devexit_p(niu_of_remove),
  6633. };
  6634. #endif /* CONFIG_SPARC64 */
  6635. static int __init niu_init(void)
  6636. {
  6637. int err = 0;
  6638. BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
  6639. niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
  6640. #ifdef CONFIG_SPARC64
  6641. err = of_register_driver(&niu_of_driver, &of_bus_type);
  6642. #endif
  6643. if (!err) {
  6644. err = pci_register_driver(&niu_pci_driver);
  6645. #ifdef CONFIG_SPARC64
  6646. if (err)
  6647. of_unregister_driver(&niu_of_driver);
  6648. #endif
  6649. }
  6650. return err;
  6651. }
  6652. static void __exit niu_exit(void)
  6653. {
  6654. pci_unregister_driver(&niu_pci_driver);
  6655. #ifdef CONFIG_SPARC64
  6656. of_unregister_driver(&niu_of_driver);
  6657. #endif
  6658. }
  6659. module_init(niu_init);
  6660. module_exit(niu_exit);