au1xxx-ide.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810
  1. /*
  2. * linux/drivers/ide/mips/au1xxx-ide.c version 01.30.00 Aug. 02 2005
  3. *
  4. * BRIEF MODULE DESCRIPTION
  5. * AMD Alchemy Au1xxx IDE interface routines over the Static Bus
  6. *
  7. * Copyright (c) 2003-2005 AMD, Personal Connectivity Solutions
  8. *
  9. * This program is free software; you can redistribute it and/or modify it under
  10. * the terms of the GNU General Public License as published by the Free Software
  11. * Foundation; either version 2 of the License, or (at your option) any later
  12. * version.
  13. *
  14. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
  15. * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND
  16. * FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR
  17. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  18. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  19. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  20. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  21. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  22. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  23. * POSSIBILITY OF SUCH DAMAGE.
  24. *
  25. * You should have received a copy of the GNU General Public License along with
  26. * this program; if not, write to the Free Software Foundation, Inc.,
  27. * 675 Mass Ave, Cambridge, MA 02139, USA.
  28. *
  29. * Note: for more information, please refer "AMD Alchemy Au1200/Au1550 IDE
  30. * Interface and Linux Device Driver" Application Note.
  31. */
  32. #include <linux/types.h>
  33. #include <linux/module.h>
  34. #include <linux/kernel.h>
  35. #include <linux/delay.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/init.h>
  38. #include <linux/ide.h>
  39. #include <linux/sysdev.h>
  40. #include <linux/dma-mapping.h>
  41. #include "ide-timing.h"
  42. #include <asm/io.h>
  43. #include <asm/mach-au1x00/au1xxx.h>
  44. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  45. #include <asm/mach-au1x00/au1xxx_ide.h>
  46. #define DRV_NAME "au1200-ide"
  47. #define DRV_VERSION "1.0"
  48. #define DRV_AUTHOR "Enrico Walther <enrico.walther@amd.com> / Pete Popov <ppopov@embeddedalley.com>"
  49. /* enable the burstmode in the dbdma */
  50. #define IDE_AU1XXX_BURSTMODE 1
  51. static _auide_hwif auide_hwif;
  52. static int dbdma_init_done;
  53. #if defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
  54. void auide_insw(unsigned long port, void *addr, u32 count)
  55. {
  56. _auide_hwif *ahwif = &auide_hwif;
  57. chan_tab_t *ctp;
  58. au1x_ddma_desc_t *dp;
  59. if(!put_dest_flags(ahwif->rx_chan, (void*)addr, count << 1,
  60. DDMA_FLAGS_NOIE)) {
  61. printk(KERN_ERR "%s failed %d\n", __FUNCTION__, __LINE__);
  62. return;
  63. }
  64. ctp = *((chan_tab_t **)ahwif->rx_chan);
  65. dp = ctp->cur_ptr;
  66. while (dp->dscr_cmd0 & DSCR_CMD0_V)
  67. ;
  68. ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
  69. }
  70. void auide_outsw(unsigned long port, void *addr, u32 count)
  71. {
  72. _auide_hwif *ahwif = &auide_hwif;
  73. chan_tab_t *ctp;
  74. au1x_ddma_desc_t *dp;
  75. if(!put_source_flags(ahwif->tx_chan, (void*)addr,
  76. count << 1, DDMA_FLAGS_NOIE)) {
  77. printk(KERN_ERR "%s failed %d\n", __FUNCTION__, __LINE__);
  78. return;
  79. }
  80. ctp = *((chan_tab_t **)ahwif->tx_chan);
  81. dp = ctp->cur_ptr;
  82. while (dp->dscr_cmd0 & DSCR_CMD0_V)
  83. ;
  84. ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
  85. }
  86. #endif
  87. static void auide_tune_drive(ide_drive_t *drive, byte pio)
  88. {
  89. int mem_sttime;
  90. int mem_stcfg;
  91. u8 speed;
  92. /* get the best pio mode for the drive */
  93. pio = ide_get_best_pio_mode(drive, pio, 4);
  94. printk(KERN_INFO "%s: setting Au1XXX IDE to PIO mode%d\n",
  95. drive->name, pio);
  96. mem_sttime = 0;
  97. mem_stcfg = au_readl(MEM_STCFG2);
  98. /* set pio mode! */
  99. switch(pio) {
  100. case 0:
  101. mem_sttime = SBC_IDE_TIMING(PIO0);
  102. /* set configuration for RCS2# */
  103. mem_stcfg |= TS_MASK;
  104. mem_stcfg &= ~TCSOE_MASK;
  105. mem_stcfg &= ~TOECS_MASK;
  106. mem_stcfg |= SBC_IDE_PIO0_TCSOE | SBC_IDE_PIO0_TOECS;
  107. break;
  108. case 1:
  109. mem_sttime = SBC_IDE_TIMING(PIO1);
  110. /* set configuration for RCS2# */
  111. mem_stcfg |= TS_MASK;
  112. mem_stcfg &= ~TCSOE_MASK;
  113. mem_stcfg &= ~TOECS_MASK;
  114. mem_stcfg |= SBC_IDE_PIO1_TCSOE | SBC_IDE_PIO1_TOECS;
  115. break;
  116. case 2:
  117. mem_sttime = SBC_IDE_TIMING(PIO2);
  118. /* set configuration for RCS2# */
  119. mem_stcfg &= ~TS_MASK;
  120. mem_stcfg &= ~TCSOE_MASK;
  121. mem_stcfg &= ~TOECS_MASK;
  122. mem_stcfg |= SBC_IDE_PIO2_TCSOE | SBC_IDE_PIO2_TOECS;
  123. break;
  124. case 3:
  125. mem_sttime = SBC_IDE_TIMING(PIO3);
  126. /* set configuration for RCS2# */
  127. mem_stcfg &= ~TS_MASK;
  128. mem_stcfg &= ~TCSOE_MASK;
  129. mem_stcfg &= ~TOECS_MASK;
  130. mem_stcfg |= SBC_IDE_PIO3_TCSOE | SBC_IDE_PIO3_TOECS;
  131. break;
  132. case 4:
  133. mem_sttime = SBC_IDE_TIMING(PIO4);
  134. /* set configuration for RCS2# */
  135. mem_stcfg &= ~TS_MASK;
  136. mem_stcfg &= ~TCSOE_MASK;
  137. mem_stcfg &= ~TOECS_MASK;
  138. mem_stcfg |= SBC_IDE_PIO4_TCSOE | SBC_IDE_PIO4_TOECS;
  139. break;
  140. }
  141. au_writel(mem_sttime,MEM_STTIME2);
  142. au_writel(mem_stcfg,MEM_STCFG2);
  143. speed = pio + XFER_PIO_0;
  144. ide_config_drive_speed(drive, speed);
  145. }
  146. static int auide_tune_chipset (ide_drive_t *drive, u8 speed)
  147. {
  148. int mem_sttime;
  149. int mem_stcfg;
  150. speed = ide_rate_filter(drive, speed);
  151. mem_sttime = 0;
  152. mem_stcfg = au_readl(MEM_STCFG2);
  153. if (speed >= XFER_PIO_0 && speed <= XFER_PIO_4) {
  154. auide_tune_drive(drive, speed - XFER_PIO_0);
  155. return 0;
  156. }
  157. switch(speed) {
  158. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  159. case XFER_MW_DMA_2:
  160. mem_sttime = SBC_IDE_TIMING(MDMA2);
  161. /* set configuration for RCS2# */
  162. mem_stcfg &= ~TS_MASK;
  163. mem_stcfg &= ~TCSOE_MASK;
  164. mem_stcfg &= ~TOECS_MASK;
  165. mem_stcfg |= SBC_IDE_MDMA2_TCSOE | SBC_IDE_MDMA2_TOECS;
  166. break;
  167. case XFER_MW_DMA_1:
  168. mem_sttime = SBC_IDE_TIMING(MDMA1);
  169. /* set configuration for RCS2# */
  170. mem_stcfg &= ~TS_MASK;
  171. mem_stcfg &= ~TCSOE_MASK;
  172. mem_stcfg &= ~TOECS_MASK;
  173. mem_stcfg |= SBC_IDE_MDMA1_TCSOE | SBC_IDE_MDMA1_TOECS;
  174. break;
  175. case XFER_MW_DMA_0:
  176. mem_sttime = SBC_IDE_TIMING(MDMA0);
  177. /* set configuration for RCS2# */
  178. mem_stcfg |= TS_MASK;
  179. mem_stcfg &= ~TCSOE_MASK;
  180. mem_stcfg &= ~TOECS_MASK;
  181. mem_stcfg |= SBC_IDE_MDMA0_TCSOE | SBC_IDE_MDMA0_TOECS;
  182. break;
  183. #endif
  184. default:
  185. return 1;
  186. }
  187. if (ide_config_drive_speed(drive, speed))
  188. return 1;
  189. au_writel(mem_sttime,MEM_STTIME2);
  190. au_writel(mem_stcfg,MEM_STCFG2);
  191. return 0;
  192. }
  193. /*
  194. * Multi-Word DMA + DbDMA functions
  195. */
  196. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  197. static int auide_build_sglist(ide_drive_t *drive, struct request *rq)
  198. {
  199. ide_hwif_t *hwif = drive->hwif;
  200. _auide_hwif *ahwif = (_auide_hwif*)hwif->hwif_data;
  201. struct scatterlist *sg = hwif->sg_table;
  202. ide_map_sg(drive, rq);
  203. if (rq_data_dir(rq) == READ)
  204. hwif->sg_dma_direction = DMA_FROM_DEVICE;
  205. else
  206. hwif->sg_dma_direction = DMA_TO_DEVICE;
  207. return dma_map_sg(ahwif->dev, sg, hwif->sg_nents,
  208. hwif->sg_dma_direction);
  209. }
  210. static int auide_build_dmatable(ide_drive_t *drive)
  211. {
  212. int i, iswrite, count = 0;
  213. ide_hwif_t *hwif = HWIF(drive);
  214. struct request *rq = HWGROUP(drive)->rq;
  215. _auide_hwif *ahwif = (_auide_hwif*)hwif->hwif_data;
  216. struct scatterlist *sg;
  217. iswrite = (rq_data_dir(rq) == WRITE);
  218. /* Save for interrupt context */
  219. ahwif->drive = drive;
  220. /* Build sglist */
  221. hwif->sg_nents = i = auide_build_sglist(drive, rq);
  222. if (!i)
  223. return 0;
  224. /* fill the descriptors */
  225. sg = hwif->sg_table;
  226. while (i && sg_dma_len(sg)) {
  227. u32 cur_addr;
  228. u32 cur_len;
  229. cur_addr = sg_dma_address(sg);
  230. cur_len = sg_dma_len(sg);
  231. while (cur_len) {
  232. u32 flags = DDMA_FLAGS_NOIE;
  233. unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
  234. if (++count >= PRD_ENTRIES) {
  235. printk(KERN_WARNING "%s: DMA table too small\n",
  236. drive->name);
  237. goto use_pio_instead;
  238. }
  239. /* Lets enable intr for the last descriptor only */
  240. if (1==i)
  241. flags = DDMA_FLAGS_IE;
  242. else
  243. flags = DDMA_FLAGS_NOIE;
  244. if (iswrite) {
  245. if(!put_source_flags(ahwif->tx_chan,
  246. (void*)(page_address(sg->page)
  247. + sg->offset),
  248. tc, flags)) {
  249. printk(KERN_ERR "%s failed %d\n",
  250. __FUNCTION__, __LINE__);
  251. }
  252. } else
  253. {
  254. if(!put_dest_flags(ahwif->rx_chan,
  255. (void*)(page_address(sg->page)
  256. + sg->offset),
  257. tc, flags)) {
  258. printk(KERN_ERR "%s failed %d\n",
  259. __FUNCTION__, __LINE__);
  260. }
  261. }
  262. cur_addr += tc;
  263. cur_len -= tc;
  264. }
  265. sg++;
  266. i--;
  267. }
  268. if (count)
  269. return 1;
  270. use_pio_instead:
  271. dma_unmap_sg(ahwif->dev,
  272. hwif->sg_table,
  273. hwif->sg_nents,
  274. hwif->sg_dma_direction);
  275. return 0; /* revert to PIO for this request */
  276. }
  277. static int auide_dma_end(ide_drive_t *drive)
  278. {
  279. ide_hwif_t *hwif = HWIF(drive);
  280. _auide_hwif *ahwif = (_auide_hwif*)hwif->hwif_data;
  281. if (hwif->sg_nents) {
  282. dma_unmap_sg(ahwif->dev, hwif->sg_table, hwif->sg_nents,
  283. hwif->sg_dma_direction);
  284. hwif->sg_nents = 0;
  285. }
  286. return 0;
  287. }
  288. static void auide_dma_start(ide_drive_t *drive )
  289. {
  290. }
  291. static void auide_dma_exec_cmd(ide_drive_t *drive, u8 command)
  292. {
  293. /* issue cmd to drive */
  294. ide_execute_command(drive, command, &ide_dma_intr,
  295. (2*WAIT_CMD), NULL);
  296. }
  297. static int auide_dma_setup(ide_drive_t *drive)
  298. {
  299. struct request *rq = HWGROUP(drive)->rq;
  300. if (!auide_build_dmatable(drive)) {
  301. ide_map_sg(drive, rq);
  302. return 1;
  303. }
  304. drive->waiting_for_dma = 1;
  305. return 0;
  306. }
  307. static int auide_dma_check(ide_drive_t *drive)
  308. {
  309. u8 speed = ide_max_dma_mode(drive);
  310. if( dbdma_init_done == 0 ){
  311. auide_hwif.white_list = ide_in_drive_list(drive->id,
  312. dma_white_list);
  313. auide_hwif.black_list = ide_in_drive_list(drive->id,
  314. dma_black_list);
  315. auide_hwif.drive = drive;
  316. auide_ddma_init(&auide_hwif);
  317. dbdma_init_done = 1;
  318. }
  319. /* Is the drive in our DMA black list? */
  320. if ( auide_hwif.black_list ) {
  321. drive->using_dma = 0;
  322. /* Borrowed the warning message from ide-dma.c */
  323. printk(KERN_WARNING "%s: Disabling DMA for %s (blacklisted)\n",
  324. drive->name, drive->id->model);
  325. }
  326. else
  327. drive->using_dma = 1;
  328. if (drive->autodma && (speed & XFER_MODE) != XFER_PIO)
  329. return 0;
  330. return -1;
  331. }
  332. static int auide_dma_test_irq(ide_drive_t *drive)
  333. {
  334. if (drive->waiting_for_dma == 0)
  335. printk(KERN_WARNING "%s: ide_dma_test_irq \
  336. called while not waiting\n", drive->name);
  337. /* If dbdma didn't execute the STOP command yet, the
  338. * active bit is still set
  339. */
  340. drive->waiting_for_dma++;
  341. if (drive->waiting_for_dma >= DMA_WAIT_TIMEOUT) {
  342. printk(KERN_WARNING "%s: timeout waiting for ddma to \
  343. complete\n", drive->name);
  344. return 1;
  345. }
  346. udelay(10);
  347. return 0;
  348. }
  349. static void auide_dma_host_on(ide_drive_t *drive)
  350. {
  351. }
  352. static int auide_dma_on(ide_drive_t *drive)
  353. {
  354. drive->using_dma = 1;
  355. return 0;
  356. }
  357. static void auide_dma_host_off(ide_drive_t *drive)
  358. {
  359. }
  360. static void auide_dma_off_quietly(ide_drive_t *drive)
  361. {
  362. drive->using_dma = 0;
  363. }
  364. static void auide_dma_lost_irq(ide_drive_t *drive)
  365. {
  366. printk(KERN_ERR "%s: IRQ lost\n", drive->name);
  367. }
  368. static void auide_ddma_tx_callback(int irq, void *param)
  369. {
  370. _auide_hwif *ahwif = (_auide_hwif*)param;
  371. ahwif->drive->waiting_for_dma = 0;
  372. }
  373. static void auide_ddma_rx_callback(int irq, void *param)
  374. {
  375. _auide_hwif *ahwif = (_auide_hwif*)param;
  376. ahwif->drive->waiting_for_dma = 0;
  377. }
  378. #endif /* end CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA */
  379. static void auide_init_dbdma_dev(dbdev_tab_t *dev, u32 dev_id, u32 tsize, u32 devwidth, u32 flags)
  380. {
  381. dev->dev_id = dev_id;
  382. dev->dev_physaddr = (u32)AU1XXX_ATA_PHYS_ADDR;
  383. dev->dev_intlevel = 0;
  384. dev->dev_intpolarity = 0;
  385. dev->dev_tsize = tsize;
  386. dev->dev_devwidth = devwidth;
  387. dev->dev_flags = flags;
  388. }
  389. #if defined(CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA)
  390. static void auide_dma_timeout(ide_drive_t *drive)
  391. {
  392. ide_hwif_t *hwif = HWIF(drive);
  393. printk(KERN_ERR "%s: DMA timeout occurred: ", drive->name);
  394. if (hwif->ide_dma_test_irq(drive))
  395. return;
  396. hwif->ide_dma_end(drive);
  397. }
  398. static int auide_ddma_init(_auide_hwif *auide) {
  399. dbdev_tab_t source_dev_tab, target_dev_tab;
  400. u32 dev_id, tsize, devwidth, flags;
  401. ide_hwif_t *hwif = auide->hwif;
  402. dev_id = AU1XXX_ATA_DDMA_REQ;
  403. if (auide->white_list || auide->black_list) {
  404. tsize = 8;
  405. devwidth = 32;
  406. }
  407. else {
  408. tsize = 1;
  409. devwidth = 16;
  410. printk(KERN_ERR "au1xxx-ide: %s is not on ide driver whitelist.\n",auide_hwif.drive->id->model);
  411. printk(KERN_ERR " please read 'Documentation/mips/AU1xxx_IDE.README'");
  412. }
  413. #ifdef IDE_AU1XXX_BURSTMODE
  414. flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
  415. #else
  416. flags = DEV_FLAGS_SYNC;
  417. #endif
  418. /* setup dev_tab for tx channel */
  419. auide_init_dbdma_dev( &source_dev_tab,
  420. dev_id,
  421. tsize, devwidth, DEV_FLAGS_OUT | flags);
  422. auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  423. auide_init_dbdma_dev( &source_dev_tab,
  424. dev_id,
  425. tsize, devwidth, DEV_FLAGS_IN | flags);
  426. auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  427. /* We also need to add a target device for the DMA */
  428. auide_init_dbdma_dev( &target_dev_tab,
  429. (u32)DSCR_CMD0_ALWAYS,
  430. tsize, devwidth, DEV_FLAGS_ANYUSE);
  431. auide->target_dev_id = au1xxx_ddma_add_device(&target_dev_tab);
  432. /* Get a channel for TX */
  433. auide->tx_chan = au1xxx_dbdma_chan_alloc(auide->target_dev_id,
  434. auide->tx_dev_id,
  435. auide_ddma_tx_callback,
  436. (void*)auide);
  437. /* Get a channel for RX */
  438. auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
  439. auide->target_dev_id,
  440. auide_ddma_rx_callback,
  441. (void*)auide);
  442. auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
  443. NUM_DESCRIPTORS);
  444. auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
  445. NUM_DESCRIPTORS);
  446. hwif->dmatable_cpu = dma_alloc_coherent(auide->dev,
  447. PRD_ENTRIES * PRD_BYTES, /* 1 Page */
  448. &hwif->dmatable_dma, GFP_KERNEL);
  449. au1xxx_dbdma_start( auide->tx_chan );
  450. au1xxx_dbdma_start( auide->rx_chan );
  451. return 0;
  452. }
  453. #else
  454. static int auide_ddma_init( _auide_hwif *auide )
  455. {
  456. dbdev_tab_t source_dev_tab;
  457. int flags;
  458. #ifdef IDE_AU1XXX_BURSTMODE
  459. flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
  460. #else
  461. flags = DEV_FLAGS_SYNC;
  462. #endif
  463. /* setup dev_tab for tx channel */
  464. auide_init_dbdma_dev( &source_dev_tab,
  465. (u32)DSCR_CMD0_ALWAYS,
  466. 8, 32, DEV_FLAGS_OUT | flags);
  467. auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  468. auide_init_dbdma_dev( &source_dev_tab,
  469. (u32)DSCR_CMD0_ALWAYS,
  470. 8, 32, DEV_FLAGS_IN | flags);
  471. auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  472. /* Get a channel for TX */
  473. auide->tx_chan = au1xxx_dbdma_chan_alloc(DSCR_CMD0_ALWAYS,
  474. auide->tx_dev_id,
  475. NULL,
  476. (void*)auide);
  477. /* Get a channel for RX */
  478. auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
  479. DSCR_CMD0_ALWAYS,
  480. NULL,
  481. (void*)auide);
  482. auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
  483. NUM_DESCRIPTORS);
  484. auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
  485. NUM_DESCRIPTORS);
  486. au1xxx_dbdma_start( auide->tx_chan );
  487. au1xxx_dbdma_start( auide->rx_chan );
  488. return 0;
  489. }
  490. #endif
  491. static void auide_setup_ports(hw_regs_t *hw, _auide_hwif *ahwif)
  492. {
  493. int i;
  494. unsigned long *ata_regs = hw->io_ports;
  495. /* FIXME? */
  496. for (i = 0; i < IDE_CONTROL_OFFSET; i++) {
  497. *ata_regs++ = ahwif->regbase + (i << AU1XXX_ATA_REG_OFFSET);
  498. }
  499. /* set the Alternative Status register */
  500. *ata_regs = ahwif->regbase + (14 << AU1XXX_ATA_REG_OFFSET);
  501. }
  502. static int au_ide_probe(struct device *dev)
  503. {
  504. struct platform_device *pdev = to_platform_device(dev);
  505. _auide_hwif *ahwif = &auide_hwif;
  506. ide_hwif_t *hwif;
  507. struct resource *res;
  508. hw_regs_t *hw;
  509. int ret = 0;
  510. #if defined(CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA)
  511. char *mode = "MWDMA2";
  512. #elif defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
  513. char *mode = "PIO+DDMA(offload)";
  514. #endif
  515. memset(&auide_hwif, 0, sizeof(_auide_hwif));
  516. auide_hwif.dev = 0;
  517. ahwif->dev = dev;
  518. ahwif->irq = platform_get_irq(pdev, 0);
  519. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  520. if (res == NULL) {
  521. pr_debug("%s %d: no base address\n", DRV_NAME, pdev->id);
  522. ret = -ENODEV;
  523. goto out;
  524. }
  525. if (ahwif->irq < 0) {
  526. pr_debug("%s %d: no IRQ\n", DRV_NAME, pdev->id);
  527. ret = -ENODEV;
  528. goto out;
  529. }
  530. if (!request_mem_region (res->start, res->end-res->start, pdev->name)) {
  531. pr_debug("%s: request_mem_region failed\n", DRV_NAME);
  532. ret = -EBUSY;
  533. goto out;
  534. }
  535. ahwif->regbase = (u32)ioremap(res->start, res->end-res->start);
  536. if (ahwif->regbase == 0) {
  537. ret = -ENOMEM;
  538. goto out;
  539. }
  540. /* FIXME: This might possibly break PCMCIA IDE devices */
  541. hwif = &ide_hwifs[pdev->id];
  542. hw = &hwif->hw;
  543. hwif->irq = hw->irq = ahwif->irq;
  544. hwif->chipset = ide_au1xxx;
  545. auide_setup_ports(hw, ahwif);
  546. memcpy(hwif->io_ports, hw->io_ports, sizeof(hwif->io_ports));
  547. hwif->ultra_mask = 0x0; /* Disable Ultra DMA */
  548. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  549. hwif->mwdma_mask = 0x07; /* Multimode-2 DMA */
  550. hwif->swdma_mask = 0x00;
  551. #else
  552. hwif->mwdma_mask = 0x0;
  553. hwif->swdma_mask = 0x0;
  554. #endif
  555. hwif->pio_mask = ATA_PIO4;
  556. hwif->noprobe = 0;
  557. hwif->drives[0].unmask = 1;
  558. hwif->drives[1].unmask = 1;
  559. /* hold should be on in all cases */
  560. hwif->hold = 1;
  561. hwif->mmio = 1;
  562. /* If the user has selected DDMA assisted copies,
  563. then set up a few local I/O function entry points
  564. */
  565. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
  566. hwif->INSW = auide_insw;
  567. hwif->OUTSW = auide_outsw;
  568. #endif
  569. hwif->tuneproc = &auide_tune_drive;
  570. hwif->speedproc = &auide_tune_chipset;
  571. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  572. hwif->dma_off_quietly = &auide_dma_off_quietly;
  573. hwif->dma_timeout = &auide_dma_timeout;
  574. hwif->ide_dma_check = &auide_dma_check;
  575. hwif->dma_exec_cmd = &auide_dma_exec_cmd;
  576. hwif->dma_start = &auide_dma_start;
  577. hwif->ide_dma_end = &auide_dma_end;
  578. hwif->dma_setup = &auide_dma_setup;
  579. hwif->ide_dma_test_irq = &auide_dma_test_irq;
  580. hwif->dma_host_off = &auide_dma_host_off;
  581. hwif->dma_host_on = &auide_dma_host_on;
  582. hwif->dma_lost_irq = &auide_dma_lost_irq;
  583. hwif->ide_dma_on = &auide_dma_on;
  584. hwif->autodma = 1;
  585. hwif->drives[0].autodma = hwif->autodma;
  586. hwif->drives[1].autodma = hwif->autodma;
  587. hwif->atapi_dma = 1;
  588. #else /* !CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA */
  589. hwif->autodma = 0;
  590. hwif->channel = 0;
  591. hwif->hold = 1;
  592. hwif->select_data = 0; /* no chipset-specific code */
  593. hwif->config_data = 0; /* no chipset-specific code */
  594. hwif->drives[0].autodma = 0;
  595. hwif->drives[0].autotune = 1; /* 1=autotune, 2=noautotune, 0=default */
  596. #endif
  597. hwif->drives[0].no_io_32bit = 1;
  598. auide_hwif.hwif = hwif;
  599. hwif->hwif_data = &auide_hwif;
  600. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
  601. auide_ddma_init(&auide_hwif);
  602. dbdma_init_done = 1;
  603. #endif
  604. probe_hwif_init(hwif);
  605. ide_proc_register_port(hwif);
  606. dev_set_drvdata(dev, hwif);
  607. printk(KERN_INFO "Au1xxx IDE(builtin) configured for %s\n", mode );
  608. out:
  609. return ret;
  610. }
  611. static int au_ide_remove(struct device *dev)
  612. {
  613. struct platform_device *pdev = to_platform_device(dev);
  614. struct resource *res;
  615. ide_hwif_t *hwif = dev_get_drvdata(dev);
  616. _auide_hwif *ahwif = &auide_hwif;
  617. ide_unregister(hwif - ide_hwifs);
  618. iounmap((void *)ahwif->regbase);
  619. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  620. release_mem_region(res->start, res->end - res->start);
  621. return 0;
  622. }
  623. static struct device_driver au1200_ide_driver = {
  624. .name = "au1200-ide",
  625. .bus = &platform_bus_type,
  626. .probe = au_ide_probe,
  627. .remove = au_ide_remove,
  628. };
  629. static int __init au_ide_init(void)
  630. {
  631. return driver_register(&au1200_ide_driver);
  632. }
  633. static void __exit au_ide_exit(void)
  634. {
  635. driver_unregister(&au1200_ide_driver);
  636. }
  637. MODULE_LICENSE("GPL");
  638. MODULE_DESCRIPTION("AU1200 IDE driver");
  639. module_init(au_ide_init);
  640. module_exit(au_ide_exit);