fsi.c 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112
  1. /*
  2. * Fifo-attached Serial Interface (FSI) support for SH7724
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on ssi.c
  8. * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/delay.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <sound/soc.h>
  19. #include <sound/sh_fsi.h>
  20. #define DO_FMT 0x0000
  21. #define DOFF_CTL 0x0004
  22. #define DOFF_ST 0x0008
  23. #define DI_FMT 0x000C
  24. #define DIFF_CTL 0x0010
  25. #define DIFF_ST 0x0014
  26. #define CKG1 0x0018
  27. #define CKG2 0x001C
  28. #define DIDT 0x0020
  29. #define DODT 0x0024
  30. #define MUTE_ST 0x0028
  31. #define REG_END MUTE_ST
  32. #define CPU_INT_ST 0x01F4
  33. #define CPU_IEMSK 0x01F8
  34. #define CPU_IMSK 0x01FC
  35. #define INT_ST 0x0200
  36. #define IEMSK 0x0204
  37. #define IMSK 0x0208
  38. #define MUTE 0x020C
  39. #define CLK_RST 0x0210
  40. #define SOFT_RST 0x0214
  41. #define FIFO_SZ 0x0218
  42. #define MREG_START CPU_INT_ST
  43. #define MREG_END FIFO_SZ
  44. /* DO_FMT */
  45. /* DI_FMT */
  46. #define CR_MONO (0x0 << 4)
  47. #define CR_MONO_D (0x1 << 4)
  48. #define CR_PCM (0x2 << 4)
  49. #define CR_I2S (0x3 << 4)
  50. #define CR_TDM (0x4 << 4)
  51. #define CR_TDM_D (0x5 << 4)
  52. /* DOFF_CTL */
  53. /* DIFF_CTL */
  54. #define IRQ_HALF 0x00100000
  55. #define FIFO_CLR 0x00000001
  56. /* DOFF_ST */
  57. #define ERR_OVER 0x00000010
  58. #define ERR_UNDER 0x00000001
  59. #define ST_ERR (ERR_OVER | ERR_UNDER)
  60. /* CLK_RST */
  61. #define B_CLK 0x00000010
  62. #define A_CLK 0x00000001
  63. /* INT_ST */
  64. #define INT_B_IN (1 << 12)
  65. #define INT_B_OUT (1 << 8)
  66. #define INT_A_IN (1 << 4)
  67. #define INT_A_OUT (1 << 0)
  68. /* SOFT_RST */
  69. #define PBSR (1 << 12) /* Port B Software Reset */
  70. #define PASR (1 << 8) /* Port A Software Reset */
  71. #define IR (1 << 4) /* Interrupt Reset */
  72. #define FSISR (1 << 0) /* Software Reset */
  73. /* FIFO_SZ */
  74. #define OUT_SZ_MASK 0x7
  75. #define BO_SZ_SHIFT 8
  76. #define AO_SZ_SHIFT 0
  77. #define FSI_RATES SNDRV_PCM_RATE_8000_96000
  78. #define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)
  79. /************************************************************************
  80. struct
  81. ************************************************************************/
  82. struct fsi_priv {
  83. void __iomem *base;
  84. struct snd_pcm_substream *substream;
  85. struct fsi_master *master;
  86. int fifo_max;
  87. int chan;
  88. int byte_offset;
  89. int period_len;
  90. int buffer_len;
  91. int periods;
  92. };
  93. struct fsi_regs {
  94. u32 int_st;
  95. u32 iemsk;
  96. u32 imsk;
  97. };
  98. struct fsi_master {
  99. void __iomem *base;
  100. int irq;
  101. struct fsi_priv fsia;
  102. struct fsi_priv fsib;
  103. struct fsi_regs *regs;
  104. struct sh_fsi_platform_info *info;
  105. spinlock_t lock;
  106. };
  107. /************************************************************************
  108. basic read write function
  109. ************************************************************************/
  110. static void __fsi_reg_write(u32 reg, u32 data)
  111. {
  112. /* valid data area is 24bit */
  113. data &= 0x00ffffff;
  114. __raw_writel(data, reg);
  115. }
  116. static u32 __fsi_reg_read(u32 reg)
  117. {
  118. return __raw_readl(reg);
  119. }
  120. static void __fsi_reg_mask_set(u32 reg, u32 mask, u32 data)
  121. {
  122. u32 val = __fsi_reg_read(reg);
  123. val &= ~mask;
  124. val |= data & mask;
  125. __fsi_reg_write(reg, val);
  126. }
  127. static void fsi_reg_write(struct fsi_priv *fsi, u32 reg, u32 data)
  128. {
  129. if (reg > REG_END)
  130. return;
  131. __fsi_reg_write((u32)(fsi->base + reg), data);
  132. }
  133. static u32 fsi_reg_read(struct fsi_priv *fsi, u32 reg)
  134. {
  135. if (reg > REG_END)
  136. return 0;
  137. return __fsi_reg_read((u32)(fsi->base + reg));
  138. }
  139. static void fsi_reg_mask_set(struct fsi_priv *fsi, u32 reg, u32 mask, u32 data)
  140. {
  141. if (reg > REG_END)
  142. return;
  143. __fsi_reg_mask_set((u32)(fsi->base + reg), mask, data);
  144. }
  145. static void fsi_master_write(struct fsi_master *master, u32 reg, u32 data)
  146. {
  147. unsigned long flags;
  148. if ((reg < MREG_START) ||
  149. (reg > MREG_END))
  150. return;
  151. spin_lock_irqsave(&master->lock, flags);
  152. __fsi_reg_write((u32)(master->base + reg), data);
  153. spin_unlock_irqrestore(&master->lock, flags);
  154. }
  155. static u32 fsi_master_read(struct fsi_master *master, u32 reg)
  156. {
  157. u32 ret;
  158. unsigned long flags;
  159. if ((reg < MREG_START) ||
  160. (reg > MREG_END))
  161. return 0;
  162. spin_lock_irqsave(&master->lock, flags);
  163. ret = __fsi_reg_read((u32)(master->base + reg));
  164. spin_unlock_irqrestore(&master->lock, flags);
  165. return ret;
  166. }
  167. static void fsi_master_mask_set(struct fsi_master *master,
  168. u32 reg, u32 mask, u32 data)
  169. {
  170. unsigned long flags;
  171. if ((reg < MREG_START) ||
  172. (reg > MREG_END))
  173. return;
  174. spin_lock_irqsave(&master->lock, flags);
  175. __fsi_reg_mask_set((u32)(master->base + reg), mask, data);
  176. spin_unlock_irqrestore(&master->lock, flags);
  177. }
  178. /************************************************************************
  179. basic function
  180. ************************************************************************/
  181. static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
  182. {
  183. return fsi->master;
  184. }
  185. static int fsi_is_port_a(struct fsi_priv *fsi)
  186. {
  187. return fsi->master->base == fsi->base;
  188. }
  189. static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
  190. {
  191. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  192. struct snd_soc_dai_link *machine = rtd->dai;
  193. return machine->cpu_dai;
  194. }
  195. static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
  196. {
  197. struct snd_soc_dai *dai = fsi_get_dai(substream);
  198. return dai->private_data;
  199. }
  200. static u32 fsi_get_info_flags(struct fsi_priv *fsi)
  201. {
  202. int is_porta = fsi_is_port_a(fsi);
  203. struct fsi_master *master = fsi_get_master(fsi);
  204. return is_porta ? master->info->porta_flags :
  205. master->info->portb_flags;
  206. }
  207. static int fsi_is_master_mode(struct fsi_priv *fsi, int is_play)
  208. {
  209. u32 mode;
  210. u32 flags = fsi_get_info_flags(fsi);
  211. mode = is_play ? SH_FSI_OUT_SLAVE_MODE : SH_FSI_IN_SLAVE_MODE;
  212. /* return
  213. * 1 : master mode
  214. * 0 : slave mode
  215. */
  216. return (mode & flags) != mode;
  217. }
  218. static u32 fsi_port_ab_io_bit(struct fsi_priv *fsi, int is_play)
  219. {
  220. int is_porta = fsi_is_port_a(fsi);
  221. u32 data;
  222. if (is_porta)
  223. data = is_play ? (1 << 0) : (1 << 4);
  224. else
  225. data = is_play ? (1 << 8) : (1 << 12);
  226. return data;
  227. }
  228. static void fsi_stream_push(struct fsi_priv *fsi,
  229. struct snd_pcm_substream *substream,
  230. u32 buffer_len,
  231. u32 period_len)
  232. {
  233. fsi->substream = substream;
  234. fsi->buffer_len = buffer_len;
  235. fsi->period_len = period_len;
  236. fsi->byte_offset = 0;
  237. fsi->periods = 0;
  238. }
  239. static void fsi_stream_pop(struct fsi_priv *fsi)
  240. {
  241. fsi->substream = NULL;
  242. fsi->buffer_len = 0;
  243. fsi->period_len = 0;
  244. fsi->byte_offset = 0;
  245. fsi->periods = 0;
  246. }
  247. static int fsi_get_fifo_residue(struct fsi_priv *fsi, int is_play)
  248. {
  249. u32 status;
  250. u32 reg = is_play ? DOFF_ST : DIFF_ST;
  251. int residue;
  252. status = fsi_reg_read(fsi, reg);
  253. residue = 0x1ff & (status >> 8);
  254. residue *= fsi->chan;
  255. return residue;
  256. }
  257. /************************************************************************
  258. irq function
  259. ************************************************************************/
  260. static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
  261. {
  262. u32 data = fsi_port_ab_io_bit(fsi, is_play);
  263. struct fsi_master *master = fsi_get_master(fsi);
  264. fsi_master_mask_set(master, master->regs->imsk, data, data);
  265. fsi_master_mask_set(master, master->regs->iemsk, data, data);
  266. }
  267. static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
  268. {
  269. u32 data = fsi_port_ab_io_bit(fsi, is_play);
  270. struct fsi_master *master = fsi_get_master(fsi);
  271. fsi_master_mask_set(master, master->regs->imsk, data, 0);
  272. fsi_master_mask_set(master, master->regs->iemsk, data, 0);
  273. }
  274. static u32 fsi_irq_get_status(struct fsi_master *master)
  275. {
  276. return fsi_master_read(master, master->regs->int_st);
  277. }
  278. static void fsi_irq_clear_all_status(struct fsi_master *master)
  279. {
  280. fsi_master_write(master, master->regs->int_st, 0x0000000);
  281. }
  282. static void fsi_irq_clear_status(struct fsi_priv *fsi)
  283. {
  284. u32 data = 0;
  285. struct fsi_master *master = fsi_get_master(fsi);
  286. data |= fsi_port_ab_io_bit(fsi, 0);
  287. data |= fsi_port_ab_io_bit(fsi, 1);
  288. /* clear interrupt factor */
  289. fsi_master_mask_set(master, master->regs->int_st, data, 0);
  290. }
  291. /************************************************************************
  292. ctrl function
  293. ************************************************************************/
  294. static void fsi_clk_ctrl(struct fsi_priv *fsi, int enable)
  295. {
  296. u32 val = fsi_is_port_a(fsi) ? (1 << 0) : (1 << 4);
  297. struct fsi_master *master = fsi_get_master(fsi);
  298. if (enable)
  299. fsi_master_mask_set(master, CLK_RST, val, val);
  300. else
  301. fsi_master_mask_set(master, CLK_RST, val, 0);
  302. }
  303. static void fsi_fifo_init(struct fsi_priv *fsi,
  304. int is_play,
  305. struct snd_soc_dai *dai)
  306. {
  307. struct fsi_master *master = fsi_get_master(fsi);
  308. u32 ctrl, shift, i;
  309. /* get on-chip RAM capacity */
  310. shift = fsi_master_read(master, FIFO_SZ);
  311. shift >>= fsi_is_port_a(fsi) ? AO_SZ_SHIFT : BO_SZ_SHIFT;
  312. shift &= OUT_SZ_MASK;
  313. fsi->fifo_max = 256 << shift;
  314. dev_dbg(dai->dev, "fifo = %d words\n", fsi->fifo_max);
  315. /*
  316. * The maximum number of sample data varies depending
  317. * on the number of channels selected for the format.
  318. *
  319. * FIFOs are used in 4-channel units in 3-channel mode
  320. * and in 8-channel units in 5- to 7-channel mode
  321. * meaning that more FIFOs than the required size of DPRAM
  322. * are used.
  323. *
  324. * ex) if 256 words of DP-RAM is connected
  325. * 1 channel: 256 (256 x 1 = 256)
  326. * 2 channels: 128 (128 x 2 = 256)
  327. * 3 channels: 64 ( 64 x 3 = 192)
  328. * 4 channels: 64 ( 64 x 4 = 256)
  329. * 5 channels: 32 ( 32 x 5 = 160)
  330. * 6 channels: 32 ( 32 x 6 = 192)
  331. * 7 channels: 32 ( 32 x 7 = 224)
  332. * 8 channels: 32 ( 32 x 8 = 256)
  333. */
  334. for (i = 1; i < fsi->chan; i <<= 1)
  335. fsi->fifo_max >>= 1;
  336. dev_dbg(dai->dev, "%d channel %d store\n", fsi->chan, fsi->fifo_max);
  337. ctrl = is_play ? DOFF_CTL : DIFF_CTL;
  338. /* set interrupt generation factor */
  339. fsi_reg_write(fsi, ctrl, IRQ_HALF);
  340. /* clear FIFO */
  341. fsi_reg_mask_set(fsi, ctrl, FIFO_CLR, FIFO_CLR);
  342. }
  343. static void fsi_soft_all_reset(struct fsi_master *master)
  344. {
  345. /* port AB reset */
  346. fsi_master_mask_set(master, SOFT_RST, PASR | PBSR, 0);
  347. mdelay(10);
  348. /* soft reset */
  349. fsi_master_mask_set(master, SOFT_RST, FSISR, 0);
  350. fsi_master_mask_set(master, SOFT_RST, FSISR, FSISR);
  351. mdelay(10);
  352. }
  353. /* playback interrupt */
  354. static int fsi_data_push(struct fsi_priv *fsi, int startup)
  355. {
  356. struct snd_pcm_runtime *runtime;
  357. struct snd_pcm_substream *substream = NULL;
  358. u32 status;
  359. int send;
  360. int fifo_free;
  361. int width;
  362. u8 *start;
  363. int i, over_period;
  364. if (!fsi ||
  365. !fsi->substream ||
  366. !fsi->substream->runtime)
  367. return -EINVAL;
  368. over_period = 0;
  369. substream = fsi->substream;
  370. runtime = substream->runtime;
  371. /* FSI FIFO has limit.
  372. * So, this driver can not send periods data at a time
  373. */
  374. if (fsi->byte_offset >=
  375. fsi->period_len * (fsi->periods + 1)) {
  376. over_period = 1;
  377. fsi->periods = (fsi->periods + 1) % runtime->periods;
  378. if (0 == fsi->periods)
  379. fsi->byte_offset = 0;
  380. }
  381. /* get 1 channel data width */
  382. width = frames_to_bytes(runtime, 1) / fsi->chan;
  383. /* get send size for alsa */
  384. send = (fsi->buffer_len - fsi->byte_offset) / width;
  385. /* get FIFO free size */
  386. fifo_free = (fsi->fifo_max * fsi->chan) - fsi_get_fifo_residue(fsi, 1);
  387. /* size check */
  388. if (fifo_free < send)
  389. send = fifo_free;
  390. start = runtime->dma_area;
  391. start += fsi->byte_offset;
  392. switch (width) {
  393. case 2:
  394. for (i = 0; i < send; i++)
  395. fsi_reg_write(fsi, DODT,
  396. ((u32)*((u16 *)start + i) << 8));
  397. break;
  398. case 4:
  399. for (i = 0; i < send; i++)
  400. fsi_reg_write(fsi, DODT, *((u32 *)start + i));
  401. break;
  402. default:
  403. return -EINVAL;
  404. }
  405. fsi->byte_offset += send * width;
  406. status = fsi_reg_read(fsi, DOFF_ST);
  407. if (!startup) {
  408. struct snd_soc_dai *dai = fsi_get_dai(substream);
  409. if (status & ERR_OVER)
  410. dev_err(dai->dev, "over run\n");
  411. if (status & ERR_UNDER)
  412. dev_err(dai->dev, "under run\n");
  413. }
  414. fsi_reg_write(fsi, DOFF_ST, 0);
  415. fsi_irq_enable(fsi, 1);
  416. if (over_period)
  417. snd_pcm_period_elapsed(substream);
  418. return 0;
  419. }
  420. static int fsi_data_pop(struct fsi_priv *fsi, int startup)
  421. {
  422. struct snd_pcm_runtime *runtime;
  423. struct snd_pcm_substream *substream = NULL;
  424. u32 status;
  425. int free;
  426. int fifo_fill;
  427. int width;
  428. u8 *start;
  429. int i, over_period;
  430. if (!fsi ||
  431. !fsi->substream ||
  432. !fsi->substream->runtime)
  433. return -EINVAL;
  434. over_period = 0;
  435. substream = fsi->substream;
  436. runtime = substream->runtime;
  437. /* FSI FIFO has limit.
  438. * So, this driver can not send periods data at a time
  439. */
  440. if (fsi->byte_offset >=
  441. fsi->period_len * (fsi->periods + 1)) {
  442. over_period = 1;
  443. fsi->periods = (fsi->periods + 1) % runtime->periods;
  444. if (0 == fsi->periods)
  445. fsi->byte_offset = 0;
  446. }
  447. /* get 1 channel data width */
  448. width = frames_to_bytes(runtime, 1) / fsi->chan;
  449. /* get free space for alsa */
  450. free = (fsi->buffer_len - fsi->byte_offset) / width;
  451. /* get recv size */
  452. fifo_fill = fsi_get_fifo_residue(fsi, 0);
  453. if (free < fifo_fill)
  454. fifo_fill = free;
  455. start = runtime->dma_area;
  456. start += fsi->byte_offset;
  457. switch (width) {
  458. case 2:
  459. for (i = 0; i < fifo_fill; i++)
  460. *((u16 *)start + i) =
  461. (u16)(fsi_reg_read(fsi, DIDT) >> 8);
  462. break;
  463. case 4:
  464. for (i = 0; i < fifo_fill; i++)
  465. *((u32 *)start + i) = fsi_reg_read(fsi, DIDT);
  466. break;
  467. default:
  468. return -EINVAL;
  469. }
  470. fsi->byte_offset += fifo_fill * width;
  471. status = fsi_reg_read(fsi, DIFF_ST);
  472. if (!startup) {
  473. struct snd_soc_dai *dai = fsi_get_dai(substream);
  474. if (status & ERR_OVER)
  475. dev_err(dai->dev, "over run\n");
  476. if (status & ERR_UNDER)
  477. dev_err(dai->dev, "under run\n");
  478. }
  479. fsi_reg_write(fsi, DIFF_ST, 0);
  480. fsi_irq_enable(fsi, 0);
  481. if (over_period)
  482. snd_pcm_period_elapsed(substream);
  483. return 0;
  484. }
  485. static irqreturn_t fsi_interrupt(int irq, void *data)
  486. {
  487. struct fsi_master *master = data;
  488. u32 int_st = fsi_irq_get_status(master);
  489. /* clear irq status */
  490. fsi_master_mask_set(master, SOFT_RST, IR, 0);
  491. fsi_master_mask_set(master, SOFT_RST, IR, IR);
  492. if (int_st & INT_A_OUT)
  493. fsi_data_push(&master->fsia, 0);
  494. if (int_st & INT_B_OUT)
  495. fsi_data_push(&master->fsib, 0);
  496. if (int_st & INT_A_IN)
  497. fsi_data_pop(&master->fsia, 0);
  498. if (int_st & INT_B_IN)
  499. fsi_data_pop(&master->fsib, 0);
  500. fsi_irq_clear_all_status(master);
  501. return IRQ_HANDLED;
  502. }
  503. /************************************************************************
  504. dai ops
  505. ************************************************************************/
  506. static int fsi_dai_startup(struct snd_pcm_substream *substream,
  507. struct snd_soc_dai *dai)
  508. {
  509. struct fsi_priv *fsi = fsi_get_priv(substream);
  510. u32 flags = fsi_get_info_flags(fsi);
  511. u32 fmt;
  512. u32 reg;
  513. u32 data;
  514. int is_play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  515. int is_master;
  516. int ret = 0;
  517. pm_runtime_get_sync(dai->dev);
  518. /* CKG1 */
  519. data = is_play ? (1 << 0) : (1 << 4);
  520. is_master = fsi_is_master_mode(fsi, is_play);
  521. if (is_master)
  522. fsi_reg_mask_set(fsi, CKG1, data, data);
  523. else
  524. fsi_reg_mask_set(fsi, CKG1, data, 0);
  525. /* clock inversion (CKG2) */
  526. data = 0;
  527. if (SH_FSI_LRM_INV & flags)
  528. data |= 1 << 12;
  529. if (SH_FSI_BRM_INV & flags)
  530. data |= 1 << 8;
  531. if (SH_FSI_LRS_INV & flags)
  532. data |= 1 << 4;
  533. if (SH_FSI_BRS_INV & flags)
  534. data |= 1 << 0;
  535. fsi_reg_write(fsi, CKG2, data);
  536. /* do fmt, di fmt */
  537. data = 0;
  538. reg = is_play ? DO_FMT : DI_FMT;
  539. fmt = is_play ? SH_FSI_GET_OFMT(flags) : SH_FSI_GET_IFMT(flags);
  540. switch (fmt) {
  541. case SH_FSI_FMT_MONO:
  542. data = CR_MONO;
  543. fsi->chan = 1;
  544. break;
  545. case SH_FSI_FMT_MONO_DELAY:
  546. data = CR_MONO_D;
  547. fsi->chan = 1;
  548. break;
  549. case SH_FSI_FMT_PCM:
  550. data = CR_PCM;
  551. fsi->chan = 2;
  552. break;
  553. case SH_FSI_FMT_I2S:
  554. data = CR_I2S;
  555. fsi->chan = 2;
  556. break;
  557. case SH_FSI_FMT_TDM:
  558. fsi->chan = is_play ?
  559. SH_FSI_GET_CH_O(flags) : SH_FSI_GET_CH_I(flags);
  560. data = CR_TDM | (fsi->chan - 1);
  561. break;
  562. case SH_FSI_FMT_TDM_DELAY:
  563. fsi->chan = is_play ?
  564. SH_FSI_GET_CH_O(flags) : SH_FSI_GET_CH_I(flags);
  565. data = CR_TDM_D | (fsi->chan - 1);
  566. break;
  567. default:
  568. dev_err(dai->dev, "unknown format.\n");
  569. return -EINVAL;
  570. }
  571. fsi_reg_write(fsi, reg, data);
  572. /*
  573. * clear clk reset if master mode
  574. */
  575. if (is_master)
  576. fsi_clk_ctrl(fsi, 1);
  577. /* irq clear */
  578. fsi_irq_disable(fsi, is_play);
  579. fsi_irq_clear_status(fsi);
  580. /* fifo init */
  581. fsi_fifo_init(fsi, is_play, dai);
  582. return ret;
  583. }
  584. static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
  585. struct snd_soc_dai *dai)
  586. {
  587. struct fsi_priv *fsi = fsi_get_priv(substream);
  588. int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
  589. fsi_irq_disable(fsi, is_play);
  590. fsi_clk_ctrl(fsi, 0);
  591. pm_runtime_put_sync(dai->dev);
  592. }
  593. static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  594. struct snd_soc_dai *dai)
  595. {
  596. struct fsi_priv *fsi = fsi_get_priv(substream);
  597. struct snd_pcm_runtime *runtime = substream->runtime;
  598. int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
  599. int ret = 0;
  600. switch (cmd) {
  601. case SNDRV_PCM_TRIGGER_START:
  602. fsi_stream_push(fsi, substream,
  603. frames_to_bytes(runtime, runtime->buffer_size),
  604. frames_to_bytes(runtime, runtime->period_size));
  605. ret = is_play ? fsi_data_push(fsi, 1) : fsi_data_pop(fsi, 1);
  606. break;
  607. case SNDRV_PCM_TRIGGER_STOP:
  608. fsi_irq_disable(fsi, is_play);
  609. fsi_stream_pop(fsi);
  610. break;
  611. }
  612. return ret;
  613. }
  614. static struct snd_soc_dai_ops fsi_dai_ops = {
  615. .startup = fsi_dai_startup,
  616. .shutdown = fsi_dai_shutdown,
  617. .trigger = fsi_dai_trigger,
  618. };
  619. /************************************************************************
  620. pcm ops
  621. ************************************************************************/
  622. static struct snd_pcm_hardware fsi_pcm_hardware = {
  623. .info = SNDRV_PCM_INFO_INTERLEAVED |
  624. SNDRV_PCM_INFO_MMAP |
  625. SNDRV_PCM_INFO_MMAP_VALID |
  626. SNDRV_PCM_INFO_PAUSE,
  627. .formats = FSI_FMTS,
  628. .rates = FSI_RATES,
  629. .rate_min = 8000,
  630. .rate_max = 192000,
  631. .channels_min = 1,
  632. .channels_max = 2,
  633. .buffer_bytes_max = 64 * 1024,
  634. .period_bytes_min = 32,
  635. .period_bytes_max = 8192,
  636. .periods_min = 1,
  637. .periods_max = 32,
  638. .fifo_size = 256,
  639. };
  640. static int fsi_pcm_open(struct snd_pcm_substream *substream)
  641. {
  642. struct snd_pcm_runtime *runtime = substream->runtime;
  643. int ret = 0;
  644. snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);
  645. ret = snd_pcm_hw_constraint_integer(runtime,
  646. SNDRV_PCM_HW_PARAM_PERIODS);
  647. return ret;
  648. }
  649. static int fsi_hw_params(struct snd_pcm_substream *substream,
  650. struct snd_pcm_hw_params *hw_params)
  651. {
  652. return snd_pcm_lib_malloc_pages(substream,
  653. params_buffer_bytes(hw_params));
  654. }
  655. static int fsi_hw_free(struct snd_pcm_substream *substream)
  656. {
  657. return snd_pcm_lib_free_pages(substream);
  658. }
  659. static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
  660. {
  661. struct snd_pcm_runtime *runtime = substream->runtime;
  662. struct fsi_priv *fsi = fsi_get_priv(substream);
  663. long location;
  664. location = (fsi->byte_offset - 1);
  665. if (location < 0)
  666. location = 0;
  667. return bytes_to_frames(runtime, location);
  668. }
  669. static struct snd_pcm_ops fsi_pcm_ops = {
  670. .open = fsi_pcm_open,
  671. .ioctl = snd_pcm_lib_ioctl,
  672. .hw_params = fsi_hw_params,
  673. .hw_free = fsi_hw_free,
  674. .pointer = fsi_pointer,
  675. };
  676. /************************************************************************
  677. snd_soc_platform
  678. ************************************************************************/
  679. #define PREALLOC_BUFFER (32 * 1024)
  680. #define PREALLOC_BUFFER_MAX (32 * 1024)
  681. static void fsi_pcm_free(struct snd_pcm *pcm)
  682. {
  683. snd_pcm_lib_preallocate_free_for_all(pcm);
  684. }
  685. static int fsi_pcm_new(struct snd_card *card,
  686. struct snd_soc_dai *dai,
  687. struct snd_pcm *pcm)
  688. {
  689. /*
  690. * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
  691. * in MMAP mode (i.e. aplay -M)
  692. */
  693. return snd_pcm_lib_preallocate_pages_for_all(
  694. pcm,
  695. SNDRV_DMA_TYPE_CONTINUOUS,
  696. snd_dma_continuous_data(GFP_KERNEL),
  697. PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
  698. }
  699. /************************************************************************
  700. alsa struct
  701. ************************************************************************/
  702. struct snd_soc_dai fsi_soc_dai[] = {
  703. {
  704. .name = "FSIA",
  705. .id = 0,
  706. .playback = {
  707. .rates = FSI_RATES,
  708. .formats = FSI_FMTS,
  709. .channels_min = 1,
  710. .channels_max = 8,
  711. },
  712. .capture = {
  713. .rates = FSI_RATES,
  714. .formats = FSI_FMTS,
  715. .channels_min = 1,
  716. .channels_max = 8,
  717. },
  718. .ops = &fsi_dai_ops,
  719. },
  720. {
  721. .name = "FSIB",
  722. .id = 1,
  723. .playback = {
  724. .rates = FSI_RATES,
  725. .formats = FSI_FMTS,
  726. .channels_min = 1,
  727. .channels_max = 8,
  728. },
  729. .capture = {
  730. .rates = FSI_RATES,
  731. .formats = FSI_FMTS,
  732. .channels_min = 1,
  733. .channels_max = 8,
  734. },
  735. .ops = &fsi_dai_ops,
  736. },
  737. };
  738. EXPORT_SYMBOL_GPL(fsi_soc_dai);
  739. struct snd_soc_platform fsi_soc_platform = {
  740. .name = "fsi-pcm",
  741. .pcm_ops = &fsi_pcm_ops,
  742. .pcm_new = fsi_pcm_new,
  743. .pcm_free = fsi_pcm_free,
  744. };
  745. EXPORT_SYMBOL_GPL(fsi_soc_platform);
  746. /************************************************************************
  747. platform function
  748. ************************************************************************/
  749. static int fsi_probe(struct platform_device *pdev)
  750. {
  751. struct fsi_master *master;
  752. const struct platform_device_id *id_entry;
  753. struct resource *res;
  754. unsigned int irq;
  755. int ret;
  756. if (0 != pdev->id) {
  757. dev_err(&pdev->dev, "current fsi support id 0 only now\n");
  758. return -ENODEV;
  759. }
  760. id_entry = pdev->id_entry;
  761. if (!id_entry) {
  762. dev_err(&pdev->dev, "unknown fsi device\n");
  763. return -ENODEV;
  764. }
  765. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  766. irq = platform_get_irq(pdev, 0);
  767. if (!res || (int)irq <= 0) {
  768. dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
  769. ret = -ENODEV;
  770. goto exit;
  771. }
  772. master = kzalloc(sizeof(*master), GFP_KERNEL);
  773. if (!master) {
  774. dev_err(&pdev->dev, "Could not allocate master\n");
  775. ret = -ENOMEM;
  776. goto exit;
  777. }
  778. master->base = ioremap_nocache(res->start, resource_size(res));
  779. if (!master->base) {
  780. ret = -ENXIO;
  781. dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
  782. goto exit_kfree;
  783. }
  784. master->irq = irq;
  785. master->info = pdev->dev.platform_data;
  786. master->fsia.base = master->base;
  787. master->fsia.master = master;
  788. master->fsib.base = master->base + 0x40;
  789. master->fsib.master = master;
  790. master->regs = (struct fsi_regs *)id_entry->driver_data;
  791. spin_lock_init(&master->lock);
  792. pm_runtime_enable(&pdev->dev);
  793. pm_runtime_resume(&pdev->dev);
  794. fsi_soc_dai[0].dev = &pdev->dev;
  795. fsi_soc_dai[0].private_data = &master->fsia;
  796. fsi_soc_dai[1].dev = &pdev->dev;
  797. fsi_soc_dai[1].private_data = &master->fsib;
  798. fsi_soft_all_reset(master);
  799. ret = request_irq(irq, &fsi_interrupt, IRQF_DISABLED,
  800. id_entry->name, master);
  801. if (ret) {
  802. dev_err(&pdev->dev, "irq request err\n");
  803. goto exit_iounmap;
  804. }
  805. ret = snd_soc_register_platform(&fsi_soc_platform);
  806. if (ret < 0) {
  807. dev_err(&pdev->dev, "cannot snd soc register\n");
  808. goto exit_free_irq;
  809. }
  810. return snd_soc_register_dais(fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
  811. exit_free_irq:
  812. free_irq(irq, master);
  813. exit_iounmap:
  814. iounmap(master->base);
  815. pm_runtime_disable(&pdev->dev);
  816. exit_kfree:
  817. kfree(master);
  818. master = NULL;
  819. exit:
  820. return ret;
  821. }
  822. static int fsi_remove(struct platform_device *pdev)
  823. {
  824. struct fsi_master *master;
  825. master = fsi_get_master(fsi_soc_dai[0].private_data);
  826. snd_soc_unregister_dais(fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
  827. snd_soc_unregister_platform(&fsi_soc_platform);
  828. pm_runtime_disable(&pdev->dev);
  829. free_irq(master->irq, master);
  830. iounmap(master->base);
  831. kfree(master);
  832. fsi_soc_dai[0].dev = NULL;
  833. fsi_soc_dai[0].private_data = NULL;
  834. fsi_soc_dai[1].dev = NULL;
  835. fsi_soc_dai[1].private_data = NULL;
  836. return 0;
  837. }
  838. static int fsi_runtime_nop(struct device *dev)
  839. {
  840. /* Runtime PM callback shared between ->runtime_suspend()
  841. * and ->runtime_resume(). Simply returns success.
  842. *
  843. * This driver re-initializes all registers after
  844. * pm_runtime_get_sync() anyway so there is no need
  845. * to save and restore registers here.
  846. */
  847. return 0;
  848. }
  849. static struct dev_pm_ops fsi_pm_ops = {
  850. .runtime_suspend = fsi_runtime_nop,
  851. .runtime_resume = fsi_runtime_nop,
  852. };
  853. static struct fsi_regs fsi_regs = {
  854. .int_st = INT_ST,
  855. .iemsk = IEMSK,
  856. .imsk = IMSK,
  857. };
  858. static struct fsi_regs fsi2_regs = {
  859. .int_st = CPU_INT_ST,
  860. .iemsk = CPU_IEMSK,
  861. .imsk = CPU_IMSK,
  862. };
  863. static struct platform_device_id fsi_id_table[] = {
  864. { "sh_fsi", (kernel_ulong_t)&fsi_regs },
  865. { "sh_fsi2", (kernel_ulong_t)&fsi2_regs },
  866. };
  867. static struct platform_driver fsi_driver = {
  868. .driver = {
  869. .name = "sh_fsi",
  870. .pm = &fsi_pm_ops,
  871. },
  872. .probe = fsi_probe,
  873. .remove = fsi_remove,
  874. .id_table = fsi_id_table,
  875. };
  876. static int __init fsi_mobile_init(void)
  877. {
  878. return platform_driver_register(&fsi_driver);
  879. }
  880. static void __exit fsi_mobile_exit(void)
  881. {
  882. platform_driver_unregister(&fsi_driver);
  883. }
  884. module_init(fsi_mobile_init);
  885. module_exit(fsi_mobile_exit);
  886. MODULE_LICENSE("GPL");
  887. MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
  888. MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");