i915_irq.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. /* For display hotplug interrupt */
  60. static void
  61. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  62. {
  63. if ((dev_priv->irq_mask & mask) != 0) {
  64. dev_priv->irq_mask &= ~mask;
  65. I915_WRITE(DEIMR, dev_priv->irq_mask);
  66. POSTING_READ(DEIMR);
  67. }
  68. }
  69. static inline void
  70. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  71. {
  72. if ((dev_priv->irq_mask & mask) != mask) {
  73. dev_priv->irq_mask |= mask;
  74. I915_WRITE(DEIMR, dev_priv->irq_mask);
  75. POSTING_READ(DEIMR);
  76. }
  77. }
  78. void
  79. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  80. {
  81. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  82. u32 reg = PIPESTAT(pipe);
  83. dev_priv->pipestat[pipe] |= mask;
  84. /* Enable the interrupt, clear any pending status */
  85. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  86. POSTING_READ(reg);
  87. }
  88. }
  89. void
  90. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  91. {
  92. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  93. u32 reg = PIPESTAT(pipe);
  94. dev_priv->pipestat[pipe] &= ~mask;
  95. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  96. POSTING_READ(reg);
  97. }
  98. }
  99. /**
  100. * intel_enable_asle - enable ASLE interrupt for OpRegion
  101. */
  102. void intel_enable_asle(struct drm_device *dev)
  103. {
  104. drm_i915_private_t *dev_priv = dev->dev_private;
  105. unsigned long irqflags;
  106. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  107. if (HAS_PCH_SPLIT(dev))
  108. ironlake_enable_display_irq(dev_priv, DE_GSE);
  109. else {
  110. i915_enable_pipestat(dev_priv, 1,
  111. PIPE_LEGACY_BLC_EVENT_ENABLE);
  112. if (INTEL_INFO(dev)->gen >= 4)
  113. i915_enable_pipestat(dev_priv, 0,
  114. PIPE_LEGACY_BLC_EVENT_ENABLE);
  115. }
  116. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  117. }
  118. /**
  119. * i915_pipe_enabled - check if a pipe is enabled
  120. * @dev: DRM device
  121. * @pipe: pipe to check
  122. *
  123. * Reading certain registers when the pipe is disabled can hang the chip.
  124. * Use this routine to make sure the PLL is running and the pipe is active
  125. * before reading such registers if unsure.
  126. */
  127. static int
  128. i915_pipe_enabled(struct drm_device *dev, int pipe)
  129. {
  130. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  131. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  132. }
  133. /* Called from drm generic code, passed a 'crtc', which
  134. * we use as a pipe index
  135. */
  136. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  137. {
  138. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  139. unsigned long high_frame;
  140. unsigned long low_frame;
  141. u32 high1, high2, low;
  142. if (!i915_pipe_enabled(dev, pipe)) {
  143. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  144. "pipe %c\n", pipe_name(pipe));
  145. return 0;
  146. }
  147. high_frame = PIPEFRAME(pipe);
  148. low_frame = PIPEFRAMEPIXEL(pipe);
  149. /*
  150. * High & low register fields aren't synchronized, so make sure
  151. * we get a low value that's stable across two reads of the high
  152. * register.
  153. */
  154. do {
  155. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  156. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  157. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  158. } while (high1 != high2);
  159. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  160. low >>= PIPE_FRAME_LOW_SHIFT;
  161. return (high1 << 8) | low;
  162. }
  163. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  164. {
  165. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  166. int reg = PIPE_FRMCOUNT_GM45(pipe);
  167. if (!i915_pipe_enabled(dev, pipe)) {
  168. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  169. "pipe %c\n", pipe_name(pipe));
  170. return 0;
  171. }
  172. return I915_READ(reg);
  173. }
  174. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  175. int *vpos, int *hpos)
  176. {
  177. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  178. u32 vbl = 0, position = 0;
  179. int vbl_start, vbl_end, htotal, vtotal;
  180. bool in_vbl = true;
  181. int ret = 0;
  182. if (!i915_pipe_enabled(dev, pipe)) {
  183. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  184. "pipe %c\n", pipe_name(pipe));
  185. return 0;
  186. }
  187. /* Get vtotal. */
  188. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  189. if (INTEL_INFO(dev)->gen >= 4) {
  190. /* No obvious pixelcount register. Only query vertical
  191. * scanout position from Display scan line register.
  192. */
  193. position = I915_READ(PIPEDSL(pipe));
  194. /* Decode into vertical scanout position. Don't have
  195. * horizontal scanout position.
  196. */
  197. *vpos = position & 0x1fff;
  198. *hpos = 0;
  199. } else {
  200. /* Have access to pixelcount since start of frame.
  201. * We can split this into vertical and horizontal
  202. * scanout position.
  203. */
  204. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  205. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  206. *vpos = position / htotal;
  207. *hpos = position - (*vpos * htotal);
  208. }
  209. /* Query vblank area. */
  210. vbl = I915_READ(VBLANK(pipe));
  211. /* Test position against vblank region. */
  212. vbl_start = vbl & 0x1fff;
  213. vbl_end = (vbl >> 16) & 0x1fff;
  214. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  215. in_vbl = false;
  216. /* Inside "upper part" of vblank area? Apply corrective offset: */
  217. if (in_vbl && (*vpos >= vbl_start))
  218. *vpos = *vpos - vtotal;
  219. /* Readouts valid? */
  220. if (vbl > 0)
  221. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  222. /* In vblank? */
  223. if (in_vbl)
  224. ret |= DRM_SCANOUTPOS_INVBL;
  225. return ret;
  226. }
  227. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  228. int *max_error,
  229. struct timeval *vblank_time,
  230. unsigned flags)
  231. {
  232. struct drm_i915_private *dev_priv = dev->dev_private;
  233. struct drm_crtc *crtc;
  234. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  235. DRM_ERROR("Invalid crtc %d\n", pipe);
  236. return -EINVAL;
  237. }
  238. /* Get drm_crtc to timestamp: */
  239. crtc = intel_get_crtc_for_pipe(dev, pipe);
  240. if (crtc == NULL) {
  241. DRM_ERROR("Invalid crtc %d\n", pipe);
  242. return -EINVAL;
  243. }
  244. if (!crtc->enabled) {
  245. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  246. return -EBUSY;
  247. }
  248. /* Helper routine in DRM core does all the work: */
  249. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  250. vblank_time, flags,
  251. crtc);
  252. }
  253. /*
  254. * Handle hotplug events outside the interrupt handler proper.
  255. */
  256. static void i915_hotplug_work_func(struct work_struct *work)
  257. {
  258. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  259. hotplug_work);
  260. struct drm_device *dev = dev_priv->dev;
  261. struct drm_mode_config *mode_config = &dev->mode_config;
  262. struct intel_encoder *encoder;
  263. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  264. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  265. if (encoder->hot_plug)
  266. encoder->hot_plug(encoder);
  267. /* Just fire off a uevent and let userspace tell us what to do */
  268. drm_helper_hpd_irq_event(dev);
  269. }
  270. static void i915_handle_rps_change(struct drm_device *dev)
  271. {
  272. drm_i915_private_t *dev_priv = dev->dev_private;
  273. u32 busy_up, busy_down, max_avg, min_avg;
  274. u8 new_delay = dev_priv->cur_delay;
  275. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  276. busy_up = I915_READ(RCPREVBSYTUPAVG);
  277. busy_down = I915_READ(RCPREVBSYTDNAVG);
  278. max_avg = I915_READ(RCBMAXAVG);
  279. min_avg = I915_READ(RCBMINAVG);
  280. /* Handle RCS change request from hw */
  281. if (busy_up > max_avg) {
  282. if (dev_priv->cur_delay != dev_priv->max_delay)
  283. new_delay = dev_priv->cur_delay - 1;
  284. if (new_delay < dev_priv->max_delay)
  285. new_delay = dev_priv->max_delay;
  286. } else if (busy_down < min_avg) {
  287. if (dev_priv->cur_delay != dev_priv->min_delay)
  288. new_delay = dev_priv->cur_delay + 1;
  289. if (new_delay > dev_priv->min_delay)
  290. new_delay = dev_priv->min_delay;
  291. }
  292. if (ironlake_set_drps(dev, new_delay))
  293. dev_priv->cur_delay = new_delay;
  294. return;
  295. }
  296. static void notify_ring(struct drm_device *dev,
  297. struct intel_ring_buffer *ring)
  298. {
  299. struct drm_i915_private *dev_priv = dev->dev_private;
  300. u32 seqno;
  301. if (ring->obj == NULL)
  302. return;
  303. seqno = ring->get_seqno(ring);
  304. trace_i915_gem_request_complete(ring, seqno);
  305. ring->irq_seqno = seqno;
  306. wake_up_all(&ring->irq_queue);
  307. if (i915_enable_hangcheck) {
  308. dev_priv->hangcheck_count = 0;
  309. mod_timer(&dev_priv->hangcheck_timer,
  310. jiffies +
  311. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  312. }
  313. }
  314. static void gen6_pm_rps_work(struct work_struct *work)
  315. {
  316. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  317. rps_work);
  318. u8 new_delay = dev_priv->cur_delay;
  319. u32 pm_iir, pm_imr;
  320. spin_lock_irq(&dev_priv->rps_lock);
  321. pm_iir = dev_priv->pm_iir;
  322. dev_priv->pm_iir = 0;
  323. pm_imr = I915_READ(GEN6_PMIMR);
  324. spin_unlock_irq(&dev_priv->rps_lock);
  325. if (!pm_iir)
  326. return;
  327. mutex_lock(&dev_priv->dev->struct_mutex);
  328. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  329. if (dev_priv->cur_delay != dev_priv->max_delay)
  330. new_delay = dev_priv->cur_delay + 1;
  331. if (new_delay > dev_priv->max_delay)
  332. new_delay = dev_priv->max_delay;
  333. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  334. gen6_gt_force_wake_get(dev_priv);
  335. if (dev_priv->cur_delay != dev_priv->min_delay)
  336. new_delay = dev_priv->cur_delay - 1;
  337. if (new_delay < dev_priv->min_delay) {
  338. new_delay = dev_priv->min_delay;
  339. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  340. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  341. ((new_delay << 16) & 0x3f0000));
  342. } else {
  343. /* Make sure we continue to get down interrupts
  344. * until we hit the minimum frequency */
  345. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  346. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  347. }
  348. gen6_gt_force_wake_put(dev_priv);
  349. }
  350. gen6_set_rps(dev_priv->dev, new_delay);
  351. dev_priv->cur_delay = new_delay;
  352. /*
  353. * rps_lock not held here because clearing is non-destructive. There is
  354. * an *extremely* unlikely race with gen6_rps_enable() that is prevented
  355. * by holding struct_mutex for the duration of the write.
  356. */
  357. I915_WRITE(GEN6_PMIMR, pm_imr & ~pm_iir);
  358. mutex_unlock(&dev_priv->dev->struct_mutex);
  359. }
  360. static void pch_irq_handler(struct drm_device *dev)
  361. {
  362. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  363. u32 pch_iir;
  364. int pipe;
  365. pch_iir = I915_READ(SDEIIR);
  366. if (pch_iir & SDE_AUDIO_POWER_MASK)
  367. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  368. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  369. SDE_AUDIO_POWER_SHIFT);
  370. if (pch_iir & SDE_GMBUS)
  371. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  372. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  373. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  374. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  375. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  376. if (pch_iir & SDE_POISON)
  377. DRM_ERROR("PCH poison interrupt\n");
  378. if (pch_iir & SDE_FDI_MASK)
  379. for_each_pipe(pipe)
  380. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  381. pipe_name(pipe),
  382. I915_READ(FDI_RX_IIR(pipe)));
  383. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  384. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  385. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  386. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  387. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  388. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  389. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  390. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  391. }
  392. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  393. {
  394. struct drm_device *dev = (struct drm_device *) arg;
  395. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  396. int ret = IRQ_NONE;
  397. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  398. struct drm_i915_master_private *master_priv;
  399. atomic_inc(&dev_priv->irq_received);
  400. /* disable master interrupt before clearing iir */
  401. de_ier = I915_READ(DEIER);
  402. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  403. POSTING_READ(DEIER);
  404. de_iir = I915_READ(DEIIR);
  405. gt_iir = I915_READ(GTIIR);
  406. pch_iir = I915_READ(SDEIIR);
  407. pm_iir = I915_READ(GEN6_PMIIR);
  408. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
  409. goto done;
  410. ret = IRQ_HANDLED;
  411. if (dev->primary->master) {
  412. master_priv = dev->primary->master->driver_priv;
  413. if (master_priv->sarea_priv)
  414. master_priv->sarea_priv->last_dispatch =
  415. READ_BREADCRUMB(dev_priv);
  416. }
  417. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  418. notify_ring(dev, &dev_priv->ring[RCS]);
  419. if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
  420. notify_ring(dev, &dev_priv->ring[VCS]);
  421. if (gt_iir & GT_BLT_USER_INTERRUPT)
  422. notify_ring(dev, &dev_priv->ring[BCS]);
  423. if (de_iir & DE_GSE_IVB)
  424. intel_opregion_gse_intr(dev);
  425. if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
  426. intel_prepare_page_flip(dev, 0);
  427. intel_finish_page_flip_plane(dev, 0);
  428. }
  429. if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
  430. intel_prepare_page_flip(dev, 1);
  431. intel_finish_page_flip_plane(dev, 1);
  432. }
  433. if (de_iir & DE_PIPEA_VBLANK_IVB)
  434. drm_handle_vblank(dev, 0);
  435. if (de_iir & DE_PIPEB_VBLANK_IVB)
  436. drm_handle_vblank(dev, 1);
  437. /* check event from PCH */
  438. if (de_iir & DE_PCH_EVENT_IVB) {
  439. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  440. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  441. pch_irq_handler(dev);
  442. }
  443. if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
  444. unsigned long flags;
  445. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  446. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  447. I915_WRITE(GEN6_PMIMR, pm_iir);
  448. dev_priv->pm_iir |= pm_iir;
  449. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  450. queue_work(dev_priv->wq, &dev_priv->rps_work);
  451. }
  452. /* should clear PCH hotplug event before clear CPU irq */
  453. I915_WRITE(SDEIIR, pch_iir);
  454. I915_WRITE(GTIIR, gt_iir);
  455. I915_WRITE(DEIIR, de_iir);
  456. I915_WRITE(GEN6_PMIIR, pm_iir);
  457. done:
  458. I915_WRITE(DEIER, de_ier);
  459. POSTING_READ(DEIER);
  460. return ret;
  461. }
  462. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  463. {
  464. struct drm_device *dev = (struct drm_device *) arg;
  465. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  466. int ret = IRQ_NONE;
  467. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  468. u32 hotplug_mask;
  469. struct drm_i915_master_private *master_priv;
  470. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  471. atomic_inc(&dev_priv->irq_received);
  472. if (IS_GEN6(dev))
  473. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  474. /* disable master interrupt before clearing iir */
  475. de_ier = I915_READ(DEIER);
  476. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  477. POSTING_READ(DEIER);
  478. de_iir = I915_READ(DEIIR);
  479. gt_iir = I915_READ(GTIIR);
  480. pch_iir = I915_READ(SDEIIR);
  481. pm_iir = I915_READ(GEN6_PMIIR);
  482. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  483. (!IS_GEN6(dev) || pm_iir == 0))
  484. goto done;
  485. if (HAS_PCH_CPT(dev))
  486. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  487. else
  488. hotplug_mask = SDE_HOTPLUG_MASK;
  489. ret = IRQ_HANDLED;
  490. if (dev->primary->master) {
  491. master_priv = dev->primary->master->driver_priv;
  492. if (master_priv->sarea_priv)
  493. master_priv->sarea_priv->last_dispatch =
  494. READ_BREADCRUMB(dev_priv);
  495. }
  496. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  497. notify_ring(dev, &dev_priv->ring[RCS]);
  498. if (gt_iir & bsd_usr_interrupt)
  499. notify_ring(dev, &dev_priv->ring[VCS]);
  500. if (gt_iir & GT_BLT_USER_INTERRUPT)
  501. notify_ring(dev, &dev_priv->ring[BCS]);
  502. if (de_iir & DE_GSE)
  503. intel_opregion_gse_intr(dev);
  504. if (de_iir & DE_PLANEA_FLIP_DONE) {
  505. intel_prepare_page_flip(dev, 0);
  506. intel_finish_page_flip_plane(dev, 0);
  507. }
  508. if (de_iir & DE_PLANEB_FLIP_DONE) {
  509. intel_prepare_page_flip(dev, 1);
  510. intel_finish_page_flip_plane(dev, 1);
  511. }
  512. if (de_iir & DE_PIPEA_VBLANK)
  513. drm_handle_vblank(dev, 0);
  514. if (de_iir & DE_PIPEB_VBLANK)
  515. drm_handle_vblank(dev, 1);
  516. /* check event from PCH */
  517. if (de_iir & DE_PCH_EVENT) {
  518. if (pch_iir & hotplug_mask)
  519. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  520. pch_irq_handler(dev);
  521. }
  522. if (de_iir & DE_PCU_EVENT) {
  523. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  524. i915_handle_rps_change(dev);
  525. }
  526. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
  527. /*
  528. * IIR bits should never already be set because IMR should
  529. * prevent an interrupt from being shown in IIR. The warning
  530. * displays a case where we've unsafely cleared
  531. * dev_priv->pm_iir. Although missing an interrupt of the same
  532. * type is not a problem, it displays a problem in the logic.
  533. *
  534. * The mask bit in IMR is cleared by rps_work.
  535. */
  536. unsigned long flags;
  537. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  538. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  539. I915_WRITE(GEN6_PMIMR, pm_iir);
  540. dev_priv->pm_iir |= pm_iir;
  541. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  542. queue_work(dev_priv->wq, &dev_priv->rps_work);
  543. }
  544. /* should clear PCH hotplug event before clear CPU irq */
  545. I915_WRITE(SDEIIR, pch_iir);
  546. I915_WRITE(GTIIR, gt_iir);
  547. I915_WRITE(DEIIR, de_iir);
  548. I915_WRITE(GEN6_PMIIR, pm_iir);
  549. done:
  550. I915_WRITE(DEIER, de_ier);
  551. POSTING_READ(DEIER);
  552. return ret;
  553. }
  554. /**
  555. * i915_error_work_func - do process context error handling work
  556. * @work: work struct
  557. *
  558. * Fire an error uevent so userspace can see that a hang or error
  559. * was detected.
  560. */
  561. static void i915_error_work_func(struct work_struct *work)
  562. {
  563. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  564. error_work);
  565. struct drm_device *dev = dev_priv->dev;
  566. char *error_event[] = { "ERROR=1", NULL };
  567. char *reset_event[] = { "RESET=1", NULL };
  568. char *reset_done_event[] = { "ERROR=0", NULL };
  569. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  570. if (atomic_read(&dev_priv->mm.wedged)) {
  571. DRM_DEBUG_DRIVER("resetting chip\n");
  572. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  573. if (!i915_reset(dev, GRDOM_RENDER)) {
  574. atomic_set(&dev_priv->mm.wedged, 0);
  575. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  576. }
  577. complete_all(&dev_priv->error_completion);
  578. }
  579. }
  580. #ifdef CONFIG_DEBUG_FS
  581. static struct drm_i915_error_object *
  582. i915_error_object_create(struct drm_i915_private *dev_priv,
  583. struct drm_i915_gem_object *src)
  584. {
  585. struct drm_i915_error_object *dst;
  586. int page, page_count;
  587. u32 reloc_offset;
  588. if (src == NULL || src->pages == NULL)
  589. return NULL;
  590. page_count = src->base.size / PAGE_SIZE;
  591. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  592. if (dst == NULL)
  593. return NULL;
  594. reloc_offset = src->gtt_offset;
  595. for (page = 0; page < page_count; page++) {
  596. unsigned long flags;
  597. void __iomem *s;
  598. void *d;
  599. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  600. if (d == NULL)
  601. goto unwind;
  602. local_irq_save(flags);
  603. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  604. reloc_offset);
  605. memcpy_fromio(d, s, PAGE_SIZE);
  606. io_mapping_unmap_atomic(s);
  607. local_irq_restore(flags);
  608. dst->pages[page] = d;
  609. reloc_offset += PAGE_SIZE;
  610. }
  611. dst->page_count = page_count;
  612. dst->gtt_offset = src->gtt_offset;
  613. return dst;
  614. unwind:
  615. while (page--)
  616. kfree(dst->pages[page]);
  617. kfree(dst);
  618. return NULL;
  619. }
  620. static void
  621. i915_error_object_free(struct drm_i915_error_object *obj)
  622. {
  623. int page;
  624. if (obj == NULL)
  625. return;
  626. for (page = 0; page < obj->page_count; page++)
  627. kfree(obj->pages[page]);
  628. kfree(obj);
  629. }
  630. static void
  631. i915_error_state_free(struct drm_device *dev,
  632. struct drm_i915_error_state *error)
  633. {
  634. int i;
  635. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
  636. i915_error_object_free(error->batchbuffer[i]);
  637. for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
  638. i915_error_object_free(error->ringbuffer[i]);
  639. kfree(error->active_bo);
  640. kfree(error->overlay);
  641. kfree(error);
  642. }
  643. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  644. int count,
  645. struct list_head *head)
  646. {
  647. struct drm_i915_gem_object *obj;
  648. int i = 0;
  649. list_for_each_entry(obj, head, mm_list) {
  650. err->size = obj->base.size;
  651. err->name = obj->base.name;
  652. err->seqno = obj->last_rendering_seqno;
  653. err->gtt_offset = obj->gtt_offset;
  654. err->read_domains = obj->base.read_domains;
  655. err->write_domain = obj->base.write_domain;
  656. err->fence_reg = obj->fence_reg;
  657. err->pinned = 0;
  658. if (obj->pin_count > 0)
  659. err->pinned = 1;
  660. if (obj->user_pin_count > 0)
  661. err->pinned = -1;
  662. err->tiling = obj->tiling_mode;
  663. err->dirty = obj->dirty;
  664. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  665. err->ring = obj->ring ? obj->ring->id : 0;
  666. err->cache_level = obj->cache_level;
  667. if (++i == count)
  668. break;
  669. err++;
  670. }
  671. return i;
  672. }
  673. static void i915_gem_record_fences(struct drm_device *dev,
  674. struct drm_i915_error_state *error)
  675. {
  676. struct drm_i915_private *dev_priv = dev->dev_private;
  677. int i;
  678. /* Fences */
  679. switch (INTEL_INFO(dev)->gen) {
  680. case 6:
  681. for (i = 0; i < 16; i++)
  682. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  683. break;
  684. case 5:
  685. case 4:
  686. for (i = 0; i < 16; i++)
  687. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  688. break;
  689. case 3:
  690. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  691. for (i = 0; i < 8; i++)
  692. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  693. case 2:
  694. for (i = 0; i < 8; i++)
  695. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  696. break;
  697. }
  698. }
  699. static struct drm_i915_error_object *
  700. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  701. struct intel_ring_buffer *ring)
  702. {
  703. struct drm_i915_gem_object *obj;
  704. u32 seqno;
  705. if (!ring->get_seqno)
  706. return NULL;
  707. seqno = ring->get_seqno(ring);
  708. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  709. if (obj->ring != ring)
  710. continue;
  711. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  712. continue;
  713. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  714. continue;
  715. /* We need to copy these to an anonymous buffer as the simplest
  716. * method to avoid being overwritten by userspace.
  717. */
  718. return i915_error_object_create(dev_priv, obj);
  719. }
  720. return NULL;
  721. }
  722. /**
  723. * i915_capture_error_state - capture an error record for later analysis
  724. * @dev: drm device
  725. *
  726. * Should be called when an error is detected (either a hang or an error
  727. * interrupt) to capture error state from the time of the error. Fills
  728. * out a structure which becomes available in debugfs for user level tools
  729. * to pick up.
  730. */
  731. static void i915_capture_error_state(struct drm_device *dev)
  732. {
  733. struct drm_i915_private *dev_priv = dev->dev_private;
  734. struct drm_i915_gem_object *obj;
  735. struct drm_i915_error_state *error;
  736. unsigned long flags;
  737. int i, pipe;
  738. spin_lock_irqsave(&dev_priv->error_lock, flags);
  739. error = dev_priv->first_error;
  740. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  741. if (error)
  742. return;
  743. /* Account for pipe specific data like PIPE*STAT */
  744. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  745. if (!error) {
  746. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  747. return;
  748. }
  749. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  750. dev->primary->index);
  751. error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
  752. error->eir = I915_READ(EIR);
  753. error->pgtbl_er = I915_READ(PGTBL_ER);
  754. for_each_pipe(pipe)
  755. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  756. error->instpm = I915_READ(INSTPM);
  757. error->error = 0;
  758. if (INTEL_INFO(dev)->gen >= 6) {
  759. error->error = I915_READ(ERROR_GEN6);
  760. error->bcs_acthd = I915_READ(BCS_ACTHD);
  761. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  762. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  763. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  764. error->bcs_seqno = 0;
  765. if (dev_priv->ring[BCS].get_seqno)
  766. error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
  767. error->vcs_acthd = I915_READ(VCS_ACTHD);
  768. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  769. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  770. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  771. error->vcs_seqno = 0;
  772. if (dev_priv->ring[VCS].get_seqno)
  773. error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
  774. }
  775. if (INTEL_INFO(dev)->gen >= 4) {
  776. error->ipeir = I915_READ(IPEIR_I965);
  777. error->ipehr = I915_READ(IPEHR_I965);
  778. error->instdone = I915_READ(INSTDONE_I965);
  779. error->instps = I915_READ(INSTPS);
  780. error->instdone1 = I915_READ(INSTDONE1);
  781. error->acthd = I915_READ(ACTHD_I965);
  782. error->bbaddr = I915_READ64(BB_ADDR);
  783. } else {
  784. error->ipeir = I915_READ(IPEIR);
  785. error->ipehr = I915_READ(IPEHR);
  786. error->instdone = I915_READ(INSTDONE);
  787. error->acthd = I915_READ(ACTHD);
  788. error->bbaddr = 0;
  789. }
  790. i915_gem_record_fences(dev, error);
  791. /* Record the active batch and ring buffers */
  792. for (i = 0; i < I915_NUM_RINGS; i++) {
  793. error->batchbuffer[i] =
  794. i915_error_first_batchbuffer(dev_priv,
  795. &dev_priv->ring[i]);
  796. error->ringbuffer[i] =
  797. i915_error_object_create(dev_priv,
  798. dev_priv->ring[i].obj);
  799. }
  800. /* Record buffers on the active and pinned lists. */
  801. error->active_bo = NULL;
  802. error->pinned_bo = NULL;
  803. i = 0;
  804. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  805. i++;
  806. error->active_bo_count = i;
  807. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  808. i++;
  809. error->pinned_bo_count = i - error->active_bo_count;
  810. error->active_bo = NULL;
  811. error->pinned_bo = NULL;
  812. if (i) {
  813. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  814. GFP_ATOMIC);
  815. if (error->active_bo)
  816. error->pinned_bo =
  817. error->active_bo + error->active_bo_count;
  818. }
  819. if (error->active_bo)
  820. error->active_bo_count =
  821. capture_bo_list(error->active_bo,
  822. error->active_bo_count,
  823. &dev_priv->mm.active_list);
  824. if (error->pinned_bo)
  825. error->pinned_bo_count =
  826. capture_bo_list(error->pinned_bo,
  827. error->pinned_bo_count,
  828. &dev_priv->mm.pinned_list);
  829. do_gettimeofday(&error->time);
  830. error->overlay = intel_overlay_capture_error_state(dev);
  831. error->display = intel_display_capture_error_state(dev);
  832. spin_lock_irqsave(&dev_priv->error_lock, flags);
  833. if (dev_priv->first_error == NULL) {
  834. dev_priv->first_error = error;
  835. error = NULL;
  836. }
  837. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  838. if (error)
  839. i915_error_state_free(dev, error);
  840. }
  841. void i915_destroy_error_state(struct drm_device *dev)
  842. {
  843. struct drm_i915_private *dev_priv = dev->dev_private;
  844. struct drm_i915_error_state *error;
  845. spin_lock(&dev_priv->error_lock);
  846. error = dev_priv->first_error;
  847. dev_priv->first_error = NULL;
  848. spin_unlock(&dev_priv->error_lock);
  849. if (error)
  850. i915_error_state_free(dev, error);
  851. }
  852. #else
  853. #define i915_capture_error_state(x)
  854. #endif
  855. static void i915_report_and_clear_eir(struct drm_device *dev)
  856. {
  857. struct drm_i915_private *dev_priv = dev->dev_private;
  858. u32 eir = I915_READ(EIR);
  859. int pipe;
  860. if (!eir)
  861. return;
  862. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  863. eir);
  864. if (IS_G4X(dev)) {
  865. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  866. u32 ipeir = I915_READ(IPEIR_I965);
  867. printk(KERN_ERR " IPEIR: 0x%08x\n",
  868. I915_READ(IPEIR_I965));
  869. printk(KERN_ERR " IPEHR: 0x%08x\n",
  870. I915_READ(IPEHR_I965));
  871. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  872. I915_READ(INSTDONE_I965));
  873. printk(KERN_ERR " INSTPS: 0x%08x\n",
  874. I915_READ(INSTPS));
  875. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  876. I915_READ(INSTDONE1));
  877. printk(KERN_ERR " ACTHD: 0x%08x\n",
  878. I915_READ(ACTHD_I965));
  879. I915_WRITE(IPEIR_I965, ipeir);
  880. POSTING_READ(IPEIR_I965);
  881. }
  882. if (eir & GM45_ERROR_PAGE_TABLE) {
  883. u32 pgtbl_err = I915_READ(PGTBL_ER);
  884. printk(KERN_ERR "page table error\n");
  885. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  886. pgtbl_err);
  887. I915_WRITE(PGTBL_ER, pgtbl_err);
  888. POSTING_READ(PGTBL_ER);
  889. }
  890. }
  891. if (!IS_GEN2(dev)) {
  892. if (eir & I915_ERROR_PAGE_TABLE) {
  893. u32 pgtbl_err = I915_READ(PGTBL_ER);
  894. printk(KERN_ERR "page table error\n");
  895. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  896. pgtbl_err);
  897. I915_WRITE(PGTBL_ER, pgtbl_err);
  898. POSTING_READ(PGTBL_ER);
  899. }
  900. }
  901. if (eir & I915_ERROR_MEMORY_REFRESH) {
  902. printk(KERN_ERR "memory refresh error:\n");
  903. for_each_pipe(pipe)
  904. printk(KERN_ERR "pipe %c stat: 0x%08x\n",
  905. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  906. /* pipestat has already been acked */
  907. }
  908. if (eir & I915_ERROR_INSTRUCTION) {
  909. printk(KERN_ERR "instruction error\n");
  910. printk(KERN_ERR " INSTPM: 0x%08x\n",
  911. I915_READ(INSTPM));
  912. if (INTEL_INFO(dev)->gen < 4) {
  913. u32 ipeir = I915_READ(IPEIR);
  914. printk(KERN_ERR " IPEIR: 0x%08x\n",
  915. I915_READ(IPEIR));
  916. printk(KERN_ERR " IPEHR: 0x%08x\n",
  917. I915_READ(IPEHR));
  918. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  919. I915_READ(INSTDONE));
  920. printk(KERN_ERR " ACTHD: 0x%08x\n",
  921. I915_READ(ACTHD));
  922. I915_WRITE(IPEIR, ipeir);
  923. POSTING_READ(IPEIR);
  924. } else {
  925. u32 ipeir = I915_READ(IPEIR_I965);
  926. printk(KERN_ERR " IPEIR: 0x%08x\n",
  927. I915_READ(IPEIR_I965));
  928. printk(KERN_ERR " IPEHR: 0x%08x\n",
  929. I915_READ(IPEHR_I965));
  930. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  931. I915_READ(INSTDONE_I965));
  932. printk(KERN_ERR " INSTPS: 0x%08x\n",
  933. I915_READ(INSTPS));
  934. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  935. I915_READ(INSTDONE1));
  936. printk(KERN_ERR " ACTHD: 0x%08x\n",
  937. I915_READ(ACTHD_I965));
  938. I915_WRITE(IPEIR_I965, ipeir);
  939. POSTING_READ(IPEIR_I965);
  940. }
  941. }
  942. I915_WRITE(EIR, eir);
  943. POSTING_READ(EIR);
  944. eir = I915_READ(EIR);
  945. if (eir) {
  946. /*
  947. * some errors might have become stuck,
  948. * mask them.
  949. */
  950. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  951. I915_WRITE(EMR, I915_READ(EMR) | eir);
  952. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  953. }
  954. }
  955. /**
  956. * i915_handle_error - handle an error interrupt
  957. * @dev: drm device
  958. *
  959. * Do some basic checking of regsiter state at error interrupt time and
  960. * dump it to the syslog. Also call i915_capture_error_state() to make
  961. * sure we get a record and make it available in debugfs. Fire a uevent
  962. * so userspace knows something bad happened (should trigger collection
  963. * of a ring dump etc.).
  964. */
  965. void i915_handle_error(struct drm_device *dev, bool wedged)
  966. {
  967. struct drm_i915_private *dev_priv = dev->dev_private;
  968. i915_capture_error_state(dev);
  969. i915_report_and_clear_eir(dev);
  970. if (wedged) {
  971. INIT_COMPLETION(dev_priv->error_completion);
  972. atomic_set(&dev_priv->mm.wedged, 1);
  973. /*
  974. * Wakeup waiting processes so they don't hang
  975. */
  976. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  977. if (HAS_BSD(dev))
  978. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  979. if (HAS_BLT(dev))
  980. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  981. }
  982. queue_work(dev_priv->wq, &dev_priv->error_work);
  983. }
  984. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  985. {
  986. drm_i915_private_t *dev_priv = dev->dev_private;
  987. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  988. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  989. struct drm_i915_gem_object *obj;
  990. struct intel_unpin_work *work;
  991. unsigned long flags;
  992. bool stall_detected;
  993. /* Ignore early vblank irqs */
  994. if (intel_crtc == NULL)
  995. return;
  996. spin_lock_irqsave(&dev->event_lock, flags);
  997. work = intel_crtc->unpin_work;
  998. if (work == NULL || work->pending || !work->enable_stall_check) {
  999. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1000. spin_unlock_irqrestore(&dev->event_lock, flags);
  1001. return;
  1002. }
  1003. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1004. obj = work->pending_flip_obj;
  1005. if (INTEL_INFO(dev)->gen >= 4) {
  1006. int dspsurf = DSPSURF(intel_crtc->plane);
  1007. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  1008. } else {
  1009. int dspaddr = DSPADDR(intel_crtc->plane);
  1010. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1011. crtc->y * crtc->fb->pitch +
  1012. crtc->x * crtc->fb->bits_per_pixel/8);
  1013. }
  1014. spin_unlock_irqrestore(&dev->event_lock, flags);
  1015. if (stall_detected) {
  1016. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1017. intel_prepare_page_flip(dev, intel_crtc->plane);
  1018. }
  1019. }
  1020. static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  1021. {
  1022. struct drm_device *dev = (struct drm_device *) arg;
  1023. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1024. struct drm_i915_master_private *master_priv;
  1025. u32 iir, new_iir;
  1026. u32 pipe_stats[I915_MAX_PIPES];
  1027. u32 vblank_status;
  1028. int vblank = 0;
  1029. unsigned long irqflags;
  1030. int irq_received;
  1031. int ret = IRQ_NONE, pipe;
  1032. bool blc_event = false;
  1033. atomic_inc(&dev_priv->irq_received);
  1034. iir = I915_READ(IIR);
  1035. if (INTEL_INFO(dev)->gen >= 4)
  1036. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  1037. else
  1038. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  1039. for (;;) {
  1040. irq_received = iir != 0;
  1041. /* Can't rely on pipestat interrupt bit in iir as it might
  1042. * have been cleared after the pipestat interrupt was received.
  1043. * It doesn't set the bit in iir again, but it still produces
  1044. * interrupts (for non-MSI).
  1045. */
  1046. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1047. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1048. i915_handle_error(dev, false);
  1049. for_each_pipe(pipe) {
  1050. int reg = PIPESTAT(pipe);
  1051. pipe_stats[pipe] = I915_READ(reg);
  1052. /*
  1053. * Clear the PIPE*STAT regs before the IIR
  1054. */
  1055. if (pipe_stats[pipe] & 0x8000ffff) {
  1056. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1057. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1058. pipe_name(pipe));
  1059. I915_WRITE(reg, pipe_stats[pipe]);
  1060. irq_received = 1;
  1061. }
  1062. }
  1063. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1064. if (!irq_received)
  1065. break;
  1066. ret = IRQ_HANDLED;
  1067. /* Consume port. Then clear IIR or we'll miss events */
  1068. if ((I915_HAS_HOTPLUG(dev)) &&
  1069. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1070. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1071. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1072. hotplug_status);
  1073. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1074. queue_work(dev_priv->wq,
  1075. &dev_priv->hotplug_work);
  1076. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1077. I915_READ(PORT_HOTPLUG_STAT);
  1078. }
  1079. I915_WRITE(IIR, iir);
  1080. new_iir = I915_READ(IIR); /* Flush posted writes */
  1081. if (dev->primary->master) {
  1082. master_priv = dev->primary->master->driver_priv;
  1083. if (master_priv->sarea_priv)
  1084. master_priv->sarea_priv->last_dispatch =
  1085. READ_BREADCRUMB(dev_priv);
  1086. }
  1087. if (iir & I915_USER_INTERRUPT)
  1088. notify_ring(dev, &dev_priv->ring[RCS]);
  1089. if (iir & I915_BSD_USER_INTERRUPT)
  1090. notify_ring(dev, &dev_priv->ring[VCS]);
  1091. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1092. intel_prepare_page_flip(dev, 0);
  1093. if (dev_priv->flip_pending_is_done)
  1094. intel_finish_page_flip_plane(dev, 0);
  1095. }
  1096. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1097. intel_prepare_page_flip(dev, 1);
  1098. if (dev_priv->flip_pending_is_done)
  1099. intel_finish_page_flip_plane(dev, 1);
  1100. }
  1101. for_each_pipe(pipe) {
  1102. if (pipe_stats[pipe] & vblank_status &&
  1103. drm_handle_vblank(dev, pipe)) {
  1104. vblank++;
  1105. if (!dev_priv->flip_pending_is_done) {
  1106. i915_pageflip_stall_check(dev, pipe);
  1107. intel_finish_page_flip(dev, pipe);
  1108. }
  1109. }
  1110. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1111. blc_event = true;
  1112. }
  1113. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1114. intel_opregion_asle_intr(dev);
  1115. /* With MSI, interrupts are only generated when iir
  1116. * transitions from zero to nonzero. If another bit got
  1117. * set while we were handling the existing iir bits, then
  1118. * we would never get another interrupt.
  1119. *
  1120. * This is fine on non-MSI as well, as if we hit this path
  1121. * we avoid exiting the interrupt handler only to generate
  1122. * another one.
  1123. *
  1124. * Note that for MSI this could cause a stray interrupt report
  1125. * if an interrupt landed in the time between writing IIR and
  1126. * the posting read. This should be rare enough to never
  1127. * trigger the 99% of 100,000 interrupts test for disabling
  1128. * stray interrupts.
  1129. */
  1130. iir = new_iir;
  1131. }
  1132. return ret;
  1133. }
  1134. static int i915_emit_irq(struct drm_device * dev)
  1135. {
  1136. drm_i915_private_t *dev_priv = dev->dev_private;
  1137. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1138. i915_kernel_lost_context(dev);
  1139. DRM_DEBUG_DRIVER("\n");
  1140. dev_priv->counter++;
  1141. if (dev_priv->counter > 0x7FFFFFFFUL)
  1142. dev_priv->counter = 1;
  1143. if (master_priv->sarea_priv)
  1144. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1145. if (BEGIN_LP_RING(4) == 0) {
  1146. OUT_RING(MI_STORE_DWORD_INDEX);
  1147. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1148. OUT_RING(dev_priv->counter);
  1149. OUT_RING(MI_USER_INTERRUPT);
  1150. ADVANCE_LP_RING();
  1151. }
  1152. return dev_priv->counter;
  1153. }
  1154. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1155. {
  1156. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1157. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1158. int ret = 0;
  1159. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1160. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1161. READ_BREADCRUMB(dev_priv));
  1162. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1163. if (master_priv->sarea_priv)
  1164. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1165. return 0;
  1166. }
  1167. if (master_priv->sarea_priv)
  1168. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1169. if (ring->irq_get(ring)) {
  1170. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1171. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1172. ring->irq_put(ring);
  1173. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  1174. ret = -EBUSY;
  1175. if (ret == -EBUSY) {
  1176. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1177. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1178. }
  1179. return ret;
  1180. }
  1181. /* Needs the lock as it touches the ring.
  1182. */
  1183. int i915_irq_emit(struct drm_device *dev, void *data,
  1184. struct drm_file *file_priv)
  1185. {
  1186. drm_i915_private_t *dev_priv = dev->dev_private;
  1187. drm_i915_irq_emit_t *emit = data;
  1188. int result;
  1189. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1190. DRM_ERROR("called with no initialization\n");
  1191. return -EINVAL;
  1192. }
  1193. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1194. mutex_lock(&dev->struct_mutex);
  1195. result = i915_emit_irq(dev);
  1196. mutex_unlock(&dev->struct_mutex);
  1197. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1198. DRM_ERROR("copy_to_user\n");
  1199. return -EFAULT;
  1200. }
  1201. return 0;
  1202. }
  1203. /* Doesn't need the hardware lock.
  1204. */
  1205. int i915_irq_wait(struct drm_device *dev, void *data,
  1206. struct drm_file *file_priv)
  1207. {
  1208. drm_i915_private_t *dev_priv = dev->dev_private;
  1209. drm_i915_irq_wait_t *irqwait = data;
  1210. if (!dev_priv) {
  1211. DRM_ERROR("called with no initialization\n");
  1212. return -EINVAL;
  1213. }
  1214. return i915_wait_irq(dev, irqwait->irq_seq);
  1215. }
  1216. /* Called from drm generic code, passed 'crtc' which
  1217. * we use as a pipe index
  1218. */
  1219. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1220. {
  1221. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1222. unsigned long irqflags;
  1223. if (!i915_pipe_enabled(dev, pipe))
  1224. return -EINVAL;
  1225. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1226. if (INTEL_INFO(dev)->gen >= 4)
  1227. i915_enable_pipestat(dev_priv, pipe,
  1228. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1229. else
  1230. i915_enable_pipestat(dev_priv, pipe,
  1231. PIPE_VBLANK_INTERRUPT_ENABLE);
  1232. /* maintain vblank delivery even in deep C-states */
  1233. if (dev_priv->info->gen == 3)
  1234. I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
  1235. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1236. return 0;
  1237. }
  1238. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1239. {
  1240. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1241. unsigned long irqflags;
  1242. if (!i915_pipe_enabled(dev, pipe))
  1243. return -EINVAL;
  1244. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1245. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1246. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1247. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1248. return 0;
  1249. }
  1250. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1251. {
  1252. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1253. unsigned long irqflags;
  1254. if (!i915_pipe_enabled(dev, pipe))
  1255. return -EINVAL;
  1256. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1257. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1258. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1259. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1260. return 0;
  1261. }
  1262. /* Called from drm generic code, passed 'crtc' which
  1263. * we use as a pipe index
  1264. */
  1265. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1266. {
  1267. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1268. unsigned long irqflags;
  1269. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1270. if (dev_priv->info->gen == 3)
  1271. I915_WRITE(INSTPM,
  1272. INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
  1273. i915_disable_pipestat(dev_priv, pipe,
  1274. PIPE_VBLANK_INTERRUPT_ENABLE |
  1275. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1276. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1277. }
  1278. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1279. {
  1280. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1281. unsigned long irqflags;
  1282. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1283. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1284. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1285. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1286. }
  1287. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1288. {
  1289. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1290. unsigned long irqflags;
  1291. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1292. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1293. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1294. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1295. }
  1296. /* Set the vblank monitor pipe
  1297. */
  1298. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1299. struct drm_file *file_priv)
  1300. {
  1301. drm_i915_private_t *dev_priv = dev->dev_private;
  1302. if (!dev_priv) {
  1303. DRM_ERROR("called with no initialization\n");
  1304. return -EINVAL;
  1305. }
  1306. return 0;
  1307. }
  1308. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1309. struct drm_file *file_priv)
  1310. {
  1311. drm_i915_private_t *dev_priv = dev->dev_private;
  1312. drm_i915_vblank_pipe_t *pipe = data;
  1313. if (!dev_priv) {
  1314. DRM_ERROR("called with no initialization\n");
  1315. return -EINVAL;
  1316. }
  1317. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1318. return 0;
  1319. }
  1320. /**
  1321. * Schedule buffer swap at given vertical blank.
  1322. */
  1323. int i915_vblank_swap(struct drm_device *dev, void *data,
  1324. struct drm_file *file_priv)
  1325. {
  1326. /* The delayed swap mechanism was fundamentally racy, and has been
  1327. * removed. The model was that the client requested a delayed flip/swap
  1328. * from the kernel, then waited for vblank before continuing to perform
  1329. * rendering. The problem was that the kernel might wake the client
  1330. * up before it dispatched the vblank swap (since the lock has to be
  1331. * held while touching the ringbuffer), in which case the client would
  1332. * clear and start the next frame before the swap occurred, and
  1333. * flicker would occur in addition to likely missing the vblank.
  1334. *
  1335. * In the absence of this ioctl, userland falls back to a correct path
  1336. * of waiting for a vblank, then dispatching the swap on its own.
  1337. * Context switching to userland and back is plenty fast enough for
  1338. * meeting the requirements of vblank swapping.
  1339. */
  1340. return -EINVAL;
  1341. }
  1342. static u32
  1343. ring_last_seqno(struct intel_ring_buffer *ring)
  1344. {
  1345. return list_entry(ring->request_list.prev,
  1346. struct drm_i915_gem_request, list)->seqno;
  1347. }
  1348. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1349. {
  1350. if (list_empty(&ring->request_list) ||
  1351. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1352. /* Issue a wake-up to catch stuck h/w. */
  1353. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1354. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1355. ring->name,
  1356. ring->waiting_seqno,
  1357. ring->get_seqno(ring));
  1358. wake_up_all(&ring->irq_queue);
  1359. *err = true;
  1360. }
  1361. return true;
  1362. }
  1363. return false;
  1364. }
  1365. static bool kick_ring(struct intel_ring_buffer *ring)
  1366. {
  1367. struct drm_device *dev = ring->dev;
  1368. struct drm_i915_private *dev_priv = dev->dev_private;
  1369. u32 tmp = I915_READ_CTL(ring);
  1370. if (tmp & RING_WAIT) {
  1371. DRM_ERROR("Kicking stuck wait on %s\n",
  1372. ring->name);
  1373. I915_WRITE_CTL(ring, tmp);
  1374. return true;
  1375. }
  1376. if (IS_GEN6(dev) &&
  1377. (tmp & RING_WAIT_SEMAPHORE)) {
  1378. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1379. ring->name);
  1380. I915_WRITE_CTL(ring, tmp);
  1381. return true;
  1382. }
  1383. return false;
  1384. }
  1385. /**
  1386. * This is called when the chip hasn't reported back with completed
  1387. * batchbuffers in a long time. The first time this is called we simply record
  1388. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1389. * again, we assume the chip is wedged and try to fix it.
  1390. */
  1391. void i915_hangcheck_elapsed(unsigned long data)
  1392. {
  1393. struct drm_device *dev = (struct drm_device *)data;
  1394. drm_i915_private_t *dev_priv = dev->dev_private;
  1395. uint32_t acthd, instdone, instdone1;
  1396. bool err = false;
  1397. if (!i915_enable_hangcheck)
  1398. return;
  1399. /* If all work is done then ACTHD clearly hasn't advanced. */
  1400. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1401. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1402. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1403. dev_priv->hangcheck_count = 0;
  1404. if (err)
  1405. goto repeat;
  1406. return;
  1407. }
  1408. if (INTEL_INFO(dev)->gen < 4) {
  1409. acthd = I915_READ(ACTHD);
  1410. instdone = I915_READ(INSTDONE);
  1411. instdone1 = 0;
  1412. } else {
  1413. acthd = I915_READ(ACTHD_I965);
  1414. instdone = I915_READ(INSTDONE_I965);
  1415. instdone1 = I915_READ(INSTDONE1);
  1416. }
  1417. if (dev_priv->last_acthd == acthd &&
  1418. dev_priv->last_instdone == instdone &&
  1419. dev_priv->last_instdone1 == instdone1) {
  1420. if (dev_priv->hangcheck_count++ > 1) {
  1421. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1422. if (!IS_GEN2(dev)) {
  1423. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1424. * If so we can simply poke the RB_WAIT bit
  1425. * and break the hang. This should work on
  1426. * all but the second generation chipsets.
  1427. */
  1428. if (kick_ring(&dev_priv->ring[RCS]))
  1429. goto repeat;
  1430. if (HAS_BSD(dev) &&
  1431. kick_ring(&dev_priv->ring[VCS]))
  1432. goto repeat;
  1433. if (HAS_BLT(dev) &&
  1434. kick_ring(&dev_priv->ring[BCS]))
  1435. goto repeat;
  1436. }
  1437. i915_handle_error(dev, true);
  1438. return;
  1439. }
  1440. } else {
  1441. dev_priv->hangcheck_count = 0;
  1442. dev_priv->last_acthd = acthd;
  1443. dev_priv->last_instdone = instdone;
  1444. dev_priv->last_instdone1 = instdone1;
  1445. }
  1446. repeat:
  1447. /* Reset timer case chip hangs without another request being added */
  1448. mod_timer(&dev_priv->hangcheck_timer,
  1449. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1450. }
  1451. /* drm_dma.h hooks
  1452. */
  1453. static void ironlake_irq_preinstall(struct drm_device *dev)
  1454. {
  1455. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1456. atomic_set(&dev_priv->irq_received, 0);
  1457. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1458. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1459. if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  1460. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  1461. I915_WRITE(HWSTAM, 0xeffe);
  1462. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1463. /* Workaround stalls observed on Sandy Bridge GPUs by
  1464. * making the blitter command streamer generate a
  1465. * write to the Hardware Status Page for
  1466. * MI_USER_INTERRUPT. This appears to serialize the
  1467. * previous seqno write out before the interrupt
  1468. * happens.
  1469. */
  1470. I915_WRITE(GEN6_BLITTER_HWSTAM, ~GEN6_BLITTER_USER_INTERRUPT);
  1471. I915_WRITE(GEN6_BSD_HWSTAM, ~GEN6_BSD_USER_INTERRUPT);
  1472. }
  1473. /* XXX hotplug from PCH */
  1474. I915_WRITE(DEIMR, 0xffffffff);
  1475. I915_WRITE(DEIER, 0x0);
  1476. POSTING_READ(DEIER);
  1477. /* and GT */
  1478. I915_WRITE(GTIMR, 0xffffffff);
  1479. I915_WRITE(GTIER, 0x0);
  1480. POSTING_READ(GTIER);
  1481. /* south display irq */
  1482. I915_WRITE(SDEIMR, 0xffffffff);
  1483. I915_WRITE(SDEIER, 0x0);
  1484. POSTING_READ(SDEIER);
  1485. }
  1486. static int ironlake_irq_postinstall(struct drm_device *dev)
  1487. {
  1488. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1489. /* enable kind of interrupts always enabled */
  1490. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1491. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1492. u32 render_irqs;
  1493. u32 hotplug_mask;
  1494. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1495. if (HAS_BSD(dev))
  1496. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1497. if (HAS_BLT(dev))
  1498. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1499. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1500. dev_priv->irq_mask = ~display_mask;
  1501. /* should always can generate irq */
  1502. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1503. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1504. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1505. POSTING_READ(DEIER);
  1506. dev_priv->gt_irq_mask = ~0;
  1507. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1508. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1509. if (IS_GEN6(dev))
  1510. render_irqs =
  1511. GT_USER_INTERRUPT |
  1512. GT_GEN6_BSD_USER_INTERRUPT |
  1513. GT_BLT_USER_INTERRUPT;
  1514. else
  1515. render_irqs =
  1516. GT_USER_INTERRUPT |
  1517. GT_PIPE_NOTIFY |
  1518. GT_BSD_USER_INTERRUPT;
  1519. I915_WRITE(GTIER, render_irqs);
  1520. POSTING_READ(GTIER);
  1521. if (HAS_PCH_CPT(dev)) {
  1522. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1523. SDE_PORTB_HOTPLUG_CPT |
  1524. SDE_PORTC_HOTPLUG_CPT |
  1525. SDE_PORTD_HOTPLUG_CPT);
  1526. } else {
  1527. hotplug_mask = (SDE_CRT_HOTPLUG |
  1528. SDE_PORTB_HOTPLUG |
  1529. SDE_PORTC_HOTPLUG |
  1530. SDE_PORTD_HOTPLUG |
  1531. SDE_AUX_MASK);
  1532. }
  1533. dev_priv->pch_irq_mask = ~hotplug_mask;
  1534. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1535. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1536. I915_WRITE(SDEIER, hotplug_mask);
  1537. POSTING_READ(SDEIER);
  1538. if (IS_IRONLAKE_M(dev)) {
  1539. /* Clear & enable PCU event interrupts */
  1540. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1541. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1542. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1543. }
  1544. return 0;
  1545. }
  1546. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1547. {
  1548. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1549. /* enable kind of interrupts always enabled */
  1550. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  1551. DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
  1552. DE_PLANEB_FLIP_DONE_IVB;
  1553. u32 render_irqs;
  1554. u32 hotplug_mask;
  1555. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1556. if (HAS_BSD(dev))
  1557. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1558. if (HAS_BLT(dev))
  1559. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1560. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1561. dev_priv->irq_mask = ~display_mask;
  1562. /* should always can generate irq */
  1563. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1564. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1565. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
  1566. DE_PIPEB_VBLANK_IVB);
  1567. POSTING_READ(DEIER);
  1568. dev_priv->gt_irq_mask = ~0;
  1569. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1570. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1571. render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
  1572. GT_BLT_USER_INTERRUPT;
  1573. I915_WRITE(GTIER, render_irqs);
  1574. POSTING_READ(GTIER);
  1575. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1576. SDE_PORTB_HOTPLUG_CPT |
  1577. SDE_PORTC_HOTPLUG_CPT |
  1578. SDE_PORTD_HOTPLUG_CPT);
  1579. dev_priv->pch_irq_mask = ~hotplug_mask;
  1580. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1581. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1582. I915_WRITE(SDEIER, hotplug_mask);
  1583. POSTING_READ(SDEIER);
  1584. return 0;
  1585. }
  1586. static void i915_driver_irq_preinstall(struct drm_device * dev)
  1587. {
  1588. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1589. int pipe;
  1590. atomic_set(&dev_priv->irq_received, 0);
  1591. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1592. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1593. if (I915_HAS_HOTPLUG(dev)) {
  1594. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1595. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1596. }
  1597. I915_WRITE(HWSTAM, 0xeffe);
  1598. for_each_pipe(pipe)
  1599. I915_WRITE(PIPESTAT(pipe), 0);
  1600. I915_WRITE(IMR, 0xffffffff);
  1601. I915_WRITE(IER, 0x0);
  1602. POSTING_READ(IER);
  1603. }
  1604. /*
  1605. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1606. * enabled correctly.
  1607. */
  1608. static int i915_driver_irq_postinstall(struct drm_device *dev)
  1609. {
  1610. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1611. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1612. u32 error_mask;
  1613. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1614. /* Unmask the interrupts that we always want on. */
  1615. dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
  1616. dev_priv->pipestat[0] = 0;
  1617. dev_priv->pipestat[1] = 0;
  1618. if (I915_HAS_HOTPLUG(dev)) {
  1619. /* Enable in IER... */
  1620. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1621. /* and unmask in IMR */
  1622. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1623. }
  1624. /*
  1625. * Enable some error detection, note the instruction error mask
  1626. * bit is reserved, so we leave it masked.
  1627. */
  1628. if (IS_G4X(dev)) {
  1629. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1630. GM45_ERROR_MEM_PRIV |
  1631. GM45_ERROR_CP_PRIV |
  1632. I915_ERROR_MEMORY_REFRESH);
  1633. } else {
  1634. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1635. I915_ERROR_MEMORY_REFRESH);
  1636. }
  1637. I915_WRITE(EMR, error_mask);
  1638. I915_WRITE(IMR, dev_priv->irq_mask);
  1639. I915_WRITE(IER, enable_mask);
  1640. POSTING_READ(IER);
  1641. if (I915_HAS_HOTPLUG(dev)) {
  1642. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1643. /* Note HDMI and DP share bits */
  1644. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1645. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1646. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1647. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1648. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1649. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1650. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1651. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1652. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1653. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1654. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1655. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1656. /* Programming the CRT detection parameters tends
  1657. to generate a spurious hotplug event about three
  1658. seconds later. So just do it once.
  1659. */
  1660. if (IS_G4X(dev))
  1661. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1662. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1663. }
  1664. /* Ignore TV since it's buggy */
  1665. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1666. }
  1667. intel_opregion_enable_asle(dev);
  1668. return 0;
  1669. }
  1670. static void ironlake_irq_uninstall(struct drm_device *dev)
  1671. {
  1672. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1673. if (!dev_priv)
  1674. return;
  1675. dev_priv->vblank_pipe = 0;
  1676. I915_WRITE(HWSTAM, 0xffffffff);
  1677. I915_WRITE(DEIMR, 0xffffffff);
  1678. I915_WRITE(DEIER, 0x0);
  1679. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1680. I915_WRITE(GTIMR, 0xffffffff);
  1681. I915_WRITE(GTIER, 0x0);
  1682. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1683. }
  1684. static void i915_driver_irq_uninstall(struct drm_device * dev)
  1685. {
  1686. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1687. int pipe;
  1688. if (!dev_priv)
  1689. return;
  1690. dev_priv->vblank_pipe = 0;
  1691. if (I915_HAS_HOTPLUG(dev)) {
  1692. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1693. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1694. }
  1695. I915_WRITE(HWSTAM, 0xffffffff);
  1696. for_each_pipe(pipe)
  1697. I915_WRITE(PIPESTAT(pipe), 0);
  1698. I915_WRITE(IMR, 0xffffffff);
  1699. I915_WRITE(IER, 0x0);
  1700. for_each_pipe(pipe)
  1701. I915_WRITE(PIPESTAT(pipe),
  1702. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  1703. I915_WRITE(IIR, I915_READ(IIR));
  1704. }
  1705. void intel_irq_init(struct drm_device *dev)
  1706. {
  1707. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1708. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1709. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
  1710. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1711. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1712. }
  1713. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  1714. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  1715. if (IS_IVYBRIDGE(dev)) {
  1716. /* Share pre & uninstall handlers with ILK/SNB */
  1717. dev->driver->irq_handler = ivybridge_irq_handler;
  1718. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  1719. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  1720. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  1721. dev->driver->enable_vblank = ivybridge_enable_vblank;
  1722. dev->driver->disable_vblank = ivybridge_disable_vblank;
  1723. } else if (HAS_PCH_SPLIT(dev)) {
  1724. dev->driver->irq_handler = ironlake_irq_handler;
  1725. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  1726. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  1727. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  1728. dev->driver->enable_vblank = ironlake_enable_vblank;
  1729. dev->driver->disable_vblank = ironlake_disable_vblank;
  1730. } else {
  1731. dev->driver->irq_preinstall = i915_driver_irq_preinstall;
  1732. dev->driver->irq_postinstall = i915_driver_irq_postinstall;
  1733. dev->driver->irq_uninstall = i915_driver_irq_uninstall;
  1734. dev->driver->irq_handler = i915_driver_irq_handler;
  1735. dev->driver->enable_vblank = i915_enable_vblank;
  1736. dev->driver->disable_vblank = i915_disable_vblank;
  1737. }
  1738. }