r600_cp.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244
  1. /*
  2. * Copyright 2008-2009 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Dave Airlie <airlied@redhat.com>
  26. * Alex Deucher <alexander.deucher@amd.com>
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_drv.h"
  32. #include "r600_microcode.h"
  33. # define ATI_PCIGART_PAGE_SIZE 4096 /**< PCI GART page size */
  34. # define ATI_PCIGART_PAGE_MASK (~(ATI_PCIGART_PAGE_SIZE-1))
  35. #define R600_PTE_VALID (1 << 0)
  36. #define R600_PTE_SYSTEM (1 << 1)
  37. #define R600_PTE_SNOOPED (1 << 2)
  38. #define R600_PTE_READABLE (1 << 5)
  39. #define R600_PTE_WRITEABLE (1 << 6)
  40. /* MAX values used for gfx init */
  41. #define R6XX_MAX_SH_GPRS 256
  42. #define R6XX_MAX_TEMP_GPRS 16
  43. #define R6XX_MAX_SH_THREADS 256
  44. #define R6XX_MAX_SH_STACK_ENTRIES 4096
  45. #define R6XX_MAX_BACKENDS 8
  46. #define R6XX_MAX_BACKENDS_MASK 0xff
  47. #define R6XX_MAX_SIMDS 8
  48. #define R6XX_MAX_SIMDS_MASK 0xff
  49. #define R6XX_MAX_PIPES 8
  50. #define R6XX_MAX_PIPES_MASK 0xff
  51. #define R7XX_MAX_SH_GPRS 256
  52. #define R7XX_MAX_TEMP_GPRS 16
  53. #define R7XX_MAX_SH_THREADS 256
  54. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  55. #define R7XX_MAX_BACKENDS 8
  56. #define R7XX_MAX_BACKENDS_MASK 0xff
  57. #define R7XX_MAX_SIMDS 16
  58. #define R7XX_MAX_SIMDS_MASK 0xffff
  59. #define R7XX_MAX_PIPES 8
  60. #define R7XX_MAX_PIPES_MASK 0xff
  61. static int r600_do_wait_for_fifo(drm_radeon_private_t *dev_priv, int entries)
  62. {
  63. int i;
  64. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  65. for (i = 0; i < dev_priv->usec_timeout; i++) {
  66. int slots;
  67. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  68. slots = (RADEON_READ(R600_GRBM_STATUS)
  69. & R700_CMDFIFO_AVAIL_MASK);
  70. else
  71. slots = (RADEON_READ(R600_GRBM_STATUS)
  72. & R600_CMDFIFO_AVAIL_MASK);
  73. if (slots >= entries)
  74. return 0;
  75. DRM_UDELAY(1);
  76. }
  77. DRM_INFO("wait for fifo failed status : 0x%08X 0x%08X\n",
  78. RADEON_READ(R600_GRBM_STATUS),
  79. RADEON_READ(R600_GRBM_STATUS2));
  80. return -EBUSY;
  81. }
  82. static int r600_do_wait_for_idle(drm_radeon_private_t *dev_priv)
  83. {
  84. int i, ret;
  85. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  86. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  87. ret = r600_do_wait_for_fifo(dev_priv, 8);
  88. else
  89. ret = r600_do_wait_for_fifo(dev_priv, 16);
  90. if (ret)
  91. return ret;
  92. for (i = 0; i < dev_priv->usec_timeout; i++) {
  93. if (!(RADEON_READ(R600_GRBM_STATUS) & R600_GUI_ACTIVE))
  94. return 0;
  95. DRM_UDELAY(1);
  96. }
  97. DRM_INFO("wait idle failed status : 0x%08X 0x%08X\n",
  98. RADEON_READ(R600_GRBM_STATUS),
  99. RADEON_READ(R600_GRBM_STATUS2));
  100. return -EBUSY;
  101. }
  102. void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
  103. {
  104. struct drm_sg_mem *entry = dev->sg;
  105. int max_pages;
  106. int pages;
  107. int i;
  108. if (gart_info->bus_addr) {
  109. max_pages = (gart_info->table_size / sizeof(u32));
  110. pages = (entry->pages <= max_pages)
  111. ? entry->pages : max_pages;
  112. for (i = 0; i < pages; i++) {
  113. if (!entry->busaddr[i])
  114. break;
  115. pci_unmap_single(dev->pdev, entry->busaddr[i],
  116. PAGE_SIZE, PCI_DMA_TODEVICE);
  117. }
  118. if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
  119. gart_info->bus_addr = 0;
  120. }
  121. }
  122. /* R600 has page table setup */
  123. int r600_page_table_init(struct drm_device *dev)
  124. {
  125. drm_radeon_private_t *dev_priv = dev->dev_private;
  126. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  127. struct drm_local_map *map = &gart_info->mapping;
  128. struct drm_sg_mem *entry = dev->sg;
  129. int ret = 0;
  130. int i, j;
  131. int pages;
  132. u64 page_base;
  133. dma_addr_t entry_addr;
  134. int max_ati_pages, max_real_pages, gart_idx;
  135. /* okay page table is available - lets rock */
  136. max_ati_pages = (gart_info->table_size / sizeof(u64));
  137. max_real_pages = max_ati_pages / (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE);
  138. pages = (entry->pages <= max_real_pages) ?
  139. entry->pages : max_real_pages;
  140. memset_io((void __iomem *)map->handle, 0, max_ati_pages * sizeof(u64));
  141. gart_idx = 0;
  142. for (i = 0; i < pages; i++) {
  143. entry->busaddr[i] = pci_map_single(dev->pdev,
  144. page_address(entry->
  145. pagelist[i]),
  146. PAGE_SIZE, PCI_DMA_TODEVICE);
  147. if (entry->busaddr[i] == 0) {
  148. DRM_ERROR("unable to map PCIGART pages!\n");
  149. r600_page_table_cleanup(dev, gart_info);
  150. ret = -EINVAL;
  151. goto done;
  152. }
  153. entry_addr = entry->busaddr[i];
  154. for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
  155. page_base = (u64) entry_addr & ATI_PCIGART_PAGE_MASK;
  156. page_base |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  157. page_base |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  158. DRM_WRITE64(map, gart_idx * sizeof(u64), page_base);
  159. gart_idx++;
  160. if ((i % 128) == 0)
  161. DRM_DEBUG("page entry %d: 0x%016llx\n",
  162. i, (unsigned long long)page_base);
  163. entry_addr += ATI_PCIGART_PAGE_SIZE;
  164. }
  165. }
  166. done:
  167. return ret;
  168. }
  169. static void r600_vm_flush_gart_range(struct drm_device *dev)
  170. {
  171. drm_radeon_private_t *dev_priv = dev->dev_private;
  172. u32 resp, countdown = 1000;
  173. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  174. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  175. RADEON_WRITE(R600_VM_CONTEXT0_REQUEST_RESPONSE, 2);
  176. do {
  177. resp = RADEON_READ(R600_VM_CONTEXT0_REQUEST_RESPONSE);
  178. countdown--;
  179. DRM_UDELAY(1);
  180. } while (((resp & 0xf0) == 0) && countdown);
  181. }
  182. static void r600_vm_init(struct drm_device *dev)
  183. {
  184. drm_radeon_private_t *dev_priv = dev->dev_private;
  185. /* initialise the VM to use the page table we constructed up there */
  186. u32 vm_c0, i;
  187. u32 mc_rd_a;
  188. u32 vm_l2_cntl, vm_l2_cntl3;
  189. /* okay set up the PCIE aperture type thingo */
  190. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  191. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  192. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  193. /* setup MC RD a */
  194. mc_rd_a = R600_MCD_L1_TLB | R600_MCD_L1_FRAG_PROC | R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS |
  195. R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU | R600_MCD_EFFECTIVE_L1_TLB_SIZE(5) |
  196. R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(5) | R600_MCD_WAIT_L2_QUERY;
  197. RADEON_WRITE(R600_MCD_RD_A_CNTL, mc_rd_a);
  198. RADEON_WRITE(R600_MCD_RD_B_CNTL, mc_rd_a);
  199. RADEON_WRITE(R600_MCD_WR_A_CNTL, mc_rd_a);
  200. RADEON_WRITE(R600_MCD_WR_B_CNTL, mc_rd_a);
  201. RADEON_WRITE(R600_MCD_RD_GFX_CNTL, mc_rd_a);
  202. RADEON_WRITE(R600_MCD_WR_GFX_CNTL, mc_rd_a);
  203. RADEON_WRITE(R600_MCD_RD_SYS_CNTL, mc_rd_a);
  204. RADEON_WRITE(R600_MCD_WR_SYS_CNTL, mc_rd_a);
  205. RADEON_WRITE(R600_MCD_RD_HDP_CNTL, mc_rd_a | R600_MCD_L1_STRICT_ORDERING);
  206. RADEON_WRITE(R600_MCD_WR_HDP_CNTL, mc_rd_a /*| R600_MCD_L1_STRICT_ORDERING*/);
  207. RADEON_WRITE(R600_MCD_RD_PDMA_CNTL, mc_rd_a);
  208. RADEON_WRITE(R600_MCD_WR_PDMA_CNTL, mc_rd_a);
  209. RADEON_WRITE(R600_MCD_RD_SEM_CNTL, mc_rd_a | R600_MCD_SEMAPHORE_MODE);
  210. RADEON_WRITE(R600_MCD_WR_SEM_CNTL, mc_rd_a);
  211. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  212. vm_l2_cntl |= R600_VM_L2_CNTL_QUEUE_SIZE(7);
  213. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  214. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  215. vm_l2_cntl3 = (R600_VM_L2_CNTL3_BANK_SELECT_0(0) |
  216. R600_VM_L2_CNTL3_BANK_SELECT_1(1) |
  217. R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(2));
  218. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  219. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  220. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  221. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  222. /* disable all other contexts */
  223. for (i = 1; i < 8; i++)
  224. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  225. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  226. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  227. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  228. r600_vm_flush_gart_range(dev);
  229. }
  230. /* load r600 microcode */
  231. static void r600_cp_load_microcode(drm_radeon_private_t *dev_priv)
  232. {
  233. int i;
  234. r600_do_cp_stop(dev_priv);
  235. RADEON_WRITE(R600_CP_RB_CNTL,
  236. R600_RB_NO_UPDATE |
  237. R600_RB_BLKSZ(15) |
  238. R600_RB_BUFSZ(3));
  239. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  240. RADEON_READ(R600_GRBM_SOFT_RESET);
  241. DRM_UDELAY(15000);
  242. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  243. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  244. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600)) {
  245. DRM_INFO("Loading R600 CP Microcode\n");
  246. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  247. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  248. R600_cp_microcode[i][0]);
  249. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  250. R600_cp_microcode[i][1]);
  251. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  252. R600_cp_microcode[i][2]);
  253. }
  254. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  255. DRM_INFO("Loading R600 PFP Microcode\n");
  256. for (i = 0; i < PFP_UCODE_SIZE; i++)
  257. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, R600_pfp_microcode[i]);
  258. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610)) {
  259. DRM_INFO("Loading RV610 CP Microcode\n");
  260. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  261. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  262. RV610_cp_microcode[i][0]);
  263. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  264. RV610_cp_microcode[i][1]);
  265. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  266. RV610_cp_microcode[i][2]);
  267. }
  268. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  269. DRM_INFO("Loading RV610 PFP Microcode\n");
  270. for (i = 0; i < PFP_UCODE_SIZE; i++)
  271. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV610_pfp_microcode[i]);
  272. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  273. DRM_INFO("Loading RV630 CP Microcode\n");
  274. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  275. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  276. RV630_cp_microcode[i][0]);
  277. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  278. RV630_cp_microcode[i][1]);
  279. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  280. RV630_cp_microcode[i][2]);
  281. }
  282. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  283. DRM_INFO("Loading RV630 PFP Microcode\n");
  284. for (i = 0; i < PFP_UCODE_SIZE; i++)
  285. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV630_pfp_microcode[i]);
  286. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620)) {
  287. DRM_INFO("Loading RV620 CP Microcode\n");
  288. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  289. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  290. RV620_cp_microcode[i][0]);
  291. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  292. RV620_cp_microcode[i][1]);
  293. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  294. RV620_cp_microcode[i][2]);
  295. }
  296. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  297. DRM_INFO("Loading RV620 PFP Microcode\n");
  298. for (i = 0; i < PFP_UCODE_SIZE; i++)
  299. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV620_pfp_microcode[i]);
  300. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  301. DRM_INFO("Loading RV635 CP Microcode\n");
  302. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  303. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  304. RV635_cp_microcode[i][0]);
  305. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  306. RV635_cp_microcode[i][1]);
  307. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  308. RV635_cp_microcode[i][2]);
  309. }
  310. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  311. DRM_INFO("Loading RV635 PFP Microcode\n");
  312. for (i = 0; i < PFP_UCODE_SIZE; i++)
  313. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV635_pfp_microcode[i]);
  314. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)) {
  315. DRM_INFO("Loading RV670 CP Microcode\n");
  316. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  317. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  318. RV670_cp_microcode[i][0]);
  319. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  320. RV670_cp_microcode[i][1]);
  321. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  322. RV670_cp_microcode[i][2]);
  323. }
  324. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  325. DRM_INFO("Loading RV670 PFP Microcode\n");
  326. for (i = 0; i < PFP_UCODE_SIZE; i++)
  327. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV670_pfp_microcode[i]);
  328. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  329. DRM_INFO("Loading RS780 CP Microcode\n");
  330. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  331. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  332. RV670_cp_microcode[i][0]);
  333. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  334. RV670_cp_microcode[i][1]);
  335. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  336. RV670_cp_microcode[i][2]);
  337. }
  338. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  339. DRM_INFO("Loading RS780 PFP Microcode\n");
  340. for (i = 0; i < PFP_UCODE_SIZE; i++)
  341. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV670_pfp_microcode[i]);
  342. }
  343. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  344. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  345. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  346. }
  347. static void r700_vm_init(struct drm_device *dev)
  348. {
  349. drm_radeon_private_t *dev_priv = dev->dev_private;
  350. /* initialise the VM to use the page table we constructed up there */
  351. u32 vm_c0, i;
  352. u32 mc_vm_md_l1;
  353. u32 vm_l2_cntl, vm_l2_cntl3;
  354. /* okay set up the PCIE aperture type thingo */
  355. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  356. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  357. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  358. mc_vm_md_l1 = R700_ENABLE_L1_TLB |
  359. R700_ENABLE_L1_FRAGMENT_PROCESSING |
  360. R700_SYSTEM_ACCESS_MODE_IN_SYS |
  361. R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  362. R700_EFFECTIVE_L1_TLB_SIZE(5) |
  363. R700_EFFECTIVE_L1_QUEUE_SIZE(5);
  364. RADEON_WRITE(R700_MC_VM_MD_L1_TLB0_CNTL, mc_vm_md_l1);
  365. RADEON_WRITE(R700_MC_VM_MD_L1_TLB1_CNTL, mc_vm_md_l1);
  366. RADEON_WRITE(R700_MC_VM_MD_L1_TLB2_CNTL, mc_vm_md_l1);
  367. RADEON_WRITE(R700_MC_VM_MB_L1_TLB0_CNTL, mc_vm_md_l1);
  368. RADEON_WRITE(R700_MC_VM_MB_L1_TLB1_CNTL, mc_vm_md_l1);
  369. RADEON_WRITE(R700_MC_VM_MB_L1_TLB2_CNTL, mc_vm_md_l1);
  370. RADEON_WRITE(R700_MC_VM_MB_L1_TLB3_CNTL, mc_vm_md_l1);
  371. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  372. vm_l2_cntl |= R700_VM_L2_CNTL_QUEUE_SIZE(7);
  373. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  374. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  375. vm_l2_cntl3 = R700_VM_L2_CNTL3_BANK_SELECT(0) | R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(2);
  376. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  377. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  378. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  379. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  380. /* disable all other contexts */
  381. for (i = 1; i < 8; i++)
  382. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  383. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  384. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  385. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  386. r600_vm_flush_gart_range(dev);
  387. }
  388. /* load r600 microcode */
  389. static void r700_cp_load_microcode(drm_radeon_private_t *dev_priv)
  390. {
  391. int i;
  392. r600_do_cp_stop(dev_priv);
  393. RADEON_WRITE(R600_CP_RB_CNTL,
  394. R600_RB_NO_UPDATE |
  395. (15 << 8) |
  396. (3 << 0));
  397. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  398. RADEON_READ(R600_GRBM_SOFT_RESET);
  399. DRM_UDELAY(15000);
  400. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  401. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)) {
  402. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  403. DRM_INFO("Loading RV770 PFP Microcode\n");
  404. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  405. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV770_pfp_microcode[i]);
  406. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  407. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  408. DRM_INFO("Loading RV770 CP Microcode\n");
  409. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  410. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV770_cp_microcode[i]);
  411. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  412. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV730)) {
  413. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  414. DRM_INFO("Loading RV730 PFP Microcode\n");
  415. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  416. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV730_pfp_microcode[i]);
  417. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  418. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  419. DRM_INFO("Loading RV730 CP Microcode\n");
  420. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  421. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV730_cp_microcode[i]);
  422. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  423. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)) {
  424. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  425. DRM_INFO("Loading RV710 PFP Microcode\n");
  426. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  427. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV710_pfp_microcode[i]);
  428. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  429. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  430. DRM_INFO("Loading RV710 CP Microcode\n");
  431. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  432. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV710_cp_microcode[i]);
  433. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  434. }
  435. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  436. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  437. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  438. }
  439. static void r600_test_writeback(drm_radeon_private_t *dev_priv)
  440. {
  441. u32 tmp;
  442. /* Start with assuming that writeback doesn't work */
  443. dev_priv->writeback_works = 0;
  444. /* Writeback doesn't seem to work everywhere, test it here and possibly
  445. * enable it if it appears to work
  446. */
  447. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  448. RADEON_WRITE(R600_SCRATCH_REG1, 0xdeadbeef);
  449. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  450. u32 val;
  451. val = radeon_read_ring_rptr(dev_priv, R600_SCRATCHOFF(1));
  452. if (val == 0xdeadbeef)
  453. break;
  454. DRM_UDELAY(1);
  455. }
  456. if (tmp < dev_priv->usec_timeout) {
  457. dev_priv->writeback_works = 1;
  458. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  459. } else {
  460. dev_priv->writeback_works = 0;
  461. DRM_INFO("writeback test failed\n");
  462. }
  463. if (radeon_no_wb == 1) {
  464. dev_priv->writeback_works = 0;
  465. DRM_INFO("writeback forced off\n");
  466. }
  467. if (!dev_priv->writeback_works) {
  468. /* Disable writeback to avoid unnecessary bus master transfer */
  469. RADEON_WRITE(R600_CP_RB_CNTL, RADEON_READ(R600_CP_RB_CNTL) |
  470. RADEON_RB_NO_UPDATE);
  471. RADEON_WRITE(R600_SCRATCH_UMSK, 0);
  472. }
  473. }
  474. int r600_do_engine_reset(struct drm_device *dev)
  475. {
  476. drm_radeon_private_t *dev_priv = dev->dev_private;
  477. u32 cp_ptr, cp_me_cntl, cp_rb_cntl;
  478. DRM_INFO("Resetting GPU\n");
  479. cp_ptr = RADEON_READ(R600_CP_RB_WPTR);
  480. cp_me_cntl = RADEON_READ(R600_CP_ME_CNTL);
  481. RADEON_WRITE(R600_CP_ME_CNTL, R600_CP_ME_HALT);
  482. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0x7fff);
  483. RADEON_READ(R600_GRBM_SOFT_RESET);
  484. DRM_UDELAY(50);
  485. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  486. RADEON_READ(R600_GRBM_SOFT_RESET);
  487. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  488. cp_rb_cntl = RADEON_READ(R600_CP_RB_CNTL);
  489. RADEON_WRITE(R600_CP_RB_CNTL, R600_RB_RPTR_WR_ENA);
  490. RADEON_WRITE(R600_CP_RB_RPTR_WR, cp_ptr);
  491. RADEON_WRITE(R600_CP_RB_WPTR, cp_ptr);
  492. RADEON_WRITE(R600_CP_RB_CNTL, cp_rb_cntl);
  493. RADEON_WRITE(R600_CP_ME_CNTL, cp_me_cntl);
  494. /* Reset the CP ring */
  495. r600_do_cp_reset(dev_priv);
  496. /* The CP is no longer running after an engine reset */
  497. dev_priv->cp_running = 0;
  498. /* Reset any pending vertex, indirect buffers */
  499. radeon_freelist_reset(dev);
  500. return 0;
  501. }
  502. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  503. u32 num_backends,
  504. u32 backend_disable_mask)
  505. {
  506. u32 backend_map = 0;
  507. u32 enabled_backends_mask;
  508. u32 enabled_backends_count;
  509. u32 cur_pipe;
  510. u32 swizzle_pipe[R6XX_MAX_PIPES];
  511. u32 cur_backend;
  512. u32 i;
  513. if (num_tile_pipes > R6XX_MAX_PIPES)
  514. num_tile_pipes = R6XX_MAX_PIPES;
  515. if (num_tile_pipes < 1)
  516. num_tile_pipes = 1;
  517. if (num_backends > R6XX_MAX_BACKENDS)
  518. num_backends = R6XX_MAX_BACKENDS;
  519. if (num_backends < 1)
  520. num_backends = 1;
  521. enabled_backends_mask = 0;
  522. enabled_backends_count = 0;
  523. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  524. if (((backend_disable_mask >> i) & 1) == 0) {
  525. enabled_backends_mask |= (1 << i);
  526. ++enabled_backends_count;
  527. }
  528. if (enabled_backends_count == num_backends)
  529. break;
  530. }
  531. if (enabled_backends_count == 0) {
  532. enabled_backends_mask = 1;
  533. enabled_backends_count = 1;
  534. }
  535. if (enabled_backends_count != num_backends)
  536. num_backends = enabled_backends_count;
  537. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  538. switch (num_tile_pipes) {
  539. case 1:
  540. swizzle_pipe[0] = 0;
  541. break;
  542. case 2:
  543. swizzle_pipe[0] = 0;
  544. swizzle_pipe[1] = 1;
  545. break;
  546. case 3:
  547. swizzle_pipe[0] = 0;
  548. swizzle_pipe[1] = 1;
  549. swizzle_pipe[2] = 2;
  550. break;
  551. case 4:
  552. swizzle_pipe[0] = 0;
  553. swizzle_pipe[1] = 1;
  554. swizzle_pipe[2] = 2;
  555. swizzle_pipe[3] = 3;
  556. break;
  557. case 5:
  558. swizzle_pipe[0] = 0;
  559. swizzle_pipe[1] = 1;
  560. swizzle_pipe[2] = 2;
  561. swizzle_pipe[3] = 3;
  562. swizzle_pipe[4] = 4;
  563. break;
  564. case 6:
  565. swizzle_pipe[0] = 0;
  566. swizzle_pipe[1] = 2;
  567. swizzle_pipe[2] = 4;
  568. swizzle_pipe[3] = 5;
  569. swizzle_pipe[4] = 1;
  570. swizzle_pipe[5] = 3;
  571. break;
  572. case 7:
  573. swizzle_pipe[0] = 0;
  574. swizzle_pipe[1] = 2;
  575. swizzle_pipe[2] = 4;
  576. swizzle_pipe[3] = 6;
  577. swizzle_pipe[4] = 1;
  578. swizzle_pipe[5] = 3;
  579. swizzle_pipe[6] = 5;
  580. break;
  581. case 8:
  582. swizzle_pipe[0] = 0;
  583. swizzle_pipe[1] = 2;
  584. swizzle_pipe[2] = 4;
  585. swizzle_pipe[3] = 6;
  586. swizzle_pipe[4] = 1;
  587. swizzle_pipe[5] = 3;
  588. swizzle_pipe[6] = 5;
  589. swizzle_pipe[7] = 7;
  590. break;
  591. }
  592. cur_backend = 0;
  593. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  594. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  595. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  596. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  597. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  598. }
  599. return backend_map;
  600. }
  601. static int r600_count_pipe_bits(uint32_t val)
  602. {
  603. int i, ret = 0;
  604. for (i = 0; i < 32; i++) {
  605. ret += val & 1;
  606. val >>= 1;
  607. }
  608. return ret;
  609. }
  610. static void r600_gfx_init(struct drm_device *dev,
  611. drm_radeon_private_t *dev_priv)
  612. {
  613. int i, j, num_qd_pipes;
  614. u32 sx_debug_1;
  615. u32 tc_cntl;
  616. u32 arb_pop;
  617. u32 num_gs_verts_per_thread;
  618. u32 vgt_gs_per_es;
  619. u32 gs_prim_buffer_depth = 0;
  620. u32 sq_ms_fifo_sizes;
  621. u32 sq_config;
  622. u32 sq_gpr_resource_mgmt_1 = 0;
  623. u32 sq_gpr_resource_mgmt_2 = 0;
  624. u32 sq_thread_resource_mgmt = 0;
  625. u32 sq_stack_resource_mgmt_1 = 0;
  626. u32 sq_stack_resource_mgmt_2 = 0;
  627. u32 hdp_host_path_cntl;
  628. u32 backend_map;
  629. u32 gb_tiling_config = 0;
  630. u32 cc_rb_backend_disable = 0;
  631. u32 cc_gc_shader_pipe_config = 0;
  632. u32 ramcfg;
  633. /* setup chip specs */
  634. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  635. case CHIP_R600:
  636. dev_priv->r600_max_pipes = 4;
  637. dev_priv->r600_max_tile_pipes = 8;
  638. dev_priv->r600_max_simds = 4;
  639. dev_priv->r600_max_backends = 4;
  640. dev_priv->r600_max_gprs = 256;
  641. dev_priv->r600_max_threads = 192;
  642. dev_priv->r600_max_stack_entries = 256;
  643. dev_priv->r600_max_hw_contexts = 8;
  644. dev_priv->r600_max_gs_threads = 16;
  645. dev_priv->r600_sx_max_export_size = 128;
  646. dev_priv->r600_sx_max_export_pos_size = 16;
  647. dev_priv->r600_sx_max_export_smx_size = 128;
  648. dev_priv->r600_sq_num_cf_insts = 2;
  649. break;
  650. case CHIP_RV630:
  651. case CHIP_RV635:
  652. dev_priv->r600_max_pipes = 2;
  653. dev_priv->r600_max_tile_pipes = 2;
  654. dev_priv->r600_max_simds = 3;
  655. dev_priv->r600_max_backends = 1;
  656. dev_priv->r600_max_gprs = 128;
  657. dev_priv->r600_max_threads = 192;
  658. dev_priv->r600_max_stack_entries = 128;
  659. dev_priv->r600_max_hw_contexts = 8;
  660. dev_priv->r600_max_gs_threads = 4;
  661. dev_priv->r600_sx_max_export_size = 128;
  662. dev_priv->r600_sx_max_export_pos_size = 16;
  663. dev_priv->r600_sx_max_export_smx_size = 128;
  664. dev_priv->r600_sq_num_cf_insts = 2;
  665. break;
  666. case CHIP_RV610:
  667. case CHIP_RS780:
  668. case CHIP_RV620:
  669. dev_priv->r600_max_pipes = 1;
  670. dev_priv->r600_max_tile_pipes = 1;
  671. dev_priv->r600_max_simds = 2;
  672. dev_priv->r600_max_backends = 1;
  673. dev_priv->r600_max_gprs = 128;
  674. dev_priv->r600_max_threads = 192;
  675. dev_priv->r600_max_stack_entries = 128;
  676. dev_priv->r600_max_hw_contexts = 4;
  677. dev_priv->r600_max_gs_threads = 4;
  678. dev_priv->r600_sx_max_export_size = 128;
  679. dev_priv->r600_sx_max_export_pos_size = 16;
  680. dev_priv->r600_sx_max_export_smx_size = 128;
  681. dev_priv->r600_sq_num_cf_insts = 1;
  682. break;
  683. case CHIP_RV670:
  684. dev_priv->r600_max_pipes = 4;
  685. dev_priv->r600_max_tile_pipes = 4;
  686. dev_priv->r600_max_simds = 4;
  687. dev_priv->r600_max_backends = 4;
  688. dev_priv->r600_max_gprs = 192;
  689. dev_priv->r600_max_threads = 192;
  690. dev_priv->r600_max_stack_entries = 256;
  691. dev_priv->r600_max_hw_contexts = 8;
  692. dev_priv->r600_max_gs_threads = 16;
  693. dev_priv->r600_sx_max_export_size = 128;
  694. dev_priv->r600_sx_max_export_pos_size = 16;
  695. dev_priv->r600_sx_max_export_smx_size = 128;
  696. dev_priv->r600_sq_num_cf_insts = 2;
  697. break;
  698. default:
  699. break;
  700. }
  701. /* Initialize HDP */
  702. j = 0;
  703. for (i = 0; i < 32; i++) {
  704. RADEON_WRITE((0x2c14 + j), 0x00000000);
  705. RADEON_WRITE((0x2c18 + j), 0x00000000);
  706. RADEON_WRITE((0x2c1c + j), 0x00000000);
  707. RADEON_WRITE((0x2c20 + j), 0x00000000);
  708. RADEON_WRITE((0x2c24 + j), 0x00000000);
  709. j += 0x18;
  710. }
  711. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  712. /* setup tiling, simd, pipe config */
  713. ramcfg = RADEON_READ(R600_RAMCFG);
  714. switch (dev_priv->r600_max_tile_pipes) {
  715. case 1:
  716. gb_tiling_config |= R600_PIPE_TILING(0);
  717. break;
  718. case 2:
  719. gb_tiling_config |= R600_PIPE_TILING(1);
  720. break;
  721. case 4:
  722. gb_tiling_config |= R600_PIPE_TILING(2);
  723. break;
  724. case 8:
  725. gb_tiling_config |= R600_PIPE_TILING(3);
  726. break;
  727. default:
  728. break;
  729. }
  730. gb_tiling_config |= R600_BANK_TILING((ramcfg >> R600_NOOFBANK_SHIFT) & R600_NOOFBANK_MASK);
  731. gb_tiling_config |= R600_GROUP_SIZE(0);
  732. if (((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK) > 3) {
  733. gb_tiling_config |= R600_ROW_TILING(3);
  734. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  735. } else {
  736. gb_tiling_config |=
  737. R600_ROW_TILING(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  738. gb_tiling_config |=
  739. R600_SAMPLE_SPLIT(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  740. }
  741. gb_tiling_config |= R600_BANK_SWAPS(1);
  742. backend_map = r600_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  743. dev_priv->r600_max_backends,
  744. (0xff << dev_priv->r600_max_backends) & 0xff);
  745. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  746. cc_gc_shader_pipe_config =
  747. R600_INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R6XX_MAX_PIPES_MASK);
  748. cc_gc_shader_pipe_config |=
  749. R600_INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R6XX_MAX_SIMDS_MASK);
  750. cc_rb_backend_disable =
  751. R600_BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R6XX_MAX_BACKENDS_MASK);
  752. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  753. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  754. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  755. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  756. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  757. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  758. num_qd_pipes =
  759. R6XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  760. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  761. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  762. /* set HW defaults for 3D engine */
  763. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  764. R600_ROQ_IB2_START(0x2b)));
  765. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, (R600_MEQ_END(0x40) |
  766. R600_ROQ_END(0x40)));
  767. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  768. R600_SYNC_GRADIENT |
  769. R600_SYNC_WALKER |
  770. R600_SYNC_ALIGNER));
  771. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)
  772. RADEON_WRITE(R600_ARB_GDEC_RD_CNTL, 0x00000021);
  773. sx_debug_1 = RADEON_READ(R600_SX_DEBUG_1);
  774. sx_debug_1 |= R600_SMX_EVENT_RELEASE;
  775. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600))
  776. sx_debug_1 |= R600_ENABLE_NEW_SMX_ADDRESS;
  777. RADEON_WRITE(R600_SX_DEBUG_1, sx_debug_1);
  778. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  779. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  780. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  781. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  782. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780))
  783. RADEON_WRITE(R600_DB_DEBUG, R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  784. else
  785. RADEON_WRITE(R600_DB_DEBUG, 0);
  786. RADEON_WRITE(R600_DB_WATERMARKS, (R600_DEPTH_FREE(4) |
  787. R600_DEPTH_FLUSH(16) |
  788. R600_DEPTH_PENDING_FREE(4) |
  789. R600_DEPTH_CACHELINE_FREE(16)));
  790. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  791. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 0);
  792. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  793. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(0));
  794. sq_ms_fifo_sizes = RADEON_READ(R600_SQ_MS_FIFO_SIZES);
  795. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  796. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  797. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  798. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(0xa) |
  799. R600_FETCH_FIFO_HIWATER(0xa) |
  800. R600_DONE_FIFO_HIWATER(0xe0) |
  801. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  802. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  803. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  804. sq_ms_fifo_sizes &= ~R600_DONE_FIFO_HIWATER(0xff);
  805. sq_ms_fifo_sizes |= R600_DONE_FIFO_HIWATER(0x4);
  806. }
  807. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  808. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  809. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  810. */
  811. sq_config = RADEON_READ(R600_SQ_CONFIG);
  812. sq_config &= ~(R600_PS_PRIO(3) |
  813. R600_VS_PRIO(3) |
  814. R600_GS_PRIO(3) |
  815. R600_ES_PRIO(3));
  816. sq_config |= (R600_DX9_CONSTS |
  817. R600_VC_ENABLE |
  818. R600_PS_PRIO(0) |
  819. R600_VS_PRIO(1) |
  820. R600_GS_PRIO(2) |
  821. R600_ES_PRIO(3));
  822. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) {
  823. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(124) |
  824. R600_NUM_VS_GPRS(124) |
  825. R600_NUM_CLAUSE_TEMP_GPRS(4));
  826. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(0) |
  827. R600_NUM_ES_GPRS(0));
  828. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(136) |
  829. R600_NUM_VS_THREADS(48) |
  830. R600_NUM_GS_THREADS(4) |
  831. R600_NUM_ES_THREADS(4));
  832. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(128) |
  833. R600_NUM_VS_STACK_ENTRIES(128));
  834. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(0) |
  835. R600_NUM_ES_STACK_ENTRIES(0));
  836. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  837. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  838. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  839. /* no vertex cache */
  840. sq_config &= ~R600_VC_ENABLE;
  841. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  842. R600_NUM_VS_GPRS(44) |
  843. R600_NUM_CLAUSE_TEMP_GPRS(2));
  844. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  845. R600_NUM_ES_GPRS(17));
  846. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  847. R600_NUM_VS_THREADS(78) |
  848. R600_NUM_GS_THREADS(4) |
  849. R600_NUM_ES_THREADS(31));
  850. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  851. R600_NUM_VS_STACK_ENTRIES(40));
  852. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  853. R600_NUM_ES_STACK_ENTRIES(16));
  854. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  855. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  856. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  857. R600_NUM_VS_GPRS(44) |
  858. R600_NUM_CLAUSE_TEMP_GPRS(2));
  859. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(18) |
  860. R600_NUM_ES_GPRS(18));
  861. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  862. R600_NUM_VS_THREADS(78) |
  863. R600_NUM_GS_THREADS(4) |
  864. R600_NUM_ES_THREADS(31));
  865. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  866. R600_NUM_VS_STACK_ENTRIES(40));
  867. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  868. R600_NUM_ES_STACK_ENTRIES(16));
  869. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670) {
  870. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  871. R600_NUM_VS_GPRS(44) |
  872. R600_NUM_CLAUSE_TEMP_GPRS(2));
  873. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  874. R600_NUM_ES_GPRS(17));
  875. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  876. R600_NUM_VS_THREADS(78) |
  877. R600_NUM_GS_THREADS(4) |
  878. R600_NUM_ES_THREADS(31));
  879. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(64) |
  880. R600_NUM_VS_STACK_ENTRIES(64));
  881. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(64) |
  882. R600_NUM_ES_STACK_ENTRIES(64));
  883. }
  884. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  885. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  886. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  887. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  888. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  889. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  890. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  891. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  892. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780))
  893. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_TC_ONLY));
  894. else
  895. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_VC_AND_TC));
  896. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_2S, (R600_S0_X(0xc) |
  897. R600_S0_Y(0x4) |
  898. R600_S1_X(0x4) |
  899. R600_S1_Y(0xc)));
  900. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_4S, (R600_S0_X(0xe) |
  901. R600_S0_Y(0xe) |
  902. R600_S1_X(0x2) |
  903. R600_S1_Y(0x2) |
  904. R600_S2_X(0xa) |
  905. R600_S2_Y(0x6) |
  906. R600_S3_X(0x6) |
  907. R600_S3_Y(0xa)));
  908. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0, (R600_S0_X(0xe) |
  909. R600_S0_Y(0xb) |
  910. R600_S1_X(0x4) |
  911. R600_S1_Y(0xc) |
  912. R600_S2_X(0x1) |
  913. R600_S2_Y(0x6) |
  914. R600_S3_X(0xa) |
  915. R600_S3_Y(0xe)));
  916. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1, (R600_S4_X(0x6) |
  917. R600_S4_Y(0x1) |
  918. R600_S5_X(0x0) |
  919. R600_S5_Y(0x0) |
  920. R600_S6_X(0xb) |
  921. R600_S6_Y(0x4) |
  922. R600_S7_X(0x7) |
  923. R600_S7_Y(0x8)));
  924. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  925. case CHIP_R600:
  926. case CHIP_RV630:
  927. case CHIP_RV635:
  928. gs_prim_buffer_depth = 0;
  929. break;
  930. case CHIP_RV610:
  931. case CHIP_RS780:
  932. case CHIP_RV620:
  933. gs_prim_buffer_depth = 32;
  934. break;
  935. case CHIP_RV670:
  936. gs_prim_buffer_depth = 128;
  937. break;
  938. default:
  939. break;
  940. }
  941. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  942. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  943. /* Max value for this is 256 */
  944. if (vgt_gs_per_es > 256)
  945. vgt_gs_per_es = 256;
  946. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  947. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  948. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  949. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  950. /* more default values. 2D/3D driver should adjust as needed */
  951. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  952. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  953. RADEON_WRITE(R600_SX_MISC, 0);
  954. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  955. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  956. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  957. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  958. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  959. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  960. /* clear render buffer base addresses */
  961. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  962. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  963. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  964. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  965. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  966. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  967. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  968. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  969. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  970. case CHIP_RV610:
  971. case CHIP_RS780:
  972. case CHIP_RV620:
  973. tc_cntl = R600_TC_L2_SIZE(8);
  974. break;
  975. case CHIP_RV630:
  976. case CHIP_RV635:
  977. tc_cntl = R600_TC_L2_SIZE(4);
  978. break;
  979. case CHIP_R600:
  980. tc_cntl = R600_TC_L2_SIZE(0) | R600_L2_DISABLE_LATE_HIT;
  981. break;
  982. default:
  983. tc_cntl = R600_TC_L2_SIZE(0);
  984. break;
  985. }
  986. RADEON_WRITE(R600_TC_CNTL, tc_cntl);
  987. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  988. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  989. arb_pop = RADEON_READ(R600_ARB_POP);
  990. arb_pop |= R600_ENABLE_TC128;
  991. RADEON_WRITE(R600_ARB_POP, arb_pop);
  992. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  993. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  994. R600_NUM_CLIP_SEQ(3)));
  995. RADEON_WRITE(R600_PA_SC_ENHANCE, R600_FORCE_EOV_MAX_CLK_CNT(4095));
  996. }
  997. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  998. u32 num_backends,
  999. u32 backend_disable_mask)
  1000. {
  1001. u32 backend_map = 0;
  1002. u32 enabled_backends_mask;
  1003. u32 enabled_backends_count;
  1004. u32 cur_pipe;
  1005. u32 swizzle_pipe[R7XX_MAX_PIPES];
  1006. u32 cur_backend;
  1007. u32 i;
  1008. if (num_tile_pipes > R7XX_MAX_PIPES)
  1009. num_tile_pipes = R7XX_MAX_PIPES;
  1010. if (num_tile_pipes < 1)
  1011. num_tile_pipes = 1;
  1012. if (num_backends > R7XX_MAX_BACKENDS)
  1013. num_backends = R7XX_MAX_BACKENDS;
  1014. if (num_backends < 1)
  1015. num_backends = 1;
  1016. enabled_backends_mask = 0;
  1017. enabled_backends_count = 0;
  1018. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  1019. if (((backend_disable_mask >> i) & 1) == 0) {
  1020. enabled_backends_mask |= (1 << i);
  1021. ++enabled_backends_count;
  1022. }
  1023. if (enabled_backends_count == num_backends)
  1024. break;
  1025. }
  1026. if (enabled_backends_count == 0) {
  1027. enabled_backends_mask = 1;
  1028. enabled_backends_count = 1;
  1029. }
  1030. if (enabled_backends_count != num_backends)
  1031. num_backends = enabled_backends_count;
  1032. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  1033. switch (num_tile_pipes) {
  1034. case 1:
  1035. swizzle_pipe[0] = 0;
  1036. break;
  1037. case 2:
  1038. swizzle_pipe[0] = 0;
  1039. swizzle_pipe[1] = 1;
  1040. break;
  1041. case 3:
  1042. swizzle_pipe[0] = 0;
  1043. swizzle_pipe[1] = 2;
  1044. swizzle_pipe[2] = 1;
  1045. break;
  1046. case 4:
  1047. swizzle_pipe[0] = 0;
  1048. swizzle_pipe[1] = 2;
  1049. swizzle_pipe[2] = 3;
  1050. swizzle_pipe[3] = 1;
  1051. break;
  1052. case 5:
  1053. swizzle_pipe[0] = 0;
  1054. swizzle_pipe[1] = 2;
  1055. swizzle_pipe[2] = 4;
  1056. swizzle_pipe[3] = 1;
  1057. swizzle_pipe[4] = 3;
  1058. break;
  1059. case 6:
  1060. swizzle_pipe[0] = 0;
  1061. swizzle_pipe[1] = 2;
  1062. swizzle_pipe[2] = 4;
  1063. swizzle_pipe[3] = 5;
  1064. swizzle_pipe[4] = 3;
  1065. swizzle_pipe[5] = 1;
  1066. break;
  1067. case 7:
  1068. swizzle_pipe[0] = 0;
  1069. swizzle_pipe[1] = 2;
  1070. swizzle_pipe[2] = 4;
  1071. swizzle_pipe[3] = 6;
  1072. swizzle_pipe[4] = 3;
  1073. swizzle_pipe[5] = 1;
  1074. swizzle_pipe[6] = 5;
  1075. break;
  1076. case 8:
  1077. swizzle_pipe[0] = 0;
  1078. swizzle_pipe[1] = 2;
  1079. swizzle_pipe[2] = 4;
  1080. swizzle_pipe[3] = 6;
  1081. swizzle_pipe[4] = 3;
  1082. swizzle_pipe[5] = 1;
  1083. swizzle_pipe[6] = 7;
  1084. swizzle_pipe[7] = 5;
  1085. break;
  1086. }
  1087. cur_backend = 0;
  1088. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1089. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1090. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1091. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1092. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1093. }
  1094. return backend_map;
  1095. }
  1096. static void r700_gfx_init(struct drm_device *dev,
  1097. drm_radeon_private_t *dev_priv)
  1098. {
  1099. int i, j, num_qd_pipes;
  1100. u32 sx_debug_1;
  1101. u32 smx_dc_ctl0;
  1102. u32 num_gs_verts_per_thread;
  1103. u32 vgt_gs_per_es;
  1104. u32 gs_prim_buffer_depth = 0;
  1105. u32 sq_ms_fifo_sizes;
  1106. u32 sq_config;
  1107. u32 sq_thread_resource_mgmt;
  1108. u32 hdp_host_path_cntl;
  1109. u32 sq_dyn_gpr_size_simd_ab_0;
  1110. u32 backend_map;
  1111. u32 gb_tiling_config = 0;
  1112. u32 cc_rb_backend_disable = 0;
  1113. u32 cc_gc_shader_pipe_config = 0;
  1114. u32 mc_arb_ramcfg;
  1115. u32 db_debug4;
  1116. /* setup chip specs */
  1117. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1118. case CHIP_RV770:
  1119. dev_priv->r600_max_pipes = 4;
  1120. dev_priv->r600_max_tile_pipes = 8;
  1121. dev_priv->r600_max_simds = 10;
  1122. dev_priv->r600_max_backends = 4;
  1123. dev_priv->r600_max_gprs = 256;
  1124. dev_priv->r600_max_threads = 248;
  1125. dev_priv->r600_max_stack_entries = 512;
  1126. dev_priv->r600_max_hw_contexts = 8;
  1127. dev_priv->r600_max_gs_threads = 16 * 2;
  1128. dev_priv->r600_sx_max_export_size = 128;
  1129. dev_priv->r600_sx_max_export_pos_size = 16;
  1130. dev_priv->r600_sx_max_export_smx_size = 112;
  1131. dev_priv->r600_sq_num_cf_insts = 2;
  1132. dev_priv->r700_sx_num_of_sets = 7;
  1133. dev_priv->r700_sc_prim_fifo_size = 0xF9;
  1134. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1135. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1136. break;
  1137. case CHIP_RV730:
  1138. dev_priv->r600_max_pipes = 2;
  1139. dev_priv->r600_max_tile_pipes = 4;
  1140. dev_priv->r600_max_simds = 8;
  1141. dev_priv->r600_max_backends = 2;
  1142. dev_priv->r600_max_gprs = 128;
  1143. dev_priv->r600_max_threads = 248;
  1144. dev_priv->r600_max_stack_entries = 256;
  1145. dev_priv->r600_max_hw_contexts = 8;
  1146. dev_priv->r600_max_gs_threads = 16 * 2;
  1147. dev_priv->r600_sx_max_export_size = 256;
  1148. dev_priv->r600_sx_max_export_pos_size = 32;
  1149. dev_priv->r600_sx_max_export_smx_size = 224;
  1150. dev_priv->r600_sq_num_cf_insts = 2;
  1151. dev_priv->r700_sx_num_of_sets = 7;
  1152. dev_priv->r700_sc_prim_fifo_size = 0xf9;
  1153. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1154. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1155. break;
  1156. case CHIP_RV710:
  1157. dev_priv->r600_max_pipes = 2;
  1158. dev_priv->r600_max_tile_pipes = 2;
  1159. dev_priv->r600_max_simds = 2;
  1160. dev_priv->r600_max_backends = 1;
  1161. dev_priv->r600_max_gprs = 256;
  1162. dev_priv->r600_max_threads = 192;
  1163. dev_priv->r600_max_stack_entries = 256;
  1164. dev_priv->r600_max_hw_contexts = 4;
  1165. dev_priv->r600_max_gs_threads = 8 * 2;
  1166. dev_priv->r600_sx_max_export_size = 128;
  1167. dev_priv->r600_sx_max_export_pos_size = 16;
  1168. dev_priv->r600_sx_max_export_smx_size = 112;
  1169. dev_priv->r600_sq_num_cf_insts = 1;
  1170. dev_priv->r700_sx_num_of_sets = 7;
  1171. dev_priv->r700_sc_prim_fifo_size = 0x40;
  1172. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1173. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1174. break;
  1175. default:
  1176. break;
  1177. }
  1178. /* Initialize HDP */
  1179. j = 0;
  1180. for (i = 0; i < 32; i++) {
  1181. RADEON_WRITE((0x2c14 + j), 0x00000000);
  1182. RADEON_WRITE((0x2c18 + j), 0x00000000);
  1183. RADEON_WRITE((0x2c1c + j), 0x00000000);
  1184. RADEON_WRITE((0x2c20 + j), 0x00000000);
  1185. RADEON_WRITE((0x2c24 + j), 0x00000000);
  1186. j += 0x18;
  1187. }
  1188. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  1189. /* setup tiling, simd, pipe config */
  1190. mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG);
  1191. switch (dev_priv->r600_max_tile_pipes) {
  1192. case 1:
  1193. gb_tiling_config |= R600_PIPE_TILING(0);
  1194. break;
  1195. case 2:
  1196. gb_tiling_config |= R600_PIPE_TILING(1);
  1197. break;
  1198. case 4:
  1199. gb_tiling_config |= R600_PIPE_TILING(2);
  1200. break;
  1201. case 8:
  1202. gb_tiling_config |= R600_PIPE_TILING(3);
  1203. break;
  1204. default:
  1205. break;
  1206. }
  1207. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1208. gb_tiling_config |= R600_BANK_TILING(1);
  1209. else
  1210. gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK);
  1211. gb_tiling_config |= R600_GROUP_SIZE(0);
  1212. if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) {
  1213. gb_tiling_config |= R600_ROW_TILING(3);
  1214. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  1215. } else {
  1216. gb_tiling_config |=
  1217. R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1218. gb_tiling_config |=
  1219. R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1220. }
  1221. gb_tiling_config |= R600_BANK_SWAPS(1);
  1222. backend_map = r700_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  1223. dev_priv->r600_max_backends,
  1224. (0xff << dev_priv->r600_max_backends) & 0xff);
  1225. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  1226. cc_gc_shader_pipe_config =
  1227. R600_INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R7XX_MAX_PIPES_MASK);
  1228. cc_gc_shader_pipe_config |=
  1229. R600_INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R7XX_MAX_SIMDS_MASK);
  1230. cc_rb_backend_disable =
  1231. R600_BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R7XX_MAX_BACKENDS_MASK);
  1232. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  1233. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1234. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1235. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1236. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1237. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1238. RADEON_WRITE(R700_CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1239. RADEON_WRITE(R700_CGTS_SYS_TCC_DISABLE, 0);
  1240. RADEON_WRITE(R700_CGTS_TCC_DISABLE, 0);
  1241. RADEON_WRITE(R700_CGTS_USER_SYS_TCC_DISABLE, 0);
  1242. RADEON_WRITE(R700_CGTS_USER_TCC_DISABLE, 0);
  1243. num_qd_pipes =
  1244. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  1245. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  1246. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  1247. /* set HW defaults for 3D engine */
  1248. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  1249. R600_ROQ_IB2_START(0x2b)));
  1250. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, R700_STQ_SPLIT(0x30));
  1251. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  1252. R600_SYNC_GRADIENT |
  1253. R600_SYNC_WALKER |
  1254. R600_SYNC_ALIGNER));
  1255. sx_debug_1 = RADEON_READ(R700_SX_DEBUG_1);
  1256. sx_debug_1 |= R700_ENABLE_NEW_SMX_ADDRESS;
  1257. RADEON_WRITE(R700_SX_DEBUG_1, sx_debug_1);
  1258. smx_dc_ctl0 = RADEON_READ(R600_SMX_DC_CTL0);
  1259. smx_dc_ctl0 &= ~R700_CACHE_DEPTH(0x1ff);
  1260. smx_dc_ctl0 |= R700_CACHE_DEPTH((dev_priv->r700_sx_num_of_sets * 64) - 1);
  1261. RADEON_WRITE(R600_SMX_DC_CTL0, smx_dc_ctl0);
  1262. RADEON_WRITE(R700_SMX_EVENT_CTL, (R700_ES_FLUSH_CTL(4) |
  1263. R700_GS_FLUSH_CTL(4) |
  1264. R700_ACK_FLUSH_CTL(3) |
  1265. R700_SYNC_FLUSH_CTL));
  1266. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1267. RADEON_WRITE(R700_DB_DEBUG3, R700_DB_CLK_OFF_DELAY(0x1f));
  1268. else {
  1269. db_debug4 = RADEON_READ(RV700_DB_DEBUG4);
  1270. db_debug4 |= RV700_DISABLE_TILE_COVERED_FOR_PS_ITER;
  1271. RADEON_WRITE(RV700_DB_DEBUG4, db_debug4);
  1272. }
  1273. RADEON_WRITE(R600_SX_EXPORT_BUFFER_SIZES, (R600_COLOR_BUFFER_SIZE((dev_priv->r600_sx_max_export_size / 4) - 1) |
  1274. R600_POSITION_BUFFER_SIZE((dev_priv->r600_sx_max_export_pos_size / 4) - 1) |
  1275. R600_SMX_BUFFER_SIZE((dev_priv->r600_sx_max_export_smx_size / 4) - 1)));
  1276. RADEON_WRITE(R700_PA_SC_FIFO_SIZE_R7XX, (R700_SC_PRIM_FIFO_SIZE(dev_priv->r700_sc_prim_fifo_size) |
  1277. R700_SC_HIZ_TILE_FIFO_SIZE(dev_priv->r700_sc_hiz_tile_fifo_size) |
  1278. R700_SC_EARLYZ_TILE_FIFO_SIZE(dev_priv->r700_sc_earlyz_tile_fifo_fize)));
  1279. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1280. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 1);
  1281. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  1282. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(4));
  1283. RADEON_WRITE(R600_CP_PERFMON_CNTL, 0);
  1284. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(16 * dev_priv->r600_sq_num_cf_insts) |
  1285. R600_DONE_FIFO_HIWATER(0xe0) |
  1286. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  1287. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1288. case CHIP_RV770:
  1289. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x1);
  1290. break;
  1291. case CHIP_RV730:
  1292. case CHIP_RV710:
  1293. default:
  1294. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x4);
  1295. break;
  1296. }
  1297. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  1298. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1299. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1300. */
  1301. sq_config = RADEON_READ(R600_SQ_CONFIG);
  1302. sq_config &= ~(R600_PS_PRIO(3) |
  1303. R600_VS_PRIO(3) |
  1304. R600_GS_PRIO(3) |
  1305. R600_ES_PRIO(3));
  1306. sq_config |= (R600_DX9_CONSTS |
  1307. R600_VC_ENABLE |
  1308. R600_EXPORT_SRC_C |
  1309. R600_PS_PRIO(0) |
  1310. R600_VS_PRIO(1) |
  1311. R600_GS_PRIO(2) |
  1312. R600_ES_PRIO(3));
  1313. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1314. /* no vertex cache */
  1315. sq_config &= ~R600_VC_ENABLE;
  1316. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  1317. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, (R600_NUM_PS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1318. R600_NUM_VS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1319. R600_NUM_CLAUSE_TEMP_GPRS(((dev_priv->r600_max_gprs * 24)/64)/2)));
  1320. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, (R600_NUM_GS_GPRS((dev_priv->r600_max_gprs * 7)/64) |
  1321. R600_NUM_ES_GPRS((dev_priv->r600_max_gprs * 7)/64)));
  1322. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS((dev_priv->r600_max_threads * 4)/8) |
  1323. R600_NUM_VS_THREADS((dev_priv->r600_max_threads * 2)/8) |
  1324. R600_NUM_ES_THREADS((dev_priv->r600_max_threads * 1)/8));
  1325. if (((dev_priv->r600_max_threads * 1) / 8) > dev_priv->r600_max_gs_threads)
  1326. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS(dev_priv->r600_max_gs_threads);
  1327. else
  1328. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS((dev_priv->r600_max_gs_threads * 1)/8);
  1329. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1330. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, (R600_NUM_PS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1331. R600_NUM_VS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1332. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, (R600_NUM_GS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1333. R600_NUM_ES_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1334. sq_dyn_gpr_size_simd_ab_0 = (R700_SIMDA_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1335. R700_SIMDA_RING1((dev_priv->r600_max_gprs * 38)/64) |
  1336. R700_SIMDB_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1337. R700_SIMDB_RING1((dev_priv->r600_max_gprs * 38)/64));
  1338. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  1339. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  1340. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  1341. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  1342. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  1343. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  1344. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  1345. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  1346. RADEON_WRITE(R700_PA_SC_FORCE_EOV_MAX_CNTS, (R700_FORCE_EOV_MAX_CLK_CNT(4095) |
  1347. R700_FORCE_EOV_MAX_REZ_CNT(255)));
  1348. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1349. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_TC_ONLY) |
  1350. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1351. else
  1352. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_VC_AND_TC) |
  1353. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1354. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1355. case CHIP_RV770:
  1356. case CHIP_RV730:
  1357. gs_prim_buffer_depth = 384;
  1358. break;
  1359. case CHIP_RV710:
  1360. gs_prim_buffer_depth = 128;
  1361. break;
  1362. default:
  1363. break;
  1364. }
  1365. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  1366. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  1367. /* Max value for this is 256 */
  1368. if (vgt_gs_per_es > 256)
  1369. vgt_gs_per_es = 256;
  1370. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  1371. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  1372. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  1373. /* more default values. 2D/3D driver should adjust as needed */
  1374. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  1375. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  1376. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  1377. RADEON_WRITE(R600_SX_MISC, 0);
  1378. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  1379. RADEON_WRITE(R700_PA_SC_EDGERULE, 0xaaaaaaaa);
  1380. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  1381. RADEON_WRITE(R600_PA_SC_CLIPRECT_RULE, 0xffff);
  1382. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  1383. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  1384. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  1385. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  1386. /* clear render buffer base addresses */
  1387. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  1388. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  1389. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  1390. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  1391. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  1392. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  1393. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  1394. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  1395. RADEON_WRITE(R700_TCP_CNTL, 0);
  1396. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  1397. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1398. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1399. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1400. R600_NUM_CLIP_SEQ(3)));
  1401. }
  1402. static void r600_cp_init_ring_buffer(struct drm_device *dev,
  1403. drm_radeon_private_t *dev_priv,
  1404. struct drm_file *file_priv)
  1405. {
  1406. struct drm_radeon_master_private *master_priv;
  1407. u32 ring_start;
  1408. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1409. r700_gfx_init(dev, dev_priv);
  1410. else
  1411. r600_gfx_init(dev, dev_priv);
  1412. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  1413. RADEON_READ(R600_GRBM_SOFT_RESET);
  1414. DRM_UDELAY(15000);
  1415. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  1416. /* Set ring buffer size */
  1417. #ifdef __BIG_ENDIAN
  1418. RADEON_WRITE(R600_CP_RB_CNTL,
  1419. RADEON_BUF_SWAP_32BIT |
  1420. RADEON_RB_NO_UPDATE |
  1421. (dev_priv->ring.rptr_update_l2qw << 8) |
  1422. dev_priv->ring.size_l2qw);
  1423. #else
  1424. RADEON_WRITE(R600_CP_RB_CNTL,
  1425. RADEON_RB_NO_UPDATE |
  1426. (dev_priv->ring.rptr_update_l2qw << 8) |
  1427. dev_priv->ring.size_l2qw);
  1428. #endif
  1429. RADEON_WRITE(R600_CP_SEM_WAIT_TIMER, 0x4);
  1430. /* Set the write pointer delay */
  1431. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  1432. #ifdef __BIG_ENDIAN
  1433. RADEON_WRITE(R600_CP_RB_CNTL,
  1434. RADEON_BUF_SWAP_32BIT |
  1435. RADEON_RB_NO_UPDATE |
  1436. RADEON_RB_RPTR_WR_ENA |
  1437. (dev_priv->ring.rptr_update_l2qw << 8) |
  1438. dev_priv->ring.size_l2qw);
  1439. #else
  1440. RADEON_WRITE(R600_CP_RB_CNTL,
  1441. RADEON_RB_NO_UPDATE |
  1442. RADEON_RB_RPTR_WR_ENA |
  1443. (dev_priv->ring.rptr_update_l2qw << 8) |
  1444. dev_priv->ring.size_l2qw);
  1445. #endif
  1446. /* Initialize the ring buffer's read and write pointers */
  1447. RADEON_WRITE(R600_CP_RB_RPTR_WR, 0);
  1448. RADEON_WRITE(R600_CP_RB_WPTR, 0);
  1449. SET_RING_HEAD(dev_priv, 0);
  1450. dev_priv->ring.tail = 0;
  1451. #if __OS_HAS_AGP
  1452. if (dev_priv->flags & RADEON_IS_AGP) {
  1453. /* XXX */
  1454. RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
  1455. (dev_priv->ring_rptr->offset
  1456. - dev->agp->base + dev_priv->gart_vm_start) >> 8);
  1457. RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI, 0);
  1458. } else
  1459. #endif
  1460. {
  1461. RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
  1462. dev_priv->ring_rptr->offset
  1463. - ((unsigned long) dev->sg->virtual)
  1464. + dev_priv->gart_vm_start);
  1465. RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI, 0);
  1466. }
  1467. #ifdef __BIG_ENDIAN
  1468. RADEON_WRITE(R600_CP_RB_CNTL,
  1469. RADEON_BUF_SWAP_32BIT |
  1470. (dev_priv->ring.rptr_update_l2qw << 8) |
  1471. dev_priv->ring.size_l2qw);
  1472. #else
  1473. RADEON_WRITE(R600_CP_RB_CNTL,
  1474. (dev_priv->ring.rptr_update_l2qw << 8) |
  1475. dev_priv->ring.size_l2qw);
  1476. #endif
  1477. #if __OS_HAS_AGP
  1478. if (dev_priv->flags & RADEON_IS_AGP) {
  1479. /* XXX */
  1480. radeon_write_agp_base(dev_priv, dev->agp->base);
  1481. /* XXX */
  1482. radeon_write_agp_location(dev_priv,
  1483. (((dev_priv->gart_vm_start - 1 +
  1484. dev_priv->gart_size) & 0xffff0000) |
  1485. (dev_priv->gart_vm_start >> 16)));
  1486. ring_start = (dev_priv->cp_ring->offset
  1487. - dev->agp->base
  1488. + dev_priv->gart_vm_start);
  1489. } else
  1490. #endif
  1491. ring_start = (dev_priv->cp_ring->offset
  1492. - (unsigned long)dev->sg->virtual
  1493. + dev_priv->gart_vm_start);
  1494. RADEON_WRITE(R600_CP_RB_BASE, ring_start >> 8);
  1495. RADEON_WRITE(R600_CP_ME_CNTL, 0xff);
  1496. RADEON_WRITE(R600_CP_DEBUG, (1 << 27) | (1 << 28));
  1497. /* Start with assuming that writeback doesn't work */
  1498. dev_priv->writeback_works = 0;
  1499. /* Initialize the scratch register pointer. This will cause
  1500. * the scratch register values to be written out to memory
  1501. * whenever they are updated.
  1502. *
  1503. * We simply put this behind the ring read pointer, this works
  1504. * with PCI GART as well as (whatever kind of) AGP GART
  1505. */
  1506. RADEON_WRITE(R600_SCRATCH_ADDR, ((RADEON_READ(R600_CP_RB_RPTR_ADDR) << 8)
  1507. + R600_SCRATCH_REG_OFFSET) >> 8);
  1508. RADEON_WRITE(R600_SCRATCH_UMSK, 0x7);
  1509. /* Turn on bus mastering */
  1510. radeon_enable_bm(dev_priv);
  1511. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(0), 0);
  1512. RADEON_WRITE(R600_LAST_FRAME_REG, 0);
  1513. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  1514. RADEON_WRITE(R600_LAST_DISPATCH_REG, 0);
  1515. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(2), 0);
  1516. RADEON_WRITE(R600_LAST_CLEAR_REG, 0);
  1517. /* reset sarea copies of these */
  1518. master_priv = file_priv->master->driver_priv;
  1519. if (master_priv->sarea_priv) {
  1520. master_priv->sarea_priv->last_frame = 0;
  1521. master_priv->sarea_priv->last_dispatch = 0;
  1522. master_priv->sarea_priv->last_clear = 0;
  1523. }
  1524. r600_do_wait_for_idle(dev_priv);
  1525. }
  1526. int r600_do_cleanup_cp(struct drm_device *dev)
  1527. {
  1528. drm_radeon_private_t *dev_priv = dev->dev_private;
  1529. DRM_DEBUG("\n");
  1530. /* Make sure interrupts are disabled here because the uninstall ioctl
  1531. * may not have been called from userspace and after dev_private
  1532. * is freed, it's too late.
  1533. */
  1534. if (dev->irq_enabled)
  1535. drm_irq_uninstall(dev);
  1536. #if __OS_HAS_AGP
  1537. if (dev_priv->flags & RADEON_IS_AGP) {
  1538. if (dev_priv->cp_ring != NULL) {
  1539. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1540. dev_priv->cp_ring = NULL;
  1541. }
  1542. if (dev_priv->ring_rptr != NULL) {
  1543. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1544. dev_priv->ring_rptr = NULL;
  1545. }
  1546. if (dev->agp_buffer_map != NULL) {
  1547. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1548. dev->agp_buffer_map = NULL;
  1549. }
  1550. } else
  1551. #endif
  1552. {
  1553. if (dev_priv->gart_info.bus_addr)
  1554. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1555. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB) {
  1556. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1557. dev_priv->gart_info.addr = 0;
  1558. }
  1559. }
  1560. /* only clear to the start of flags */
  1561. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1562. return 0;
  1563. }
  1564. int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1565. struct drm_file *file_priv)
  1566. {
  1567. drm_radeon_private_t *dev_priv = dev->dev_private;
  1568. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1569. DRM_DEBUG("\n");
  1570. /* if we require new memory map but we don't have it fail */
  1571. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1572. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1573. r600_do_cleanup_cp(dev);
  1574. return -EINVAL;
  1575. }
  1576. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1577. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1578. dev_priv->flags &= ~RADEON_IS_AGP;
  1579. /* The writeback test succeeds, but when writeback is enabled,
  1580. * the ring buffer read ptr update fails after first 128 bytes.
  1581. */
  1582. radeon_no_wb = 1;
  1583. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1584. && !init->is_pci) {
  1585. DRM_DEBUG("Restoring AGP flag\n");
  1586. dev_priv->flags |= RADEON_IS_AGP;
  1587. }
  1588. dev_priv->usec_timeout = init->usec_timeout;
  1589. if (dev_priv->usec_timeout < 1 ||
  1590. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1591. DRM_DEBUG("TIMEOUT problem!\n");
  1592. r600_do_cleanup_cp(dev);
  1593. return -EINVAL;
  1594. }
  1595. /* Enable vblank on CRTC1 for older X servers
  1596. */
  1597. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1598. dev_priv->cp_mode = init->cp_mode;
  1599. /* We don't support anything other than bus-mastering ring mode,
  1600. * but the ring can be in either AGP or PCI space for the ring
  1601. * read pointer.
  1602. */
  1603. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1604. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1605. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1606. r600_do_cleanup_cp(dev);
  1607. return -EINVAL;
  1608. }
  1609. switch (init->fb_bpp) {
  1610. case 16:
  1611. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1612. break;
  1613. case 32:
  1614. default:
  1615. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1616. break;
  1617. }
  1618. dev_priv->front_offset = init->front_offset;
  1619. dev_priv->front_pitch = init->front_pitch;
  1620. dev_priv->back_offset = init->back_offset;
  1621. dev_priv->back_pitch = init->back_pitch;
  1622. dev_priv->ring_offset = init->ring_offset;
  1623. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1624. dev_priv->buffers_offset = init->buffers_offset;
  1625. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1626. master_priv->sarea = drm_getsarea(dev);
  1627. if (!master_priv->sarea) {
  1628. DRM_ERROR("could not find sarea!\n");
  1629. r600_do_cleanup_cp(dev);
  1630. return -EINVAL;
  1631. }
  1632. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1633. if (!dev_priv->cp_ring) {
  1634. DRM_ERROR("could not find cp ring region!\n");
  1635. r600_do_cleanup_cp(dev);
  1636. return -EINVAL;
  1637. }
  1638. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1639. if (!dev_priv->ring_rptr) {
  1640. DRM_ERROR("could not find ring read pointer!\n");
  1641. r600_do_cleanup_cp(dev);
  1642. return -EINVAL;
  1643. }
  1644. dev->agp_buffer_token = init->buffers_offset;
  1645. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1646. if (!dev->agp_buffer_map) {
  1647. DRM_ERROR("could not find dma buffer region!\n");
  1648. r600_do_cleanup_cp(dev);
  1649. return -EINVAL;
  1650. }
  1651. if (init->gart_textures_offset) {
  1652. dev_priv->gart_textures =
  1653. drm_core_findmap(dev, init->gart_textures_offset);
  1654. if (!dev_priv->gart_textures) {
  1655. DRM_ERROR("could not find GART texture region!\n");
  1656. r600_do_cleanup_cp(dev);
  1657. return -EINVAL;
  1658. }
  1659. }
  1660. #if __OS_HAS_AGP
  1661. /* XXX */
  1662. if (dev_priv->flags & RADEON_IS_AGP) {
  1663. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1664. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1665. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1666. if (!dev_priv->cp_ring->handle ||
  1667. !dev_priv->ring_rptr->handle ||
  1668. !dev->agp_buffer_map->handle) {
  1669. DRM_ERROR("could not find ioremap agp regions!\n");
  1670. r600_do_cleanup_cp(dev);
  1671. return -EINVAL;
  1672. }
  1673. } else
  1674. #endif
  1675. {
  1676. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  1677. dev_priv->ring_rptr->handle =
  1678. (void *)dev_priv->ring_rptr->offset;
  1679. dev->agp_buffer_map->handle =
  1680. (void *)dev->agp_buffer_map->offset;
  1681. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1682. dev_priv->cp_ring->handle);
  1683. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1684. dev_priv->ring_rptr->handle);
  1685. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1686. dev->agp_buffer_map->handle);
  1687. }
  1688. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 24;
  1689. dev_priv->fb_size =
  1690. (((radeon_read_fb_location(dev_priv) & 0xffff0000u) << 8) + 0x1000000)
  1691. - dev_priv->fb_location;
  1692. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1693. ((dev_priv->front_offset
  1694. + dev_priv->fb_location) >> 10));
  1695. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1696. ((dev_priv->back_offset
  1697. + dev_priv->fb_location) >> 10));
  1698. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1699. ((dev_priv->depth_offset
  1700. + dev_priv->fb_location) >> 10));
  1701. dev_priv->gart_size = init->gart_size;
  1702. /* New let's set the memory map ... */
  1703. if (dev_priv->new_memmap) {
  1704. u32 base = 0;
  1705. DRM_INFO("Setting GART location based on new memory map\n");
  1706. /* If using AGP, try to locate the AGP aperture at the same
  1707. * location in the card and on the bus, though we have to
  1708. * align it down.
  1709. */
  1710. #if __OS_HAS_AGP
  1711. /* XXX */
  1712. if (dev_priv->flags & RADEON_IS_AGP) {
  1713. base = dev->agp->base;
  1714. /* Check if valid */
  1715. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1716. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1717. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1718. dev->agp->base);
  1719. base = 0;
  1720. }
  1721. }
  1722. #endif
  1723. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1724. if (base == 0) {
  1725. base = dev_priv->fb_location + dev_priv->fb_size;
  1726. if (base < dev_priv->fb_location ||
  1727. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1728. base = dev_priv->fb_location
  1729. - dev_priv->gart_size;
  1730. }
  1731. dev_priv->gart_vm_start = base & 0xffc00000u;
  1732. if (dev_priv->gart_vm_start != base)
  1733. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1734. base, dev_priv->gart_vm_start);
  1735. }
  1736. #if __OS_HAS_AGP
  1737. /* XXX */
  1738. if (dev_priv->flags & RADEON_IS_AGP)
  1739. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1740. - dev->agp->base
  1741. + dev_priv->gart_vm_start);
  1742. else
  1743. #endif
  1744. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1745. - (unsigned long)dev->sg->virtual
  1746. + dev_priv->gart_vm_start);
  1747. DRM_DEBUG("fb 0x%08x size %d\n",
  1748. (unsigned int) dev_priv->fb_location,
  1749. (unsigned int) dev_priv->fb_size);
  1750. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1751. DRM_DEBUG("dev_priv->gart_vm_start 0x%08x\n",
  1752. (unsigned int) dev_priv->gart_vm_start);
  1753. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%08lx\n",
  1754. dev_priv->gart_buffers_offset);
  1755. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1756. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1757. + init->ring_size / sizeof(u32));
  1758. dev_priv->ring.size = init->ring_size;
  1759. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1760. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1761. dev_priv->ring.rptr_update_l2qw = drm_order(/* init->rptr_update */ 4096 / 8);
  1762. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1763. dev_priv->ring.fetch_size_l2ow = drm_order(/* init->fetch_size */ 32 / 16);
  1764. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1765. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1766. #if __OS_HAS_AGP
  1767. if (dev_priv->flags & RADEON_IS_AGP) {
  1768. /* XXX turn off pcie gart */
  1769. } else
  1770. #endif
  1771. {
  1772. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1773. /* if we have an offset set from userspace */
  1774. if (!dev_priv->pcigart_offset_set) {
  1775. DRM_ERROR("Need gart offset from userspace\n");
  1776. r600_do_cleanup_cp(dev);
  1777. return -EINVAL;
  1778. }
  1779. DRM_DEBUG("Using gart offset 0x%08lx\n", dev_priv->pcigart_offset);
  1780. dev_priv->gart_info.bus_addr =
  1781. dev_priv->pcigart_offset + dev_priv->fb_location;
  1782. dev_priv->gart_info.mapping.offset =
  1783. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1784. dev_priv->gart_info.mapping.size =
  1785. dev_priv->gart_info.table_size;
  1786. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1787. if (!dev_priv->gart_info.mapping.handle) {
  1788. DRM_ERROR("ioremap failed.\n");
  1789. r600_do_cleanup_cp(dev);
  1790. return -EINVAL;
  1791. }
  1792. dev_priv->gart_info.addr =
  1793. dev_priv->gart_info.mapping.handle;
  1794. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1795. dev_priv->gart_info.addr,
  1796. dev_priv->pcigart_offset);
  1797. if (r600_page_table_init(dev)) {
  1798. DRM_ERROR("Failed to init GART table\n");
  1799. r600_do_cleanup_cp(dev);
  1800. return -EINVAL;
  1801. }
  1802. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1803. r700_vm_init(dev);
  1804. else
  1805. r600_vm_init(dev);
  1806. }
  1807. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1808. r700_cp_load_microcode(dev_priv);
  1809. else
  1810. r600_cp_load_microcode(dev_priv);
  1811. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1812. dev_priv->last_buf = 0;
  1813. r600_do_engine_reset(dev);
  1814. r600_test_writeback(dev_priv);
  1815. return 0;
  1816. }
  1817. int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1818. {
  1819. drm_radeon_private_t *dev_priv = dev->dev_private;
  1820. DRM_DEBUG("\n");
  1821. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)) {
  1822. r700_vm_init(dev);
  1823. r700_cp_load_microcode(dev_priv);
  1824. } else {
  1825. r600_vm_init(dev);
  1826. r600_cp_load_microcode(dev_priv);
  1827. }
  1828. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1829. r600_do_engine_reset(dev);
  1830. return 0;
  1831. }
  1832. /* Wait for the CP to go idle.
  1833. */
  1834. int r600_do_cp_idle(drm_radeon_private_t *dev_priv)
  1835. {
  1836. RING_LOCALS;
  1837. DRM_DEBUG("\n");
  1838. BEGIN_RING(5);
  1839. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  1840. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  1841. /* wait for 3D idle clean */
  1842. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  1843. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  1844. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  1845. ADVANCE_RING();
  1846. COMMIT_RING();
  1847. return r600_do_wait_for_idle(dev_priv);
  1848. }
  1849. /* Start the Command Processor.
  1850. */
  1851. void r600_do_cp_start(drm_radeon_private_t *dev_priv)
  1852. {
  1853. u32 cp_me;
  1854. RING_LOCALS;
  1855. DRM_DEBUG("\n");
  1856. BEGIN_RING(7);
  1857. OUT_RING(CP_PACKET3(R600_IT_ME_INITIALIZE, 5));
  1858. OUT_RING(0x00000001);
  1859. if (((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770))
  1860. OUT_RING(0x00000003);
  1861. else
  1862. OUT_RING(0x00000000);
  1863. OUT_RING((dev_priv->r600_max_hw_contexts - 1));
  1864. OUT_RING(R600_ME_INITIALIZE_DEVICE_ID(1));
  1865. OUT_RING(0x00000000);
  1866. OUT_RING(0x00000000);
  1867. ADVANCE_RING();
  1868. COMMIT_RING();
  1869. /* set the mux and reset the halt bit */
  1870. cp_me = 0xff;
  1871. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1872. dev_priv->cp_running = 1;
  1873. }
  1874. void r600_do_cp_reset(drm_radeon_private_t *dev_priv)
  1875. {
  1876. u32 cur_read_ptr;
  1877. DRM_DEBUG("\n");
  1878. cur_read_ptr = RADEON_READ(R600_CP_RB_RPTR);
  1879. RADEON_WRITE(R600_CP_RB_WPTR, cur_read_ptr);
  1880. SET_RING_HEAD(dev_priv, cur_read_ptr);
  1881. dev_priv->ring.tail = cur_read_ptr;
  1882. }
  1883. void r600_do_cp_stop(drm_radeon_private_t *dev_priv)
  1884. {
  1885. uint32_t cp_me;
  1886. DRM_DEBUG("\n");
  1887. cp_me = 0xff | R600_CP_ME_HALT;
  1888. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1889. dev_priv->cp_running = 0;
  1890. }
  1891. int r600_cp_dispatch_indirect(struct drm_device *dev,
  1892. struct drm_buf *buf, int start, int end)
  1893. {
  1894. drm_radeon_private_t *dev_priv = dev->dev_private;
  1895. RING_LOCALS;
  1896. if (start != end) {
  1897. unsigned long offset = (dev_priv->gart_buffers_offset
  1898. + buf->offset + start);
  1899. int dwords = (end - start + 3) / sizeof(u32);
  1900. DRM_DEBUG("dwords:%d\n", dwords);
  1901. DRM_DEBUG("offset 0x%lx\n", offset);
  1902. /* Indirect buffer data must be a multiple of 16 dwords.
  1903. * pad the data with a Type-2 CP packet.
  1904. */
  1905. while (dwords & 0xf) {
  1906. u32 *data = (u32 *)
  1907. ((char *)dev->agp_buffer_map->handle
  1908. + buf->offset + start);
  1909. data[dwords++] = RADEON_CP_PACKET2;
  1910. }
  1911. /* Fire off the indirect buffer */
  1912. BEGIN_RING(4);
  1913. OUT_RING(CP_PACKET3(R600_IT_INDIRECT_BUFFER, 2));
  1914. OUT_RING((offset & 0xfffffffc));
  1915. OUT_RING((upper_32_bits(offset) & 0xff));
  1916. OUT_RING(dwords);
  1917. ADVANCE_RING();
  1918. }
  1919. return 0;
  1920. }