i915_gem.c 132 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include "i915_trace.h"
  32. #include "intel_drv.h"
  33. #include <linux/slab.h>
  34. #include <linux/swap.h>
  35. #include <linux/pci.h>
  36. struct change_domains {
  37. uint32_t invalidate_domains;
  38. uint32_t flush_domains;
  39. uint32_t flush_rings;
  40. };
  41. static int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj,
  42. struct intel_ring_buffer *pipelined);
  43. static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
  44. static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
  45. static int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
  46. bool write);
  47. static int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
  48. uint64_t offset,
  49. uint64_t size);
  50. static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
  51. static int i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
  52. bool interruptible);
  53. static int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  54. unsigned alignment,
  55. bool map_and_fenceable);
  56. static void i915_gem_clear_fence_reg(struct drm_i915_gem_object *obj);
  57. static int i915_gem_phys_pwrite(struct drm_device *dev,
  58. struct drm_i915_gem_object *obj,
  59. struct drm_i915_gem_pwrite *args,
  60. struct drm_file *file);
  61. static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
  62. static int i915_gem_inactive_shrink(struct shrinker *shrinker,
  63. int nr_to_scan,
  64. gfp_t gfp_mask);
  65. /* some bookkeeping */
  66. static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
  67. size_t size)
  68. {
  69. dev_priv->mm.object_count++;
  70. dev_priv->mm.object_memory += size;
  71. }
  72. static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
  73. size_t size)
  74. {
  75. dev_priv->mm.object_count--;
  76. dev_priv->mm.object_memory -= size;
  77. }
  78. static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
  79. struct drm_i915_gem_object *obj)
  80. {
  81. dev_priv->mm.gtt_count++;
  82. dev_priv->mm.gtt_memory += obj->gtt_space->size;
  83. if (obj->gtt_offset < dev_priv->mm.gtt_mappable_end) {
  84. dev_priv->mm.mappable_gtt_used +=
  85. min_t(size_t, obj->gtt_space->size,
  86. dev_priv->mm.gtt_mappable_end - obj->gtt_offset);
  87. }
  88. list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
  89. }
  90. static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
  91. struct drm_i915_gem_object *obj)
  92. {
  93. dev_priv->mm.gtt_count--;
  94. dev_priv->mm.gtt_memory -= obj->gtt_space->size;
  95. if (obj->gtt_offset < dev_priv->mm.gtt_mappable_end) {
  96. dev_priv->mm.mappable_gtt_used -=
  97. min_t(size_t, obj->gtt_space->size,
  98. dev_priv->mm.gtt_mappable_end - obj->gtt_offset);
  99. }
  100. list_del_init(&obj->gtt_list);
  101. }
  102. /**
  103. * Update the mappable working set counters. Call _only_ when there is a change
  104. * in one of (pin|fault)_mappable and update *_mappable _before_ calling.
  105. * @mappable: new state the changed mappable flag (either pin_ or fault_).
  106. */
  107. static void
  108. i915_gem_info_update_mappable(struct drm_i915_private *dev_priv,
  109. struct drm_i915_gem_object *obj,
  110. bool mappable)
  111. {
  112. if (mappable) {
  113. if (obj->pin_mappable && obj->fault_mappable)
  114. /* Combined state was already mappable. */
  115. return;
  116. dev_priv->mm.gtt_mappable_count++;
  117. dev_priv->mm.gtt_mappable_memory += obj->gtt_space->size;
  118. } else {
  119. if (obj->pin_mappable || obj->fault_mappable)
  120. /* Combined state still mappable. */
  121. return;
  122. dev_priv->mm.gtt_mappable_count--;
  123. dev_priv->mm.gtt_mappable_memory -= obj->gtt_space->size;
  124. }
  125. }
  126. static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
  127. struct drm_i915_gem_object *obj,
  128. bool mappable)
  129. {
  130. dev_priv->mm.pin_count++;
  131. dev_priv->mm.pin_memory += obj->gtt_space->size;
  132. if (mappable) {
  133. obj->pin_mappable = true;
  134. i915_gem_info_update_mappable(dev_priv, obj, true);
  135. }
  136. }
  137. static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
  138. struct drm_i915_gem_object *obj)
  139. {
  140. dev_priv->mm.pin_count--;
  141. dev_priv->mm.pin_memory -= obj->gtt_space->size;
  142. if (obj->pin_mappable) {
  143. obj->pin_mappable = false;
  144. i915_gem_info_update_mappable(dev_priv, obj, false);
  145. }
  146. }
  147. int
  148. i915_gem_check_is_wedged(struct drm_device *dev)
  149. {
  150. struct drm_i915_private *dev_priv = dev->dev_private;
  151. struct completion *x = &dev_priv->error_completion;
  152. unsigned long flags;
  153. int ret;
  154. if (!atomic_read(&dev_priv->mm.wedged))
  155. return 0;
  156. ret = wait_for_completion_interruptible(x);
  157. if (ret)
  158. return ret;
  159. /* Success, we reset the GPU! */
  160. if (!atomic_read(&dev_priv->mm.wedged))
  161. return 0;
  162. /* GPU is hung, bump the completion count to account for
  163. * the token we just consumed so that we never hit zero and
  164. * end up waiting upon a subsequent completion event that
  165. * will never happen.
  166. */
  167. spin_lock_irqsave(&x->wait.lock, flags);
  168. x->done++;
  169. spin_unlock_irqrestore(&x->wait.lock, flags);
  170. return -EIO;
  171. }
  172. static int i915_mutex_lock_interruptible(struct drm_device *dev)
  173. {
  174. struct drm_i915_private *dev_priv = dev->dev_private;
  175. int ret;
  176. ret = i915_gem_check_is_wedged(dev);
  177. if (ret)
  178. return ret;
  179. ret = mutex_lock_interruptible(&dev->struct_mutex);
  180. if (ret)
  181. return ret;
  182. if (atomic_read(&dev_priv->mm.wedged)) {
  183. mutex_unlock(&dev->struct_mutex);
  184. return -EAGAIN;
  185. }
  186. WARN_ON(i915_verify_lists(dev));
  187. return 0;
  188. }
  189. static inline bool
  190. i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
  191. {
  192. return obj->gtt_space && !obj->active && obj->pin_count == 0;
  193. }
  194. int i915_gem_do_init(struct drm_device *dev,
  195. unsigned long start,
  196. unsigned long mappable_end,
  197. unsigned long end)
  198. {
  199. drm_i915_private_t *dev_priv = dev->dev_private;
  200. if (start >= end ||
  201. (start & (PAGE_SIZE - 1)) != 0 ||
  202. (end & (PAGE_SIZE - 1)) != 0) {
  203. return -EINVAL;
  204. }
  205. drm_mm_init(&dev_priv->mm.gtt_space, start,
  206. end - start);
  207. dev_priv->mm.gtt_total = end - start;
  208. dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
  209. dev_priv->mm.gtt_mappable_end = mappable_end;
  210. return 0;
  211. }
  212. int
  213. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  214. struct drm_file *file)
  215. {
  216. struct drm_i915_gem_init *args = data;
  217. int ret;
  218. mutex_lock(&dev->struct_mutex);
  219. ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
  220. mutex_unlock(&dev->struct_mutex);
  221. return ret;
  222. }
  223. int
  224. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  225. struct drm_file *file)
  226. {
  227. struct drm_i915_private *dev_priv = dev->dev_private;
  228. struct drm_i915_gem_get_aperture *args = data;
  229. if (!(dev->driver->driver_features & DRIVER_GEM))
  230. return -ENODEV;
  231. mutex_lock(&dev->struct_mutex);
  232. args->aper_size = dev_priv->mm.gtt_total;
  233. args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
  234. mutex_unlock(&dev->struct_mutex);
  235. return 0;
  236. }
  237. /**
  238. * Creates a new mm object and returns a handle to it.
  239. */
  240. int
  241. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  242. struct drm_file *file)
  243. {
  244. struct drm_i915_gem_create *args = data;
  245. struct drm_i915_gem_object *obj;
  246. int ret;
  247. u32 handle;
  248. args->size = roundup(args->size, PAGE_SIZE);
  249. /* Allocate the new object */
  250. obj = i915_gem_alloc_object(dev, args->size);
  251. if (obj == NULL)
  252. return -ENOMEM;
  253. ret = drm_gem_handle_create(file, &obj->base, &handle);
  254. if (ret) {
  255. drm_gem_object_release(&obj->base);
  256. i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
  257. kfree(obj);
  258. return ret;
  259. }
  260. /* drop reference from allocate - handle holds it now */
  261. drm_gem_object_unreference(&obj->base);
  262. trace_i915_gem_object_create(obj);
  263. args->handle = handle;
  264. return 0;
  265. }
  266. static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  267. {
  268. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  269. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  270. obj->tiling_mode != I915_TILING_NONE;
  271. }
  272. static inline void
  273. slow_shmem_copy(struct page *dst_page,
  274. int dst_offset,
  275. struct page *src_page,
  276. int src_offset,
  277. int length)
  278. {
  279. char *dst_vaddr, *src_vaddr;
  280. dst_vaddr = kmap(dst_page);
  281. src_vaddr = kmap(src_page);
  282. memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
  283. kunmap(src_page);
  284. kunmap(dst_page);
  285. }
  286. static inline void
  287. slow_shmem_bit17_copy(struct page *gpu_page,
  288. int gpu_offset,
  289. struct page *cpu_page,
  290. int cpu_offset,
  291. int length,
  292. int is_read)
  293. {
  294. char *gpu_vaddr, *cpu_vaddr;
  295. /* Use the unswizzled path if this page isn't affected. */
  296. if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
  297. if (is_read)
  298. return slow_shmem_copy(cpu_page, cpu_offset,
  299. gpu_page, gpu_offset, length);
  300. else
  301. return slow_shmem_copy(gpu_page, gpu_offset,
  302. cpu_page, cpu_offset, length);
  303. }
  304. gpu_vaddr = kmap(gpu_page);
  305. cpu_vaddr = kmap(cpu_page);
  306. /* Copy the data, XORing A6 with A17 (1). The user already knows he's
  307. * XORing with the other bits (A9 for Y, A9 and A10 for X)
  308. */
  309. while (length > 0) {
  310. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  311. int this_length = min(cacheline_end - gpu_offset, length);
  312. int swizzled_gpu_offset = gpu_offset ^ 64;
  313. if (is_read) {
  314. memcpy(cpu_vaddr + cpu_offset,
  315. gpu_vaddr + swizzled_gpu_offset,
  316. this_length);
  317. } else {
  318. memcpy(gpu_vaddr + swizzled_gpu_offset,
  319. cpu_vaddr + cpu_offset,
  320. this_length);
  321. }
  322. cpu_offset += this_length;
  323. gpu_offset += this_length;
  324. length -= this_length;
  325. }
  326. kunmap(cpu_page);
  327. kunmap(gpu_page);
  328. }
  329. /**
  330. * This is the fast shmem pread path, which attempts to copy_from_user directly
  331. * from the backing pages of the object to the user's address space. On a
  332. * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
  333. */
  334. static int
  335. i915_gem_shmem_pread_fast(struct drm_device *dev,
  336. struct drm_i915_gem_object *obj,
  337. struct drm_i915_gem_pread *args,
  338. struct drm_file *file)
  339. {
  340. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  341. ssize_t remain;
  342. loff_t offset;
  343. char __user *user_data;
  344. int page_offset, page_length;
  345. user_data = (char __user *) (uintptr_t) args->data_ptr;
  346. remain = args->size;
  347. offset = args->offset;
  348. while (remain > 0) {
  349. struct page *page;
  350. char *vaddr;
  351. int ret;
  352. /* Operation in this page
  353. *
  354. * page_offset = offset within page
  355. * page_length = bytes to copy for this page
  356. */
  357. page_offset = offset & (PAGE_SIZE-1);
  358. page_length = remain;
  359. if ((page_offset + remain) > PAGE_SIZE)
  360. page_length = PAGE_SIZE - page_offset;
  361. page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
  362. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  363. if (IS_ERR(page))
  364. return PTR_ERR(page);
  365. vaddr = kmap_atomic(page);
  366. ret = __copy_to_user_inatomic(user_data,
  367. vaddr + page_offset,
  368. page_length);
  369. kunmap_atomic(vaddr);
  370. mark_page_accessed(page);
  371. page_cache_release(page);
  372. if (ret)
  373. return -EFAULT;
  374. remain -= page_length;
  375. user_data += page_length;
  376. offset += page_length;
  377. }
  378. return 0;
  379. }
  380. /**
  381. * This is the fallback shmem pread path, which allocates temporary storage
  382. * in kernel space to copy_to_user into outside of the struct_mutex, so we
  383. * can copy out of the object's backing pages while holding the struct mutex
  384. * and not take page faults.
  385. */
  386. static int
  387. i915_gem_shmem_pread_slow(struct drm_device *dev,
  388. struct drm_i915_gem_object *obj,
  389. struct drm_i915_gem_pread *args,
  390. struct drm_file *file)
  391. {
  392. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  393. struct mm_struct *mm = current->mm;
  394. struct page **user_pages;
  395. ssize_t remain;
  396. loff_t offset, pinned_pages, i;
  397. loff_t first_data_page, last_data_page, num_pages;
  398. int shmem_page_offset;
  399. int data_page_index, data_page_offset;
  400. int page_length;
  401. int ret;
  402. uint64_t data_ptr = args->data_ptr;
  403. int do_bit17_swizzling;
  404. remain = args->size;
  405. /* Pin the user pages containing the data. We can't fault while
  406. * holding the struct mutex, yet we want to hold it while
  407. * dereferencing the user data.
  408. */
  409. first_data_page = data_ptr / PAGE_SIZE;
  410. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  411. num_pages = last_data_page - first_data_page + 1;
  412. user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
  413. if (user_pages == NULL)
  414. return -ENOMEM;
  415. mutex_unlock(&dev->struct_mutex);
  416. down_read(&mm->mmap_sem);
  417. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  418. num_pages, 1, 0, user_pages, NULL);
  419. up_read(&mm->mmap_sem);
  420. mutex_lock(&dev->struct_mutex);
  421. if (pinned_pages < num_pages) {
  422. ret = -EFAULT;
  423. goto out;
  424. }
  425. ret = i915_gem_object_set_cpu_read_domain_range(obj,
  426. args->offset,
  427. args->size);
  428. if (ret)
  429. goto out;
  430. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  431. offset = args->offset;
  432. while (remain > 0) {
  433. struct page *page;
  434. /* Operation in this page
  435. *
  436. * shmem_page_offset = offset within page in shmem file
  437. * data_page_index = page number in get_user_pages return
  438. * data_page_offset = offset with data_page_index page.
  439. * page_length = bytes to copy for this page
  440. */
  441. shmem_page_offset = offset & ~PAGE_MASK;
  442. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  443. data_page_offset = data_ptr & ~PAGE_MASK;
  444. page_length = remain;
  445. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  446. page_length = PAGE_SIZE - shmem_page_offset;
  447. if ((data_page_offset + page_length) > PAGE_SIZE)
  448. page_length = PAGE_SIZE - data_page_offset;
  449. page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
  450. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  451. if (IS_ERR(page))
  452. return PTR_ERR(page);
  453. if (do_bit17_swizzling) {
  454. slow_shmem_bit17_copy(page,
  455. shmem_page_offset,
  456. user_pages[data_page_index],
  457. data_page_offset,
  458. page_length,
  459. 1);
  460. } else {
  461. slow_shmem_copy(user_pages[data_page_index],
  462. data_page_offset,
  463. page,
  464. shmem_page_offset,
  465. page_length);
  466. }
  467. mark_page_accessed(page);
  468. page_cache_release(page);
  469. remain -= page_length;
  470. data_ptr += page_length;
  471. offset += page_length;
  472. }
  473. out:
  474. for (i = 0; i < pinned_pages; i++) {
  475. SetPageDirty(user_pages[i]);
  476. mark_page_accessed(user_pages[i]);
  477. page_cache_release(user_pages[i]);
  478. }
  479. drm_free_large(user_pages);
  480. return ret;
  481. }
  482. /**
  483. * Reads data from the object referenced by handle.
  484. *
  485. * On error, the contents of *data are undefined.
  486. */
  487. int
  488. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  489. struct drm_file *file)
  490. {
  491. struct drm_i915_gem_pread *args = data;
  492. struct drm_i915_gem_object *obj;
  493. int ret = 0;
  494. if (args->size == 0)
  495. return 0;
  496. if (!access_ok(VERIFY_WRITE,
  497. (char __user *)(uintptr_t)args->data_ptr,
  498. args->size))
  499. return -EFAULT;
  500. ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
  501. args->size);
  502. if (ret)
  503. return -EFAULT;
  504. ret = i915_mutex_lock_interruptible(dev);
  505. if (ret)
  506. return ret;
  507. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  508. if (obj == NULL) {
  509. ret = -ENOENT;
  510. goto unlock;
  511. }
  512. /* Bounds check source. */
  513. if (args->offset > obj->base.size ||
  514. args->size > obj->base.size - args->offset) {
  515. ret = -EINVAL;
  516. goto out;
  517. }
  518. ret = i915_gem_object_set_cpu_read_domain_range(obj,
  519. args->offset,
  520. args->size);
  521. if (ret)
  522. goto out;
  523. ret = -EFAULT;
  524. if (!i915_gem_object_needs_bit17_swizzle(obj))
  525. ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
  526. if (ret == -EFAULT)
  527. ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
  528. out:
  529. drm_gem_object_unreference(&obj->base);
  530. unlock:
  531. mutex_unlock(&dev->struct_mutex);
  532. return ret;
  533. }
  534. /* This is the fast write path which cannot handle
  535. * page faults in the source data
  536. */
  537. static inline int
  538. fast_user_write(struct io_mapping *mapping,
  539. loff_t page_base, int page_offset,
  540. char __user *user_data,
  541. int length)
  542. {
  543. char *vaddr_atomic;
  544. unsigned long unwritten;
  545. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  546. unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
  547. user_data, length);
  548. io_mapping_unmap_atomic(vaddr_atomic);
  549. return unwritten;
  550. }
  551. /* Here's the write path which can sleep for
  552. * page faults
  553. */
  554. static inline void
  555. slow_kernel_write(struct io_mapping *mapping,
  556. loff_t gtt_base, int gtt_offset,
  557. struct page *user_page, int user_offset,
  558. int length)
  559. {
  560. char __iomem *dst_vaddr;
  561. char *src_vaddr;
  562. dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
  563. src_vaddr = kmap(user_page);
  564. memcpy_toio(dst_vaddr + gtt_offset,
  565. src_vaddr + user_offset,
  566. length);
  567. kunmap(user_page);
  568. io_mapping_unmap(dst_vaddr);
  569. }
  570. /**
  571. * This is the fast pwrite path, where we copy the data directly from the
  572. * user into the GTT, uncached.
  573. */
  574. static int
  575. i915_gem_gtt_pwrite_fast(struct drm_device *dev,
  576. struct drm_i915_gem_object *obj,
  577. struct drm_i915_gem_pwrite *args,
  578. struct drm_file *file)
  579. {
  580. drm_i915_private_t *dev_priv = dev->dev_private;
  581. ssize_t remain;
  582. loff_t offset, page_base;
  583. char __user *user_data;
  584. int page_offset, page_length;
  585. user_data = (char __user *) (uintptr_t) args->data_ptr;
  586. remain = args->size;
  587. offset = obj->gtt_offset + args->offset;
  588. while (remain > 0) {
  589. /* Operation in this page
  590. *
  591. * page_base = page offset within aperture
  592. * page_offset = offset within page
  593. * page_length = bytes to copy for this page
  594. */
  595. page_base = (offset & ~(PAGE_SIZE-1));
  596. page_offset = offset & (PAGE_SIZE-1);
  597. page_length = remain;
  598. if ((page_offset + remain) > PAGE_SIZE)
  599. page_length = PAGE_SIZE - page_offset;
  600. /* If we get a fault while copying data, then (presumably) our
  601. * source page isn't available. Return the error and we'll
  602. * retry in the slow path.
  603. */
  604. if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
  605. page_offset, user_data, page_length))
  606. return -EFAULT;
  607. remain -= page_length;
  608. user_data += page_length;
  609. offset += page_length;
  610. }
  611. return 0;
  612. }
  613. /**
  614. * This is the fallback GTT pwrite path, which uses get_user_pages to pin
  615. * the memory and maps it using kmap_atomic for copying.
  616. *
  617. * This code resulted in x11perf -rgb10text consuming about 10% more CPU
  618. * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
  619. */
  620. static int
  621. i915_gem_gtt_pwrite_slow(struct drm_device *dev,
  622. struct drm_i915_gem_object *obj,
  623. struct drm_i915_gem_pwrite *args,
  624. struct drm_file *file)
  625. {
  626. drm_i915_private_t *dev_priv = dev->dev_private;
  627. ssize_t remain;
  628. loff_t gtt_page_base, offset;
  629. loff_t first_data_page, last_data_page, num_pages;
  630. loff_t pinned_pages, i;
  631. struct page **user_pages;
  632. struct mm_struct *mm = current->mm;
  633. int gtt_page_offset, data_page_offset, data_page_index, page_length;
  634. int ret;
  635. uint64_t data_ptr = args->data_ptr;
  636. remain = args->size;
  637. /* Pin the user pages containing the data. We can't fault while
  638. * holding the struct mutex, and all of the pwrite implementations
  639. * want to hold it while dereferencing the user data.
  640. */
  641. first_data_page = data_ptr / PAGE_SIZE;
  642. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  643. num_pages = last_data_page - first_data_page + 1;
  644. user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
  645. if (user_pages == NULL)
  646. return -ENOMEM;
  647. mutex_unlock(&dev->struct_mutex);
  648. down_read(&mm->mmap_sem);
  649. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  650. num_pages, 0, 0, user_pages, NULL);
  651. up_read(&mm->mmap_sem);
  652. mutex_lock(&dev->struct_mutex);
  653. if (pinned_pages < num_pages) {
  654. ret = -EFAULT;
  655. goto out_unpin_pages;
  656. }
  657. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  658. if (ret)
  659. goto out_unpin_pages;
  660. offset = obj->gtt_offset + args->offset;
  661. while (remain > 0) {
  662. /* Operation in this page
  663. *
  664. * gtt_page_base = page offset within aperture
  665. * gtt_page_offset = offset within page in aperture
  666. * data_page_index = page number in get_user_pages return
  667. * data_page_offset = offset with data_page_index page.
  668. * page_length = bytes to copy for this page
  669. */
  670. gtt_page_base = offset & PAGE_MASK;
  671. gtt_page_offset = offset & ~PAGE_MASK;
  672. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  673. data_page_offset = data_ptr & ~PAGE_MASK;
  674. page_length = remain;
  675. if ((gtt_page_offset + page_length) > PAGE_SIZE)
  676. page_length = PAGE_SIZE - gtt_page_offset;
  677. if ((data_page_offset + page_length) > PAGE_SIZE)
  678. page_length = PAGE_SIZE - data_page_offset;
  679. slow_kernel_write(dev_priv->mm.gtt_mapping,
  680. gtt_page_base, gtt_page_offset,
  681. user_pages[data_page_index],
  682. data_page_offset,
  683. page_length);
  684. remain -= page_length;
  685. offset += page_length;
  686. data_ptr += page_length;
  687. }
  688. out_unpin_pages:
  689. for (i = 0; i < pinned_pages; i++)
  690. page_cache_release(user_pages[i]);
  691. drm_free_large(user_pages);
  692. return ret;
  693. }
  694. /**
  695. * This is the fast shmem pwrite path, which attempts to directly
  696. * copy_from_user into the kmapped pages backing the object.
  697. */
  698. static int
  699. i915_gem_shmem_pwrite_fast(struct drm_device *dev,
  700. struct drm_i915_gem_object *obj,
  701. struct drm_i915_gem_pwrite *args,
  702. struct drm_file *file)
  703. {
  704. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  705. ssize_t remain;
  706. loff_t offset;
  707. char __user *user_data;
  708. int page_offset, page_length;
  709. user_data = (char __user *) (uintptr_t) args->data_ptr;
  710. remain = args->size;
  711. offset = args->offset;
  712. obj->dirty = 1;
  713. while (remain > 0) {
  714. struct page *page;
  715. char *vaddr;
  716. int ret;
  717. /* Operation in this page
  718. *
  719. * page_offset = offset within page
  720. * page_length = bytes to copy for this page
  721. */
  722. page_offset = offset & (PAGE_SIZE-1);
  723. page_length = remain;
  724. if ((page_offset + remain) > PAGE_SIZE)
  725. page_length = PAGE_SIZE - page_offset;
  726. page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
  727. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  728. if (IS_ERR(page))
  729. return PTR_ERR(page);
  730. vaddr = kmap_atomic(page, KM_USER0);
  731. ret = __copy_from_user_inatomic(vaddr + page_offset,
  732. user_data,
  733. page_length);
  734. kunmap_atomic(vaddr, KM_USER0);
  735. set_page_dirty(page);
  736. mark_page_accessed(page);
  737. page_cache_release(page);
  738. /* If we get a fault while copying data, then (presumably) our
  739. * source page isn't available. Return the error and we'll
  740. * retry in the slow path.
  741. */
  742. if (ret)
  743. return -EFAULT;
  744. remain -= page_length;
  745. user_data += page_length;
  746. offset += page_length;
  747. }
  748. return 0;
  749. }
  750. /**
  751. * This is the fallback shmem pwrite path, which uses get_user_pages to pin
  752. * the memory and maps it using kmap_atomic for copying.
  753. *
  754. * This avoids taking mmap_sem for faulting on the user's address while the
  755. * struct_mutex is held.
  756. */
  757. static int
  758. i915_gem_shmem_pwrite_slow(struct drm_device *dev,
  759. struct drm_i915_gem_object *obj,
  760. struct drm_i915_gem_pwrite *args,
  761. struct drm_file *file)
  762. {
  763. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  764. struct mm_struct *mm = current->mm;
  765. struct page **user_pages;
  766. ssize_t remain;
  767. loff_t offset, pinned_pages, i;
  768. loff_t first_data_page, last_data_page, num_pages;
  769. int shmem_page_offset;
  770. int data_page_index, data_page_offset;
  771. int page_length;
  772. int ret;
  773. uint64_t data_ptr = args->data_ptr;
  774. int do_bit17_swizzling;
  775. remain = args->size;
  776. /* Pin the user pages containing the data. We can't fault while
  777. * holding the struct mutex, and all of the pwrite implementations
  778. * want to hold it while dereferencing the user data.
  779. */
  780. first_data_page = data_ptr / PAGE_SIZE;
  781. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  782. num_pages = last_data_page - first_data_page + 1;
  783. user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
  784. if (user_pages == NULL)
  785. return -ENOMEM;
  786. mutex_unlock(&dev->struct_mutex);
  787. down_read(&mm->mmap_sem);
  788. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  789. num_pages, 0, 0, user_pages, NULL);
  790. up_read(&mm->mmap_sem);
  791. mutex_lock(&dev->struct_mutex);
  792. if (pinned_pages < num_pages) {
  793. ret = -EFAULT;
  794. goto out;
  795. }
  796. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  797. if (ret)
  798. goto out;
  799. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  800. offset = args->offset;
  801. obj->dirty = 1;
  802. while (remain > 0) {
  803. struct page *page;
  804. /* Operation in this page
  805. *
  806. * shmem_page_offset = offset within page in shmem file
  807. * data_page_index = page number in get_user_pages return
  808. * data_page_offset = offset with data_page_index page.
  809. * page_length = bytes to copy for this page
  810. */
  811. shmem_page_offset = offset & ~PAGE_MASK;
  812. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  813. data_page_offset = data_ptr & ~PAGE_MASK;
  814. page_length = remain;
  815. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  816. page_length = PAGE_SIZE - shmem_page_offset;
  817. if ((data_page_offset + page_length) > PAGE_SIZE)
  818. page_length = PAGE_SIZE - data_page_offset;
  819. page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
  820. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  821. if (IS_ERR(page)) {
  822. ret = PTR_ERR(page);
  823. goto out;
  824. }
  825. if (do_bit17_swizzling) {
  826. slow_shmem_bit17_copy(page,
  827. shmem_page_offset,
  828. user_pages[data_page_index],
  829. data_page_offset,
  830. page_length,
  831. 0);
  832. } else {
  833. slow_shmem_copy(page,
  834. shmem_page_offset,
  835. user_pages[data_page_index],
  836. data_page_offset,
  837. page_length);
  838. }
  839. set_page_dirty(page);
  840. mark_page_accessed(page);
  841. page_cache_release(page);
  842. remain -= page_length;
  843. data_ptr += page_length;
  844. offset += page_length;
  845. }
  846. out:
  847. for (i = 0; i < pinned_pages; i++)
  848. page_cache_release(user_pages[i]);
  849. drm_free_large(user_pages);
  850. return ret;
  851. }
  852. /**
  853. * Writes data to the object referenced by handle.
  854. *
  855. * On error, the contents of the buffer that were to be modified are undefined.
  856. */
  857. int
  858. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  859. struct drm_file *file)
  860. {
  861. struct drm_i915_gem_pwrite *args = data;
  862. struct drm_i915_gem_object *obj;
  863. int ret;
  864. if (args->size == 0)
  865. return 0;
  866. if (!access_ok(VERIFY_READ,
  867. (char __user *)(uintptr_t)args->data_ptr,
  868. args->size))
  869. return -EFAULT;
  870. ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
  871. args->size);
  872. if (ret)
  873. return -EFAULT;
  874. ret = i915_mutex_lock_interruptible(dev);
  875. if (ret)
  876. return ret;
  877. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  878. if (obj == NULL) {
  879. ret = -ENOENT;
  880. goto unlock;
  881. }
  882. /* Bounds check destination. */
  883. if (args->offset > obj->base.size ||
  884. args->size > obj->base.size - args->offset) {
  885. ret = -EINVAL;
  886. goto out;
  887. }
  888. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  889. * it would end up going through the fenced access, and we'll get
  890. * different detiling behavior between reading and writing.
  891. * pread/pwrite currently are reading and writing from the CPU
  892. * perspective, requiring manual detiling by the client.
  893. */
  894. if (obj->phys_obj)
  895. ret = i915_gem_phys_pwrite(dev, obj, args, file);
  896. else if (obj->tiling_mode == I915_TILING_NONE &&
  897. obj->gtt_space &&
  898. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  899. ret = i915_gem_object_pin(obj, 0, true);
  900. if (ret)
  901. goto out;
  902. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  903. if (ret)
  904. goto out_unpin;
  905. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
  906. if (ret == -EFAULT)
  907. ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
  908. out_unpin:
  909. i915_gem_object_unpin(obj);
  910. } else {
  911. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  912. if (ret)
  913. goto out;
  914. ret = -EFAULT;
  915. if (!i915_gem_object_needs_bit17_swizzle(obj))
  916. ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
  917. if (ret == -EFAULT)
  918. ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
  919. }
  920. out:
  921. drm_gem_object_unreference(&obj->base);
  922. unlock:
  923. mutex_unlock(&dev->struct_mutex);
  924. return ret;
  925. }
  926. /**
  927. * Called when user space prepares to use an object with the CPU, either
  928. * through the mmap ioctl's mapping or a GTT mapping.
  929. */
  930. int
  931. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  932. struct drm_file *file)
  933. {
  934. struct drm_i915_private *dev_priv = dev->dev_private;
  935. struct drm_i915_gem_set_domain *args = data;
  936. struct drm_i915_gem_object *obj;
  937. uint32_t read_domains = args->read_domains;
  938. uint32_t write_domain = args->write_domain;
  939. int ret;
  940. if (!(dev->driver->driver_features & DRIVER_GEM))
  941. return -ENODEV;
  942. /* Only handle setting domains to types used by the CPU. */
  943. if (write_domain & I915_GEM_GPU_DOMAINS)
  944. return -EINVAL;
  945. if (read_domains & I915_GEM_GPU_DOMAINS)
  946. return -EINVAL;
  947. /* Having something in the write domain implies it's in the read
  948. * domain, and only that read domain. Enforce that in the request.
  949. */
  950. if (write_domain != 0 && read_domains != write_domain)
  951. return -EINVAL;
  952. ret = i915_mutex_lock_interruptible(dev);
  953. if (ret)
  954. return ret;
  955. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  956. if (obj == NULL) {
  957. ret = -ENOENT;
  958. goto unlock;
  959. }
  960. intel_mark_busy(dev, obj);
  961. if (read_domains & I915_GEM_DOMAIN_GTT) {
  962. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  963. /* Update the LRU on the fence for the CPU access that's
  964. * about to occur.
  965. */
  966. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  967. struct drm_i915_fence_reg *reg =
  968. &dev_priv->fence_regs[obj->fence_reg];
  969. list_move_tail(&reg->lru_list,
  970. &dev_priv->mm.fence_list);
  971. }
  972. /* Silently promote "you're not bound, there was nothing to do"
  973. * to success, since the client was just asking us to
  974. * make sure everything was done.
  975. */
  976. if (ret == -EINVAL)
  977. ret = 0;
  978. } else {
  979. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  980. }
  981. /* Maintain LRU order of "inactive" objects */
  982. if (ret == 0 && i915_gem_object_is_inactive(obj))
  983. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  984. drm_gem_object_unreference(&obj->base);
  985. unlock:
  986. mutex_unlock(&dev->struct_mutex);
  987. return ret;
  988. }
  989. /**
  990. * Called when user space has done writes to this buffer
  991. */
  992. int
  993. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  994. struct drm_file *file)
  995. {
  996. struct drm_i915_gem_sw_finish *args = data;
  997. struct drm_i915_gem_object *obj;
  998. int ret = 0;
  999. if (!(dev->driver->driver_features & DRIVER_GEM))
  1000. return -ENODEV;
  1001. ret = i915_mutex_lock_interruptible(dev);
  1002. if (ret)
  1003. return ret;
  1004. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1005. if (obj == NULL) {
  1006. ret = -ENOENT;
  1007. goto unlock;
  1008. }
  1009. /* Pinned buffers may be scanout, so flush the cache */
  1010. if (obj->pin_count)
  1011. i915_gem_object_flush_cpu_write_domain(obj);
  1012. drm_gem_object_unreference(&obj->base);
  1013. unlock:
  1014. mutex_unlock(&dev->struct_mutex);
  1015. return ret;
  1016. }
  1017. /**
  1018. * Maps the contents of an object, returning the address it is mapped
  1019. * into.
  1020. *
  1021. * While the mapping holds a reference on the contents of the object, it doesn't
  1022. * imply a ref on the object itself.
  1023. */
  1024. int
  1025. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1026. struct drm_file *file)
  1027. {
  1028. struct drm_i915_private *dev_priv = dev->dev_private;
  1029. struct drm_i915_gem_mmap *args = data;
  1030. struct drm_gem_object *obj;
  1031. loff_t offset;
  1032. unsigned long addr;
  1033. if (!(dev->driver->driver_features & DRIVER_GEM))
  1034. return -ENODEV;
  1035. obj = drm_gem_object_lookup(dev, file, args->handle);
  1036. if (obj == NULL)
  1037. return -ENOENT;
  1038. if (obj->size > dev_priv->mm.gtt_mappable_end) {
  1039. drm_gem_object_unreference_unlocked(obj);
  1040. return -E2BIG;
  1041. }
  1042. offset = args->offset;
  1043. down_write(&current->mm->mmap_sem);
  1044. addr = do_mmap(obj->filp, 0, args->size,
  1045. PROT_READ | PROT_WRITE, MAP_SHARED,
  1046. args->offset);
  1047. up_write(&current->mm->mmap_sem);
  1048. drm_gem_object_unreference_unlocked(obj);
  1049. if (IS_ERR((void *)addr))
  1050. return addr;
  1051. args->addr_ptr = (uint64_t) addr;
  1052. return 0;
  1053. }
  1054. /**
  1055. * i915_gem_fault - fault a page into the GTT
  1056. * vma: VMA in question
  1057. * vmf: fault info
  1058. *
  1059. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  1060. * from userspace. The fault handler takes care of binding the object to
  1061. * the GTT (if needed), allocating and programming a fence register (again,
  1062. * only if needed based on whether the old reg is still valid or the object
  1063. * is tiled) and inserting a new PTE into the faulting process.
  1064. *
  1065. * Note that the faulting process may involve evicting existing objects
  1066. * from the GTT and/or fence registers to make room. So performance may
  1067. * suffer if the GTT working set is large or there are few fence registers
  1068. * left.
  1069. */
  1070. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  1071. {
  1072. struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
  1073. struct drm_device *dev = obj->base.dev;
  1074. drm_i915_private_t *dev_priv = dev->dev_private;
  1075. pgoff_t page_offset;
  1076. unsigned long pfn;
  1077. int ret = 0;
  1078. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  1079. /* We don't use vmf->pgoff since that has the fake offset */
  1080. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  1081. PAGE_SHIFT;
  1082. /* Now bind it into the GTT if needed */
  1083. mutex_lock(&dev->struct_mutex);
  1084. BUG_ON(obj->pin_count && !obj->pin_mappable);
  1085. if (!obj->map_and_fenceable) {
  1086. ret = i915_gem_object_unbind(obj);
  1087. if (ret)
  1088. goto unlock;
  1089. }
  1090. if (!obj->gtt_space) {
  1091. ret = i915_gem_object_bind_to_gtt(obj, 0, true);
  1092. if (ret)
  1093. goto unlock;
  1094. }
  1095. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1096. if (ret)
  1097. goto unlock;
  1098. if (!obj->fault_mappable) {
  1099. obj->fault_mappable = true;
  1100. i915_gem_info_update_mappable(dev_priv, obj, true);
  1101. }
  1102. /* Need a new fence register? */
  1103. if (obj->tiling_mode != I915_TILING_NONE) {
  1104. ret = i915_gem_object_get_fence_reg(obj, true);
  1105. if (ret)
  1106. goto unlock;
  1107. }
  1108. if (i915_gem_object_is_inactive(obj))
  1109. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  1110. pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
  1111. page_offset;
  1112. /* Finally, remap it using the new GTT offset */
  1113. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1114. unlock:
  1115. mutex_unlock(&dev->struct_mutex);
  1116. switch (ret) {
  1117. case -EAGAIN:
  1118. set_need_resched();
  1119. case 0:
  1120. case -ERESTARTSYS:
  1121. return VM_FAULT_NOPAGE;
  1122. case -ENOMEM:
  1123. return VM_FAULT_OOM;
  1124. default:
  1125. return VM_FAULT_SIGBUS;
  1126. }
  1127. }
  1128. /**
  1129. * i915_gem_create_mmap_offset - create a fake mmap offset for an object
  1130. * @obj: obj in question
  1131. *
  1132. * GEM memory mapping works by handing back to userspace a fake mmap offset
  1133. * it can use in a subsequent mmap(2) call. The DRM core code then looks
  1134. * up the object based on the offset and sets up the various memory mapping
  1135. * structures.
  1136. *
  1137. * This routine allocates and attaches a fake offset for @obj.
  1138. */
  1139. static int
  1140. i915_gem_create_mmap_offset(struct drm_i915_gem_object *obj)
  1141. {
  1142. struct drm_device *dev = obj->base.dev;
  1143. struct drm_gem_mm *mm = dev->mm_private;
  1144. struct drm_map_list *list;
  1145. struct drm_local_map *map;
  1146. int ret = 0;
  1147. /* Set the object up for mmap'ing */
  1148. list = &obj->base.map_list;
  1149. list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
  1150. if (!list->map)
  1151. return -ENOMEM;
  1152. map = list->map;
  1153. map->type = _DRM_GEM;
  1154. map->size = obj->base.size;
  1155. map->handle = obj;
  1156. /* Get a DRM GEM mmap offset allocated... */
  1157. list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
  1158. obj->base.size / PAGE_SIZE,
  1159. 0, 0);
  1160. if (!list->file_offset_node) {
  1161. DRM_ERROR("failed to allocate offset for bo %d\n",
  1162. obj->base.name);
  1163. ret = -ENOSPC;
  1164. goto out_free_list;
  1165. }
  1166. list->file_offset_node = drm_mm_get_block(list->file_offset_node,
  1167. obj->base.size / PAGE_SIZE,
  1168. 0);
  1169. if (!list->file_offset_node) {
  1170. ret = -ENOMEM;
  1171. goto out_free_list;
  1172. }
  1173. list->hash.key = list->file_offset_node->start;
  1174. ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
  1175. if (ret) {
  1176. DRM_ERROR("failed to add to map hash\n");
  1177. goto out_free_mm;
  1178. }
  1179. return 0;
  1180. out_free_mm:
  1181. drm_mm_put_block(list->file_offset_node);
  1182. out_free_list:
  1183. kfree(list->map);
  1184. list->map = NULL;
  1185. return ret;
  1186. }
  1187. /**
  1188. * i915_gem_release_mmap - remove physical page mappings
  1189. * @obj: obj in question
  1190. *
  1191. * Preserve the reservation of the mmapping with the DRM core code, but
  1192. * relinquish ownership of the pages back to the system.
  1193. *
  1194. * It is vital that we remove the page mapping if we have mapped a tiled
  1195. * object through the GTT and then lose the fence register due to
  1196. * resource pressure. Similarly if the object has been moved out of the
  1197. * aperture, than pages mapped into userspace must be revoked. Removing the
  1198. * mapping will then trigger a page fault on the next user access, allowing
  1199. * fixup by i915_gem_fault().
  1200. */
  1201. void
  1202. i915_gem_release_mmap(struct drm_i915_gem_object *obj)
  1203. {
  1204. struct drm_device *dev = obj->base.dev;
  1205. struct drm_i915_private *dev_priv = dev->dev_private;
  1206. if (unlikely(obj->base.map_list.map && dev->dev_mapping))
  1207. unmap_mapping_range(dev->dev_mapping,
  1208. (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
  1209. obj->base.size, 1);
  1210. if (obj->fault_mappable) {
  1211. obj->fault_mappable = false;
  1212. i915_gem_info_update_mappable(dev_priv, obj, false);
  1213. }
  1214. }
  1215. static void
  1216. i915_gem_free_mmap_offset(struct drm_i915_gem_object *obj)
  1217. {
  1218. struct drm_device *dev = obj->base.dev;
  1219. struct drm_gem_mm *mm = dev->mm_private;
  1220. struct drm_map_list *list = &obj->base.map_list;
  1221. drm_ht_remove_item(&mm->offset_hash, &list->hash);
  1222. drm_mm_put_block(list->file_offset_node);
  1223. kfree(list->map);
  1224. list->map = NULL;
  1225. }
  1226. static uint32_t
  1227. i915_gem_get_gtt_size(struct drm_i915_gem_object *obj)
  1228. {
  1229. struct drm_device *dev = obj->base.dev;
  1230. uint32_t size;
  1231. if (INTEL_INFO(dev)->gen >= 4 ||
  1232. obj->tiling_mode == I915_TILING_NONE)
  1233. return obj->base.size;
  1234. /* Previous chips need a power-of-two fence region when tiling */
  1235. if (INTEL_INFO(dev)->gen == 3)
  1236. size = 1024*1024;
  1237. else
  1238. size = 512*1024;
  1239. while (size < obj->base.size)
  1240. size <<= 1;
  1241. return size;
  1242. }
  1243. /**
  1244. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1245. * @obj: object to check
  1246. *
  1247. * Return the required GTT alignment for an object, taking into account
  1248. * potential fence register mapping.
  1249. */
  1250. static uint32_t
  1251. i915_gem_get_gtt_alignment(struct drm_i915_gem_object *obj)
  1252. {
  1253. struct drm_device *dev = obj->base.dev;
  1254. /*
  1255. * Minimum alignment is 4k (GTT page size), but might be greater
  1256. * if a fence register is needed for the object.
  1257. */
  1258. if (INTEL_INFO(dev)->gen >= 4 ||
  1259. obj->tiling_mode == I915_TILING_NONE)
  1260. return 4096;
  1261. /*
  1262. * Previous chips need to be aligned to the size of the smallest
  1263. * fence register that can contain the object.
  1264. */
  1265. return i915_gem_get_gtt_size(obj);
  1266. }
  1267. /**
  1268. * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
  1269. * unfenced object
  1270. * @obj: object to check
  1271. *
  1272. * Return the required GTT alignment for an object, only taking into account
  1273. * unfenced tiled surface requirements.
  1274. */
  1275. static uint32_t
  1276. i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj)
  1277. {
  1278. struct drm_device *dev = obj->base.dev;
  1279. int tile_height;
  1280. /*
  1281. * Minimum alignment is 4k (GTT page size) for sane hw.
  1282. */
  1283. if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
  1284. obj->tiling_mode == I915_TILING_NONE)
  1285. return 4096;
  1286. /*
  1287. * Older chips need unfenced tiled buffers to be aligned to the left
  1288. * edge of an even tile row (where tile rows are counted as if the bo is
  1289. * placed in a fenced gtt region).
  1290. */
  1291. if (IS_GEN2(dev) ||
  1292. (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
  1293. tile_height = 32;
  1294. else
  1295. tile_height = 8;
  1296. return tile_height * obj->stride * 2;
  1297. }
  1298. /**
  1299. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1300. * @dev: DRM device
  1301. * @data: GTT mapping ioctl data
  1302. * @file: GEM object info
  1303. *
  1304. * Simply returns the fake offset to userspace so it can mmap it.
  1305. * The mmap call will end up in drm_gem_mmap(), which will set things
  1306. * up so we can get faults in the handler above.
  1307. *
  1308. * The fault handler will take care of binding the object into the GTT
  1309. * (since it may have been evicted to make room for something), allocating
  1310. * a fence register, and mapping the appropriate aperture address into
  1311. * userspace.
  1312. */
  1313. int
  1314. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1315. struct drm_file *file)
  1316. {
  1317. struct drm_i915_private *dev_priv = dev->dev_private;
  1318. struct drm_i915_gem_mmap_gtt *args = data;
  1319. struct drm_i915_gem_object *obj;
  1320. int ret;
  1321. if (!(dev->driver->driver_features & DRIVER_GEM))
  1322. return -ENODEV;
  1323. ret = i915_mutex_lock_interruptible(dev);
  1324. if (ret)
  1325. return ret;
  1326. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1327. if (obj == NULL) {
  1328. ret = -ENOENT;
  1329. goto unlock;
  1330. }
  1331. if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
  1332. ret = -E2BIG;
  1333. goto unlock;
  1334. }
  1335. if (obj->madv != I915_MADV_WILLNEED) {
  1336. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1337. ret = -EINVAL;
  1338. goto out;
  1339. }
  1340. if (!obj->base.map_list.map) {
  1341. ret = i915_gem_create_mmap_offset(obj);
  1342. if (ret)
  1343. goto out;
  1344. }
  1345. args->offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
  1346. out:
  1347. drm_gem_object_unreference(&obj->base);
  1348. unlock:
  1349. mutex_unlock(&dev->struct_mutex);
  1350. return ret;
  1351. }
  1352. static int
  1353. i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
  1354. gfp_t gfpmask)
  1355. {
  1356. int page_count, i;
  1357. struct address_space *mapping;
  1358. struct inode *inode;
  1359. struct page *page;
  1360. /* Get the list of pages out of our struct file. They'll be pinned
  1361. * at this point until we release them.
  1362. */
  1363. page_count = obj->base.size / PAGE_SIZE;
  1364. BUG_ON(obj->pages != NULL);
  1365. obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
  1366. if (obj->pages == NULL)
  1367. return -ENOMEM;
  1368. inode = obj->base.filp->f_path.dentry->d_inode;
  1369. mapping = inode->i_mapping;
  1370. for (i = 0; i < page_count; i++) {
  1371. page = read_cache_page_gfp(mapping, i,
  1372. GFP_HIGHUSER |
  1373. __GFP_COLD |
  1374. __GFP_RECLAIMABLE |
  1375. gfpmask);
  1376. if (IS_ERR(page))
  1377. goto err_pages;
  1378. obj->pages[i] = page;
  1379. }
  1380. if (obj->tiling_mode != I915_TILING_NONE)
  1381. i915_gem_object_do_bit_17_swizzle(obj);
  1382. return 0;
  1383. err_pages:
  1384. while (i--)
  1385. page_cache_release(obj->pages[i]);
  1386. drm_free_large(obj->pages);
  1387. obj->pages = NULL;
  1388. return PTR_ERR(page);
  1389. }
  1390. static void
  1391. i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
  1392. {
  1393. int page_count = obj->base.size / PAGE_SIZE;
  1394. int i;
  1395. BUG_ON(obj->madv == __I915_MADV_PURGED);
  1396. if (obj->tiling_mode != I915_TILING_NONE)
  1397. i915_gem_object_save_bit_17_swizzle(obj);
  1398. if (obj->madv == I915_MADV_DONTNEED)
  1399. obj->dirty = 0;
  1400. for (i = 0; i < page_count; i++) {
  1401. if (obj->dirty)
  1402. set_page_dirty(obj->pages[i]);
  1403. if (obj->madv == I915_MADV_WILLNEED)
  1404. mark_page_accessed(obj->pages[i]);
  1405. page_cache_release(obj->pages[i]);
  1406. }
  1407. obj->dirty = 0;
  1408. drm_free_large(obj->pages);
  1409. obj->pages = NULL;
  1410. }
  1411. static uint32_t
  1412. i915_gem_next_request_seqno(struct drm_device *dev,
  1413. struct intel_ring_buffer *ring)
  1414. {
  1415. drm_i915_private_t *dev_priv = dev->dev_private;
  1416. return ring->outstanding_lazy_request = dev_priv->next_seqno;
  1417. }
  1418. static void
  1419. i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1420. struct intel_ring_buffer *ring)
  1421. {
  1422. struct drm_device *dev = obj->base.dev;
  1423. struct drm_i915_private *dev_priv = dev->dev_private;
  1424. uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
  1425. BUG_ON(ring == NULL);
  1426. obj->ring = ring;
  1427. /* Add a reference if we're newly entering the active list. */
  1428. if (!obj->active) {
  1429. drm_gem_object_reference(&obj->base);
  1430. obj->active = 1;
  1431. }
  1432. /* Move from whatever list we were on to the tail of execution. */
  1433. list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
  1434. list_move_tail(&obj->ring_list, &ring->active_list);
  1435. obj->last_rendering_seqno = seqno;
  1436. }
  1437. static void
  1438. i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
  1439. {
  1440. struct drm_device *dev = obj->base.dev;
  1441. drm_i915_private_t *dev_priv = dev->dev_private;
  1442. BUG_ON(!obj->active);
  1443. list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
  1444. list_del_init(&obj->ring_list);
  1445. obj->last_rendering_seqno = 0;
  1446. }
  1447. /* Immediately discard the backing storage */
  1448. static void
  1449. i915_gem_object_truncate(struct drm_i915_gem_object *obj)
  1450. {
  1451. struct inode *inode;
  1452. /* Our goal here is to return as much of the memory as
  1453. * is possible back to the system as we are called from OOM.
  1454. * To do this we must instruct the shmfs to drop all of its
  1455. * backing pages, *now*. Here we mirror the actions taken
  1456. * when by shmem_delete_inode() to release the backing store.
  1457. */
  1458. inode = obj->base.filp->f_path.dentry->d_inode;
  1459. truncate_inode_pages(inode->i_mapping, 0);
  1460. if (inode->i_op->truncate_range)
  1461. inode->i_op->truncate_range(inode, 0, (loff_t)-1);
  1462. obj->madv = __I915_MADV_PURGED;
  1463. }
  1464. static inline int
  1465. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
  1466. {
  1467. return obj->madv == I915_MADV_DONTNEED;
  1468. }
  1469. static void
  1470. i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
  1471. {
  1472. struct drm_device *dev = obj->base.dev;
  1473. drm_i915_private_t *dev_priv = dev->dev_private;
  1474. if (obj->pin_count != 0)
  1475. list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
  1476. else
  1477. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  1478. list_del_init(&obj->ring_list);
  1479. BUG_ON(!list_empty(&obj->gpu_write_list));
  1480. obj->last_rendering_seqno = 0;
  1481. obj->ring = NULL;
  1482. if (obj->active) {
  1483. obj->active = 0;
  1484. drm_gem_object_unreference(&obj->base);
  1485. }
  1486. WARN_ON(i915_verify_lists(dev));
  1487. }
  1488. static void
  1489. i915_gem_process_flushing_list(struct drm_device *dev,
  1490. uint32_t flush_domains,
  1491. struct intel_ring_buffer *ring)
  1492. {
  1493. drm_i915_private_t *dev_priv = dev->dev_private;
  1494. struct drm_i915_gem_object *obj, *next;
  1495. list_for_each_entry_safe(obj, next,
  1496. &ring->gpu_write_list,
  1497. gpu_write_list) {
  1498. if (obj->base.write_domain & flush_domains) {
  1499. uint32_t old_write_domain = obj->base.write_domain;
  1500. obj->base.write_domain = 0;
  1501. list_del_init(&obj->gpu_write_list);
  1502. i915_gem_object_move_to_active(obj, ring);
  1503. /* update the fence lru list */
  1504. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1505. struct drm_i915_fence_reg *reg =
  1506. &dev_priv->fence_regs[obj->fence_reg];
  1507. list_move_tail(&reg->lru_list,
  1508. &dev_priv->mm.fence_list);
  1509. }
  1510. trace_i915_gem_object_change_domain(obj,
  1511. obj->base.read_domains,
  1512. old_write_domain);
  1513. }
  1514. }
  1515. }
  1516. int
  1517. i915_add_request(struct drm_device *dev,
  1518. struct drm_file *file,
  1519. struct drm_i915_gem_request *request,
  1520. struct intel_ring_buffer *ring)
  1521. {
  1522. drm_i915_private_t *dev_priv = dev->dev_private;
  1523. struct drm_i915_file_private *file_priv = NULL;
  1524. uint32_t seqno;
  1525. int was_empty;
  1526. int ret;
  1527. BUG_ON(request == NULL);
  1528. if (file != NULL)
  1529. file_priv = file->driver_priv;
  1530. ret = ring->add_request(ring, &seqno);
  1531. if (ret)
  1532. return ret;
  1533. ring->outstanding_lazy_request = false;
  1534. request->seqno = seqno;
  1535. request->ring = ring;
  1536. request->emitted_jiffies = jiffies;
  1537. was_empty = list_empty(&ring->request_list);
  1538. list_add_tail(&request->list, &ring->request_list);
  1539. if (file_priv) {
  1540. spin_lock(&file_priv->mm.lock);
  1541. request->file_priv = file_priv;
  1542. list_add_tail(&request->client_list,
  1543. &file_priv->mm.request_list);
  1544. spin_unlock(&file_priv->mm.lock);
  1545. }
  1546. if (!dev_priv->mm.suspended) {
  1547. mod_timer(&dev_priv->hangcheck_timer,
  1548. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1549. if (was_empty)
  1550. queue_delayed_work(dev_priv->wq,
  1551. &dev_priv->mm.retire_work, HZ);
  1552. }
  1553. return 0;
  1554. }
  1555. /**
  1556. * Command execution barrier
  1557. *
  1558. * Ensures that all commands in the ring are finished
  1559. * before signalling the CPU
  1560. */
  1561. static void
  1562. i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
  1563. {
  1564. uint32_t flush_domains = 0;
  1565. /* The sampler always gets flushed on i965 (sigh) */
  1566. if (INTEL_INFO(dev)->gen >= 4)
  1567. flush_domains |= I915_GEM_DOMAIN_SAMPLER;
  1568. ring->flush(ring, I915_GEM_DOMAIN_COMMAND, flush_domains);
  1569. }
  1570. static inline void
  1571. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  1572. {
  1573. struct drm_i915_file_private *file_priv = request->file_priv;
  1574. if (!file_priv)
  1575. return;
  1576. spin_lock(&file_priv->mm.lock);
  1577. list_del(&request->client_list);
  1578. request->file_priv = NULL;
  1579. spin_unlock(&file_priv->mm.lock);
  1580. }
  1581. static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
  1582. struct intel_ring_buffer *ring)
  1583. {
  1584. while (!list_empty(&ring->request_list)) {
  1585. struct drm_i915_gem_request *request;
  1586. request = list_first_entry(&ring->request_list,
  1587. struct drm_i915_gem_request,
  1588. list);
  1589. list_del(&request->list);
  1590. i915_gem_request_remove_from_client(request);
  1591. kfree(request);
  1592. }
  1593. while (!list_empty(&ring->active_list)) {
  1594. struct drm_i915_gem_object *obj;
  1595. obj = list_first_entry(&ring->active_list,
  1596. struct drm_i915_gem_object,
  1597. ring_list);
  1598. obj->base.write_domain = 0;
  1599. list_del_init(&obj->gpu_write_list);
  1600. i915_gem_object_move_to_inactive(obj);
  1601. }
  1602. }
  1603. void i915_gem_reset(struct drm_device *dev)
  1604. {
  1605. struct drm_i915_private *dev_priv = dev->dev_private;
  1606. struct drm_i915_gem_object *obj;
  1607. int i;
  1608. i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
  1609. i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
  1610. i915_gem_reset_ring_lists(dev_priv, &dev_priv->blt_ring);
  1611. /* Remove anything from the flushing lists. The GPU cache is likely
  1612. * to be lost on reset along with the data, so simply move the
  1613. * lost bo to the inactive list.
  1614. */
  1615. while (!list_empty(&dev_priv->mm.flushing_list)) {
  1616. obj= list_first_entry(&dev_priv->mm.flushing_list,
  1617. struct drm_i915_gem_object,
  1618. mm_list);
  1619. obj->base.write_domain = 0;
  1620. list_del_init(&obj->gpu_write_list);
  1621. i915_gem_object_move_to_inactive(obj);
  1622. }
  1623. /* Move everything out of the GPU domains to ensure we do any
  1624. * necessary invalidation upon reuse.
  1625. */
  1626. list_for_each_entry(obj,
  1627. &dev_priv->mm.inactive_list,
  1628. mm_list)
  1629. {
  1630. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  1631. }
  1632. /* The fence registers are invalidated so clear them out */
  1633. for (i = 0; i < 16; i++) {
  1634. struct drm_i915_fence_reg *reg;
  1635. reg = &dev_priv->fence_regs[i];
  1636. if (!reg->obj)
  1637. continue;
  1638. i915_gem_clear_fence_reg(reg->obj);
  1639. }
  1640. }
  1641. /**
  1642. * This function clears the request list as sequence numbers are passed.
  1643. */
  1644. static void
  1645. i915_gem_retire_requests_ring(struct drm_device *dev,
  1646. struct intel_ring_buffer *ring)
  1647. {
  1648. drm_i915_private_t *dev_priv = dev->dev_private;
  1649. uint32_t seqno;
  1650. if (!ring->status_page.page_addr ||
  1651. list_empty(&ring->request_list))
  1652. return;
  1653. WARN_ON(i915_verify_lists(dev));
  1654. seqno = ring->get_seqno(ring);
  1655. while (!list_empty(&ring->request_list)) {
  1656. struct drm_i915_gem_request *request;
  1657. request = list_first_entry(&ring->request_list,
  1658. struct drm_i915_gem_request,
  1659. list);
  1660. if (!i915_seqno_passed(seqno, request->seqno))
  1661. break;
  1662. trace_i915_gem_request_retire(dev, request->seqno);
  1663. list_del(&request->list);
  1664. i915_gem_request_remove_from_client(request);
  1665. kfree(request);
  1666. }
  1667. /* Move any buffers on the active list that are no longer referenced
  1668. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1669. */
  1670. while (!list_empty(&ring->active_list)) {
  1671. struct drm_i915_gem_object *obj;
  1672. obj= list_first_entry(&ring->active_list,
  1673. struct drm_i915_gem_object,
  1674. ring_list);
  1675. if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
  1676. break;
  1677. if (obj->base.write_domain != 0)
  1678. i915_gem_object_move_to_flushing(obj);
  1679. else
  1680. i915_gem_object_move_to_inactive(obj);
  1681. }
  1682. if (unlikely (dev_priv->trace_irq_seqno &&
  1683. i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
  1684. ring->user_irq_put(ring);
  1685. dev_priv->trace_irq_seqno = 0;
  1686. }
  1687. WARN_ON(i915_verify_lists(dev));
  1688. }
  1689. void
  1690. i915_gem_retire_requests(struct drm_device *dev)
  1691. {
  1692. drm_i915_private_t *dev_priv = dev->dev_private;
  1693. if (!list_empty(&dev_priv->mm.deferred_free_list)) {
  1694. struct drm_i915_gem_object *obj, *next;
  1695. /* We must be careful that during unbind() we do not
  1696. * accidentally infinitely recurse into retire requests.
  1697. * Currently:
  1698. * retire -> free -> unbind -> wait -> retire_ring
  1699. */
  1700. list_for_each_entry_safe(obj, next,
  1701. &dev_priv->mm.deferred_free_list,
  1702. mm_list)
  1703. i915_gem_free_object_tail(obj);
  1704. }
  1705. i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
  1706. i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
  1707. i915_gem_retire_requests_ring(dev, &dev_priv->blt_ring);
  1708. }
  1709. static void
  1710. i915_gem_retire_work_handler(struct work_struct *work)
  1711. {
  1712. drm_i915_private_t *dev_priv;
  1713. struct drm_device *dev;
  1714. dev_priv = container_of(work, drm_i915_private_t,
  1715. mm.retire_work.work);
  1716. dev = dev_priv->dev;
  1717. /* Come back later if the device is busy... */
  1718. if (!mutex_trylock(&dev->struct_mutex)) {
  1719. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1720. return;
  1721. }
  1722. i915_gem_retire_requests(dev);
  1723. if (!dev_priv->mm.suspended &&
  1724. (!list_empty(&dev_priv->render_ring.request_list) ||
  1725. !list_empty(&dev_priv->bsd_ring.request_list) ||
  1726. !list_empty(&dev_priv->blt_ring.request_list)))
  1727. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1728. mutex_unlock(&dev->struct_mutex);
  1729. }
  1730. int
  1731. i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
  1732. bool interruptible, struct intel_ring_buffer *ring)
  1733. {
  1734. drm_i915_private_t *dev_priv = dev->dev_private;
  1735. u32 ier;
  1736. int ret = 0;
  1737. BUG_ON(seqno == 0);
  1738. if (atomic_read(&dev_priv->mm.wedged))
  1739. return -EAGAIN;
  1740. if (seqno == ring->outstanding_lazy_request) {
  1741. struct drm_i915_gem_request *request;
  1742. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1743. if (request == NULL)
  1744. return -ENOMEM;
  1745. ret = i915_add_request(dev, NULL, request, ring);
  1746. if (ret) {
  1747. kfree(request);
  1748. return ret;
  1749. }
  1750. seqno = request->seqno;
  1751. }
  1752. if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
  1753. if (HAS_PCH_SPLIT(dev))
  1754. ier = I915_READ(DEIER) | I915_READ(GTIER);
  1755. else
  1756. ier = I915_READ(IER);
  1757. if (!ier) {
  1758. DRM_ERROR("something (likely vbetool) disabled "
  1759. "interrupts, re-enabling\n");
  1760. i915_driver_irq_preinstall(dev);
  1761. i915_driver_irq_postinstall(dev);
  1762. }
  1763. trace_i915_gem_request_wait_begin(dev, seqno);
  1764. ring->waiting_seqno = seqno;
  1765. ring->user_irq_get(ring);
  1766. if (interruptible)
  1767. ret = wait_event_interruptible(ring->irq_queue,
  1768. i915_seqno_passed(ring->get_seqno(ring), seqno)
  1769. || atomic_read(&dev_priv->mm.wedged));
  1770. else
  1771. wait_event(ring->irq_queue,
  1772. i915_seqno_passed(ring->get_seqno(ring), seqno)
  1773. || atomic_read(&dev_priv->mm.wedged));
  1774. ring->user_irq_put(ring);
  1775. ring->waiting_seqno = 0;
  1776. trace_i915_gem_request_wait_end(dev, seqno);
  1777. }
  1778. if (atomic_read(&dev_priv->mm.wedged))
  1779. ret = -EAGAIN;
  1780. if (ret && ret != -ERESTARTSYS)
  1781. DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
  1782. __func__, ret, seqno, ring->get_seqno(ring),
  1783. dev_priv->next_seqno);
  1784. /* Directly dispatch request retiring. While we have the work queue
  1785. * to handle this, the waiter on a request often wants an associated
  1786. * buffer to have made it to the inactive list, and we would need
  1787. * a separate wait queue to handle that.
  1788. */
  1789. if (ret == 0)
  1790. i915_gem_retire_requests_ring(dev, ring);
  1791. return ret;
  1792. }
  1793. /**
  1794. * Waits for a sequence number to be signaled, and cleans up the
  1795. * request and object lists appropriately for that event.
  1796. */
  1797. static int
  1798. i915_wait_request(struct drm_device *dev, uint32_t seqno,
  1799. struct intel_ring_buffer *ring)
  1800. {
  1801. return i915_do_wait_request(dev, seqno, 1, ring);
  1802. }
  1803. static void
  1804. i915_gem_flush_ring(struct drm_device *dev,
  1805. struct intel_ring_buffer *ring,
  1806. uint32_t invalidate_domains,
  1807. uint32_t flush_domains)
  1808. {
  1809. ring->flush(ring, invalidate_domains, flush_domains);
  1810. i915_gem_process_flushing_list(dev, flush_domains, ring);
  1811. }
  1812. static void
  1813. i915_gem_flush(struct drm_device *dev,
  1814. uint32_t invalidate_domains,
  1815. uint32_t flush_domains,
  1816. uint32_t flush_rings)
  1817. {
  1818. drm_i915_private_t *dev_priv = dev->dev_private;
  1819. if (flush_domains & I915_GEM_DOMAIN_CPU)
  1820. intel_gtt_chipset_flush();
  1821. if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
  1822. if (flush_rings & RING_RENDER)
  1823. i915_gem_flush_ring(dev, &dev_priv->render_ring,
  1824. invalidate_domains, flush_domains);
  1825. if (flush_rings & RING_BSD)
  1826. i915_gem_flush_ring(dev, &dev_priv->bsd_ring,
  1827. invalidate_domains, flush_domains);
  1828. if (flush_rings & RING_BLT)
  1829. i915_gem_flush_ring(dev, &dev_priv->blt_ring,
  1830. invalidate_domains, flush_domains);
  1831. }
  1832. }
  1833. /**
  1834. * Ensures that all rendering to the object has completed and the object is
  1835. * safe to unbind from the GTT or access from the CPU.
  1836. */
  1837. static int
  1838. i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
  1839. bool interruptible)
  1840. {
  1841. struct drm_device *dev = obj->base.dev;
  1842. int ret;
  1843. /* This function only exists to support waiting for existing rendering,
  1844. * not for emitting required flushes.
  1845. */
  1846. BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
  1847. /* If there is rendering queued on the buffer being evicted, wait for
  1848. * it.
  1849. */
  1850. if (obj->active) {
  1851. ret = i915_do_wait_request(dev,
  1852. obj->last_rendering_seqno,
  1853. interruptible,
  1854. obj->ring);
  1855. if (ret)
  1856. return ret;
  1857. }
  1858. return 0;
  1859. }
  1860. /**
  1861. * Unbinds an object from the GTT aperture.
  1862. */
  1863. int
  1864. i915_gem_object_unbind(struct drm_i915_gem_object *obj)
  1865. {
  1866. struct drm_device *dev = obj->base.dev;
  1867. struct drm_i915_private *dev_priv = dev->dev_private;
  1868. int ret = 0;
  1869. if (obj->gtt_space == NULL)
  1870. return 0;
  1871. if (obj->pin_count != 0) {
  1872. DRM_ERROR("Attempting to unbind pinned buffer\n");
  1873. return -EINVAL;
  1874. }
  1875. /* blow away mappings if mapped through GTT */
  1876. i915_gem_release_mmap(obj);
  1877. /* Move the object to the CPU domain to ensure that
  1878. * any possible CPU writes while it's not in the GTT
  1879. * are flushed when we go to remap it. This will
  1880. * also ensure that all pending GPU writes are finished
  1881. * before we unbind.
  1882. */
  1883. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  1884. if (ret == -ERESTARTSYS)
  1885. return ret;
  1886. /* Continue on if we fail due to EIO, the GPU is hung so we
  1887. * should be safe and we need to cleanup or else we might
  1888. * cause memory corruption through use-after-free.
  1889. */
  1890. if (ret) {
  1891. i915_gem_clflush_object(obj);
  1892. obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  1893. }
  1894. /* release the fence reg _after_ flushing */
  1895. if (obj->fence_reg != I915_FENCE_REG_NONE)
  1896. i915_gem_clear_fence_reg(obj);
  1897. i915_gem_gtt_unbind_object(obj);
  1898. i915_gem_object_put_pages_gtt(obj);
  1899. i915_gem_info_remove_gtt(dev_priv, obj);
  1900. list_del_init(&obj->mm_list);
  1901. /* Avoid an unnecessary call to unbind on rebind. */
  1902. obj->map_and_fenceable = true;
  1903. drm_mm_put_block(obj->gtt_space);
  1904. obj->gtt_space = NULL;
  1905. obj->gtt_offset = 0;
  1906. if (i915_gem_object_is_purgeable(obj))
  1907. i915_gem_object_truncate(obj);
  1908. trace_i915_gem_object_unbind(obj);
  1909. return ret;
  1910. }
  1911. static int i915_ring_idle(struct drm_device *dev,
  1912. struct intel_ring_buffer *ring)
  1913. {
  1914. if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
  1915. return 0;
  1916. i915_gem_flush_ring(dev, ring,
  1917. I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  1918. return i915_wait_request(dev,
  1919. i915_gem_next_request_seqno(dev, ring),
  1920. ring);
  1921. }
  1922. int
  1923. i915_gpu_idle(struct drm_device *dev)
  1924. {
  1925. drm_i915_private_t *dev_priv = dev->dev_private;
  1926. bool lists_empty;
  1927. int ret;
  1928. lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
  1929. list_empty(&dev_priv->mm.active_list));
  1930. if (lists_empty)
  1931. return 0;
  1932. /* Flush everything onto the inactive list. */
  1933. ret = i915_ring_idle(dev, &dev_priv->render_ring);
  1934. if (ret)
  1935. return ret;
  1936. ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
  1937. if (ret)
  1938. return ret;
  1939. ret = i915_ring_idle(dev, &dev_priv->blt_ring);
  1940. if (ret)
  1941. return ret;
  1942. return 0;
  1943. }
  1944. static void sandybridge_write_fence_reg(struct drm_i915_gem_object *obj)
  1945. {
  1946. struct drm_device *dev = obj->base.dev;
  1947. drm_i915_private_t *dev_priv = dev->dev_private;
  1948. u32 size = obj->gtt_space->size;
  1949. int regnum = obj->fence_reg;
  1950. uint64_t val;
  1951. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  1952. 0xfffff000) << 32;
  1953. val |= obj->gtt_offset & 0xfffff000;
  1954. val |= (uint64_t)((obj->stride / 128) - 1) <<
  1955. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  1956. if (obj->tiling_mode == I915_TILING_Y)
  1957. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1958. val |= I965_FENCE_REG_VALID;
  1959. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
  1960. }
  1961. static void i965_write_fence_reg(struct drm_i915_gem_object *obj)
  1962. {
  1963. struct drm_device *dev = obj->base.dev;
  1964. drm_i915_private_t *dev_priv = dev->dev_private;
  1965. u32 size = obj->gtt_space->size;
  1966. int regnum = obj->fence_reg;
  1967. uint64_t val;
  1968. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  1969. 0xfffff000) << 32;
  1970. val |= obj->gtt_offset & 0xfffff000;
  1971. val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  1972. if (obj->tiling_mode == I915_TILING_Y)
  1973. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1974. val |= I965_FENCE_REG_VALID;
  1975. I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
  1976. }
  1977. static void i915_write_fence_reg(struct drm_i915_gem_object *obj)
  1978. {
  1979. struct drm_device *dev = obj->base.dev;
  1980. drm_i915_private_t *dev_priv = dev->dev_private;
  1981. u32 size = obj->gtt_space->size;
  1982. uint32_t fence_reg, val, pitch_val;
  1983. int tile_width;
  1984. if ((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
  1985. (obj->gtt_offset & (size - 1))) {
  1986. WARN(1, "%s: object 0x%08x [fenceable? %d] not 1M or size (0x%08x) aligned [gtt_space offset=%lx, size=%lx]\n",
  1987. __func__, obj->gtt_offset, obj->map_and_fenceable, size,
  1988. obj->gtt_space->start, obj->gtt_space->size);
  1989. return;
  1990. }
  1991. if (obj->tiling_mode == I915_TILING_Y &&
  1992. HAS_128_BYTE_Y_TILING(dev))
  1993. tile_width = 128;
  1994. else
  1995. tile_width = 512;
  1996. /* Note: pitch better be a power of two tile widths */
  1997. pitch_val = obj->stride / tile_width;
  1998. pitch_val = ffs(pitch_val) - 1;
  1999. if (obj->tiling_mode == I915_TILING_Y &&
  2000. HAS_128_BYTE_Y_TILING(dev))
  2001. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  2002. else
  2003. WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
  2004. val = obj->gtt_offset;
  2005. if (obj->tiling_mode == I915_TILING_Y)
  2006. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2007. val |= I915_FENCE_SIZE_BITS(size);
  2008. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2009. val |= I830_FENCE_REG_VALID;
  2010. fence_reg = obj->fence_reg;
  2011. if (fence_reg < 8)
  2012. fence_reg = FENCE_REG_830_0 + fence_reg * 4;
  2013. else
  2014. fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
  2015. I915_WRITE(fence_reg, val);
  2016. }
  2017. static void i830_write_fence_reg(struct drm_i915_gem_object *obj)
  2018. {
  2019. struct drm_device *dev = obj->base.dev;
  2020. drm_i915_private_t *dev_priv = dev->dev_private;
  2021. u32 size = obj->gtt_space->size;
  2022. int regnum = obj->fence_reg;
  2023. uint32_t val;
  2024. uint32_t pitch_val;
  2025. uint32_t fence_size_bits;
  2026. if ((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
  2027. (obj->gtt_offset & (obj->base.size - 1))) {
  2028. WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
  2029. __func__, obj->gtt_offset);
  2030. return;
  2031. }
  2032. pitch_val = obj->stride / 128;
  2033. pitch_val = ffs(pitch_val) - 1;
  2034. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  2035. val = obj->gtt_offset;
  2036. if (obj->tiling_mode == I915_TILING_Y)
  2037. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2038. fence_size_bits = I830_FENCE_SIZE_BITS(size);
  2039. WARN_ON(fence_size_bits & ~0x00000f00);
  2040. val |= fence_size_bits;
  2041. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2042. val |= I830_FENCE_REG_VALID;
  2043. I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
  2044. }
  2045. static int i915_find_fence_reg(struct drm_device *dev,
  2046. bool interruptible)
  2047. {
  2048. struct drm_i915_private *dev_priv = dev->dev_private;
  2049. struct drm_i915_fence_reg *reg;
  2050. struct drm_i915_gem_object *obj = NULL;
  2051. int i, avail, ret;
  2052. /* First try to find a free reg */
  2053. avail = 0;
  2054. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2055. reg = &dev_priv->fence_regs[i];
  2056. if (!reg->obj)
  2057. return i;
  2058. if (!reg->obj->pin_count)
  2059. avail++;
  2060. }
  2061. if (avail == 0)
  2062. return -ENOSPC;
  2063. /* None available, try to steal one or wait for a user to finish */
  2064. avail = I915_FENCE_REG_NONE;
  2065. list_for_each_entry(reg, &dev_priv->mm.fence_list,
  2066. lru_list) {
  2067. obj = reg->obj;
  2068. if (obj->pin_count)
  2069. continue;
  2070. /* found one! */
  2071. avail = obj->fence_reg;
  2072. break;
  2073. }
  2074. BUG_ON(avail == I915_FENCE_REG_NONE);
  2075. /* We only have a reference on obj from the active list. put_fence_reg
  2076. * might drop that one, causing a use-after-free in it. So hold a
  2077. * private reference to obj like the other callers of put_fence_reg
  2078. * (set_tiling ioctl) do. */
  2079. drm_gem_object_reference(&obj->base);
  2080. ret = i915_gem_object_put_fence_reg(obj, interruptible);
  2081. drm_gem_object_unreference(&obj->base);
  2082. if (ret != 0)
  2083. return ret;
  2084. return avail;
  2085. }
  2086. /**
  2087. * i915_gem_object_get_fence_reg - set up a fence reg for an object
  2088. * @obj: object to map through a fence reg
  2089. *
  2090. * When mapping objects through the GTT, userspace wants to be able to write
  2091. * to them without having to worry about swizzling if the object is tiled.
  2092. *
  2093. * This function walks the fence regs looking for a free one for @obj,
  2094. * stealing one if it can't find any.
  2095. *
  2096. * It then sets up the reg based on the object's properties: address, pitch
  2097. * and tiling format.
  2098. */
  2099. int
  2100. i915_gem_object_get_fence_reg(struct drm_i915_gem_object *obj,
  2101. bool interruptible)
  2102. {
  2103. struct drm_device *dev = obj->base.dev;
  2104. struct drm_i915_private *dev_priv = dev->dev_private;
  2105. struct drm_i915_fence_reg *reg = NULL;
  2106. int ret;
  2107. /* Just update our place in the LRU if our fence is getting used. */
  2108. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  2109. reg = &dev_priv->fence_regs[obj->fence_reg];
  2110. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2111. return 0;
  2112. }
  2113. switch (obj->tiling_mode) {
  2114. case I915_TILING_NONE:
  2115. WARN(1, "allocating a fence for non-tiled object?\n");
  2116. break;
  2117. case I915_TILING_X:
  2118. if (!obj->stride)
  2119. return -EINVAL;
  2120. WARN((obj->stride & (512 - 1)),
  2121. "object 0x%08x is X tiled but has non-512B pitch\n",
  2122. obj->gtt_offset);
  2123. break;
  2124. case I915_TILING_Y:
  2125. if (!obj->stride)
  2126. return -EINVAL;
  2127. WARN((obj->stride & (128 - 1)),
  2128. "object 0x%08x is Y tiled but has non-128B pitch\n",
  2129. obj->gtt_offset);
  2130. break;
  2131. }
  2132. ret = i915_find_fence_reg(dev, interruptible);
  2133. if (ret < 0)
  2134. return ret;
  2135. obj->fence_reg = ret;
  2136. reg = &dev_priv->fence_regs[obj->fence_reg];
  2137. list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2138. reg->obj = obj;
  2139. switch (INTEL_INFO(dev)->gen) {
  2140. case 6:
  2141. sandybridge_write_fence_reg(obj);
  2142. break;
  2143. case 5:
  2144. case 4:
  2145. i965_write_fence_reg(obj);
  2146. break;
  2147. case 3:
  2148. i915_write_fence_reg(obj);
  2149. break;
  2150. case 2:
  2151. i830_write_fence_reg(obj);
  2152. break;
  2153. }
  2154. trace_i915_gem_object_get_fence(obj,
  2155. obj->fence_reg,
  2156. obj->tiling_mode);
  2157. return 0;
  2158. }
  2159. /**
  2160. * i915_gem_clear_fence_reg - clear out fence register info
  2161. * @obj: object to clear
  2162. *
  2163. * Zeroes out the fence register itself and clears out the associated
  2164. * data structures in dev_priv and obj.
  2165. */
  2166. static void
  2167. i915_gem_clear_fence_reg(struct drm_i915_gem_object *obj)
  2168. {
  2169. struct drm_device *dev = obj->base.dev;
  2170. drm_i915_private_t *dev_priv = dev->dev_private;
  2171. struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[obj->fence_reg];
  2172. uint32_t fence_reg;
  2173. switch (INTEL_INFO(dev)->gen) {
  2174. case 6:
  2175. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
  2176. (obj->fence_reg * 8), 0);
  2177. break;
  2178. case 5:
  2179. case 4:
  2180. I915_WRITE64(FENCE_REG_965_0 + (obj->fence_reg * 8), 0);
  2181. break;
  2182. case 3:
  2183. if (obj->fence_reg >= 8)
  2184. fence_reg = FENCE_REG_945_8 + (obj->fence_reg - 8) * 4;
  2185. else
  2186. case 2:
  2187. fence_reg = FENCE_REG_830_0 + obj->fence_reg * 4;
  2188. I915_WRITE(fence_reg, 0);
  2189. break;
  2190. }
  2191. reg->obj = NULL;
  2192. obj->fence_reg = I915_FENCE_REG_NONE;
  2193. list_del_init(&reg->lru_list);
  2194. }
  2195. /**
  2196. * i915_gem_object_put_fence_reg - waits on outstanding fenced access
  2197. * to the buffer to finish, and then resets the fence register.
  2198. * @obj: tiled object holding a fence register.
  2199. * @bool: whether the wait upon the fence is interruptible
  2200. *
  2201. * Zeroes out the fence register itself and clears out the associated
  2202. * data structures in dev_priv and obj.
  2203. */
  2204. int
  2205. i915_gem_object_put_fence_reg(struct drm_i915_gem_object *obj,
  2206. bool interruptible)
  2207. {
  2208. struct drm_device *dev = obj->base.dev;
  2209. struct drm_i915_private *dev_priv = dev->dev_private;
  2210. struct drm_i915_fence_reg *reg;
  2211. if (obj->fence_reg == I915_FENCE_REG_NONE)
  2212. return 0;
  2213. /* If we've changed tiling, GTT-mappings of the object
  2214. * need to re-fault to ensure that the correct fence register
  2215. * setup is in place.
  2216. */
  2217. i915_gem_release_mmap(obj);
  2218. /* On the i915, GPU access to tiled buffers is via a fence,
  2219. * therefore we must wait for any outstanding access to complete
  2220. * before clearing the fence.
  2221. */
  2222. reg = &dev_priv->fence_regs[obj->fence_reg];
  2223. if (reg->gpu) {
  2224. int ret;
  2225. ret = i915_gem_object_flush_gpu_write_domain(obj, NULL);
  2226. if (ret)
  2227. return ret;
  2228. ret = i915_gem_object_wait_rendering(obj, interruptible);
  2229. if (ret)
  2230. return ret;
  2231. reg->gpu = false;
  2232. }
  2233. i915_gem_object_flush_gtt_write_domain(obj);
  2234. i915_gem_clear_fence_reg(obj);
  2235. return 0;
  2236. }
  2237. /**
  2238. * Finds free space in the GTT aperture and binds the object there.
  2239. */
  2240. static int
  2241. i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  2242. unsigned alignment,
  2243. bool map_and_fenceable)
  2244. {
  2245. struct drm_device *dev = obj->base.dev;
  2246. drm_i915_private_t *dev_priv = dev->dev_private;
  2247. struct drm_mm_node *free_space;
  2248. gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
  2249. u32 size, fence_size, fence_alignment, unfenced_alignment;
  2250. bool mappable, fenceable;
  2251. int ret;
  2252. if (obj->madv != I915_MADV_WILLNEED) {
  2253. DRM_ERROR("Attempting to bind a purgeable object\n");
  2254. return -EINVAL;
  2255. }
  2256. fence_size = i915_gem_get_gtt_size(obj);
  2257. fence_alignment = i915_gem_get_gtt_alignment(obj);
  2258. unfenced_alignment = i915_gem_get_unfenced_gtt_alignment(obj);
  2259. if (alignment == 0)
  2260. alignment = map_and_fenceable ? fence_alignment :
  2261. unfenced_alignment;
  2262. if (map_and_fenceable && alignment & (fence_alignment - 1)) {
  2263. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2264. return -EINVAL;
  2265. }
  2266. size = map_and_fenceable ? fence_size : obj->base.size;
  2267. /* If the object is bigger than the entire aperture, reject it early
  2268. * before evicting everything in a vain attempt to find space.
  2269. */
  2270. if (obj->base.size >
  2271. (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
  2272. DRM_ERROR("Attempting to bind an object larger than the aperture\n");
  2273. return -E2BIG;
  2274. }
  2275. search_free:
  2276. if (map_and_fenceable)
  2277. free_space =
  2278. drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
  2279. size, alignment, 0,
  2280. dev_priv->mm.gtt_mappable_end,
  2281. 0);
  2282. else
  2283. free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
  2284. size, alignment, 0);
  2285. if (free_space != NULL) {
  2286. if (map_and_fenceable)
  2287. obj->gtt_space =
  2288. drm_mm_get_block_range_generic(free_space,
  2289. size, alignment, 0,
  2290. dev_priv->mm.gtt_mappable_end,
  2291. 0);
  2292. else
  2293. obj->gtt_space =
  2294. drm_mm_get_block(free_space, size, alignment);
  2295. }
  2296. if (obj->gtt_space == NULL) {
  2297. /* If the gtt is empty and we're still having trouble
  2298. * fitting our object in, we're out of memory.
  2299. */
  2300. ret = i915_gem_evict_something(dev, size, alignment,
  2301. map_and_fenceable);
  2302. if (ret)
  2303. return ret;
  2304. goto search_free;
  2305. }
  2306. ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
  2307. if (ret) {
  2308. drm_mm_put_block(obj->gtt_space);
  2309. obj->gtt_space = NULL;
  2310. if (ret == -ENOMEM) {
  2311. /* first try to clear up some space from the GTT */
  2312. ret = i915_gem_evict_something(dev, size,
  2313. alignment,
  2314. map_and_fenceable);
  2315. if (ret) {
  2316. /* now try to shrink everyone else */
  2317. if (gfpmask) {
  2318. gfpmask = 0;
  2319. goto search_free;
  2320. }
  2321. return ret;
  2322. }
  2323. goto search_free;
  2324. }
  2325. return ret;
  2326. }
  2327. ret = i915_gem_gtt_bind_object(obj);
  2328. if (ret) {
  2329. i915_gem_object_put_pages_gtt(obj);
  2330. drm_mm_put_block(obj->gtt_space);
  2331. obj->gtt_space = NULL;
  2332. ret = i915_gem_evict_something(dev, size,
  2333. alignment, map_and_fenceable);
  2334. if (ret)
  2335. return ret;
  2336. goto search_free;
  2337. }
  2338. obj->gtt_offset = obj->gtt_space->start;
  2339. /* keep track of bounds object by adding it to the inactive list */
  2340. list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2341. i915_gem_info_add_gtt(dev_priv, obj);
  2342. /* Assert that the object is not currently in any GPU domain. As it
  2343. * wasn't in the GTT, there shouldn't be any way it could have been in
  2344. * a GPU cache
  2345. */
  2346. BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
  2347. BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
  2348. trace_i915_gem_object_bind(obj, obj->gtt_offset, map_and_fenceable);
  2349. fenceable =
  2350. obj->gtt_space->size == fence_size &&
  2351. (obj->gtt_space->start & (fence_alignment -1)) == 0;
  2352. mappable =
  2353. obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
  2354. obj->map_and_fenceable = mappable && fenceable;
  2355. return 0;
  2356. }
  2357. void
  2358. i915_gem_clflush_object(struct drm_i915_gem_object *obj)
  2359. {
  2360. /* If we don't have a page list set up, then we're not pinned
  2361. * to GPU, and we can ignore the cache flush because it'll happen
  2362. * again at bind time.
  2363. */
  2364. if (obj->pages == NULL)
  2365. return;
  2366. trace_i915_gem_object_clflush(obj);
  2367. drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
  2368. }
  2369. /** Flushes any GPU write domain for the object if it's dirty. */
  2370. static int
  2371. i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj,
  2372. struct intel_ring_buffer *pipelined)
  2373. {
  2374. struct drm_device *dev = obj->base.dev;
  2375. if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
  2376. return 0;
  2377. /* Queue the GPU write cache flushing we need. */
  2378. i915_gem_flush_ring(dev, obj->ring, 0, obj->base.write_domain);
  2379. BUG_ON(obj->base.write_domain);
  2380. if (pipelined && pipelined == obj->ring)
  2381. return 0;
  2382. return i915_gem_object_wait_rendering(obj, true);
  2383. }
  2384. /** Flushes the GTT write domain for the object if it's dirty. */
  2385. static void
  2386. i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
  2387. {
  2388. uint32_t old_write_domain;
  2389. if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
  2390. return;
  2391. /* No actual flushing is required for the GTT write domain. Writes
  2392. * to it immediately go to main memory as far as we know, so there's
  2393. * no chipset flush. It also doesn't land in render cache.
  2394. */
  2395. i915_gem_release_mmap(obj);
  2396. old_write_domain = obj->base.write_domain;
  2397. obj->base.write_domain = 0;
  2398. trace_i915_gem_object_change_domain(obj,
  2399. obj->base.read_domains,
  2400. old_write_domain);
  2401. }
  2402. /** Flushes the CPU write domain for the object if it's dirty. */
  2403. static void
  2404. i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
  2405. {
  2406. uint32_t old_write_domain;
  2407. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
  2408. return;
  2409. i915_gem_clflush_object(obj);
  2410. intel_gtt_chipset_flush();
  2411. old_write_domain = obj->base.write_domain;
  2412. obj->base.write_domain = 0;
  2413. trace_i915_gem_object_change_domain(obj,
  2414. obj->base.read_domains,
  2415. old_write_domain);
  2416. }
  2417. /**
  2418. * Moves a single object to the GTT read, and possibly write domain.
  2419. *
  2420. * This function returns when the move is complete, including waiting on
  2421. * flushes to occur.
  2422. */
  2423. int
  2424. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, int write)
  2425. {
  2426. uint32_t old_write_domain, old_read_domains;
  2427. int ret;
  2428. /* Not valid to be called on unbound objects. */
  2429. if (obj->gtt_space == NULL)
  2430. return -EINVAL;
  2431. ret = i915_gem_object_flush_gpu_write_domain(obj, NULL);
  2432. if (ret != 0)
  2433. return ret;
  2434. i915_gem_object_flush_cpu_write_domain(obj);
  2435. if (write) {
  2436. ret = i915_gem_object_wait_rendering(obj, true);
  2437. if (ret)
  2438. return ret;
  2439. }
  2440. old_write_domain = obj->base.write_domain;
  2441. old_read_domains = obj->base.read_domains;
  2442. /* It should now be out of any other write domains, and we can update
  2443. * the domain values for our changes.
  2444. */
  2445. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2446. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2447. if (write) {
  2448. obj->base.read_domains = I915_GEM_DOMAIN_GTT;
  2449. obj->base.write_domain = I915_GEM_DOMAIN_GTT;
  2450. obj->dirty = 1;
  2451. }
  2452. trace_i915_gem_object_change_domain(obj,
  2453. old_read_domains,
  2454. old_write_domain);
  2455. return 0;
  2456. }
  2457. /*
  2458. * Prepare buffer for display plane. Use uninterruptible for possible flush
  2459. * wait, as in modesetting process we're not supposed to be interrupted.
  2460. */
  2461. int
  2462. i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
  2463. struct intel_ring_buffer *pipelined)
  2464. {
  2465. uint32_t old_read_domains;
  2466. int ret;
  2467. /* Not valid to be called on unbound objects. */
  2468. if (obj->gtt_space == NULL)
  2469. return -EINVAL;
  2470. ret = i915_gem_object_flush_gpu_write_domain(obj, pipelined);
  2471. if (ret)
  2472. return ret;
  2473. /* Currently, we are always called from an non-interruptible context. */
  2474. if (!pipelined) {
  2475. ret = i915_gem_object_wait_rendering(obj, false);
  2476. if (ret)
  2477. return ret;
  2478. }
  2479. i915_gem_object_flush_cpu_write_domain(obj);
  2480. old_read_domains = obj->base.read_domains;
  2481. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2482. trace_i915_gem_object_change_domain(obj,
  2483. old_read_domains,
  2484. obj->base.write_domain);
  2485. return 0;
  2486. }
  2487. int
  2488. i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
  2489. bool interruptible)
  2490. {
  2491. if (!obj->active)
  2492. return 0;
  2493. if (obj->base.write_domain & I915_GEM_GPU_DOMAINS)
  2494. i915_gem_flush_ring(obj->base.dev, obj->ring,
  2495. 0, obj->base.write_domain);
  2496. return i915_gem_object_wait_rendering(obj, interruptible);
  2497. }
  2498. /**
  2499. * Moves a single object to the CPU read, and possibly write domain.
  2500. *
  2501. * This function returns when the move is complete, including waiting on
  2502. * flushes to occur.
  2503. */
  2504. static int
  2505. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
  2506. {
  2507. uint32_t old_write_domain, old_read_domains;
  2508. int ret;
  2509. ret = i915_gem_object_flush_gpu_write_domain(obj, false);
  2510. if (ret != 0)
  2511. return ret;
  2512. i915_gem_object_flush_gtt_write_domain(obj);
  2513. /* If we have a partially-valid cache of the object in the CPU,
  2514. * finish invalidating it and free the per-page flags.
  2515. */
  2516. i915_gem_object_set_to_full_cpu_read_domain(obj);
  2517. if (write) {
  2518. ret = i915_gem_object_wait_rendering(obj, true);
  2519. if (ret)
  2520. return ret;
  2521. }
  2522. old_write_domain = obj->base.write_domain;
  2523. old_read_domains = obj->base.read_domains;
  2524. /* Flush the CPU cache if it's still invalid. */
  2525. if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2526. i915_gem_clflush_object(obj);
  2527. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2528. }
  2529. /* It should now be out of any other write domains, and we can update
  2530. * the domain values for our changes.
  2531. */
  2532. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2533. /* If we're writing through the CPU, then the GPU read domains will
  2534. * need to be invalidated at next use.
  2535. */
  2536. if (write) {
  2537. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2538. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2539. }
  2540. trace_i915_gem_object_change_domain(obj,
  2541. old_read_domains,
  2542. old_write_domain);
  2543. return 0;
  2544. }
  2545. /*
  2546. * Set the next domain for the specified object. This
  2547. * may not actually perform the necessary flushing/invaliding though,
  2548. * as that may want to be batched with other set_domain operations
  2549. *
  2550. * This is (we hope) the only really tricky part of gem. The goal
  2551. * is fairly simple -- track which caches hold bits of the object
  2552. * and make sure they remain coherent. A few concrete examples may
  2553. * help to explain how it works. For shorthand, we use the notation
  2554. * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
  2555. * a pair of read and write domain masks.
  2556. *
  2557. * Case 1: the batch buffer
  2558. *
  2559. * 1. Allocated
  2560. * 2. Written by CPU
  2561. * 3. Mapped to GTT
  2562. * 4. Read by GPU
  2563. * 5. Unmapped from GTT
  2564. * 6. Freed
  2565. *
  2566. * Let's take these a step at a time
  2567. *
  2568. * 1. Allocated
  2569. * Pages allocated from the kernel may still have
  2570. * cache contents, so we set them to (CPU, CPU) always.
  2571. * 2. Written by CPU (using pwrite)
  2572. * The pwrite function calls set_domain (CPU, CPU) and
  2573. * this function does nothing (as nothing changes)
  2574. * 3. Mapped by GTT
  2575. * This function asserts that the object is not
  2576. * currently in any GPU-based read or write domains
  2577. * 4. Read by GPU
  2578. * i915_gem_execbuffer calls set_domain (COMMAND, 0).
  2579. * As write_domain is zero, this function adds in the
  2580. * current read domains (CPU+COMMAND, 0).
  2581. * flush_domains is set to CPU.
  2582. * invalidate_domains is set to COMMAND
  2583. * clflush is run to get data out of the CPU caches
  2584. * then i915_dev_set_domain calls i915_gem_flush to
  2585. * emit an MI_FLUSH and drm_agp_chipset_flush
  2586. * 5. Unmapped from GTT
  2587. * i915_gem_object_unbind calls set_domain (CPU, CPU)
  2588. * flush_domains and invalidate_domains end up both zero
  2589. * so no flushing/invalidating happens
  2590. * 6. Freed
  2591. * yay, done
  2592. *
  2593. * Case 2: The shared render buffer
  2594. *
  2595. * 1. Allocated
  2596. * 2. Mapped to GTT
  2597. * 3. Read/written by GPU
  2598. * 4. set_domain to (CPU,CPU)
  2599. * 5. Read/written by CPU
  2600. * 6. Read/written by GPU
  2601. *
  2602. * 1. Allocated
  2603. * Same as last example, (CPU, CPU)
  2604. * 2. Mapped to GTT
  2605. * Nothing changes (assertions find that it is not in the GPU)
  2606. * 3. Read/written by GPU
  2607. * execbuffer calls set_domain (RENDER, RENDER)
  2608. * flush_domains gets CPU
  2609. * invalidate_domains gets GPU
  2610. * clflush (obj)
  2611. * MI_FLUSH and drm_agp_chipset_flush
  2612. * 4. set_domain (CPU, CPU)
  2613. * flush_domains gets GPU
  2614. * invalidate_domains gets CPU
  2615. * wait_rendering (obj) to make sure all drawing is complete.
  2616. * This will include an MI_FLUSH to get the data from GPU
  2617. * to memory
  2618. * clflush (obj) to invalidate the CPU cache
  2619. * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
  2620. * 5. Read/written by CPU
  2621. * cache lines are loaded and dirtied
  2622. * 6. Read written by GPU
  2623. * Same as last GPU access
  2624. *
  2625. * Case 3: The constant buffer
  2626. *
  2627. * 1. Allocated
  2628. * 2. Written by CPU
  2629. * 3. Read by GPU
  2630. * 4. Updated (written) by CPU again
  2631. * 5. Read by GPU
  2632. *
  2633. * 1. Allocated
  2634. * (CPU, CPU)
  2635. * 2. Written by CPU
  2636. * (CPU, CPU)
  2637. * 3. Read by GPU
  2638. * (CPU+RENDER, 0)
  2639. * flush_domains = CPU
  2640. * invalidate_domains = RENDER
  2641. * clflush (obj)
  2642. * MI_FLUSH
  2643. * drm_agp_chipset_flush
  2644. * 4. Updated (written) by CPU again
  2645. * (CPU, CPU)
  2646. * flush_domains = 0 (no previous write domain)
  2647. * invalidate_domains = 0 (no new read domains)
  2648. * 5. Read by GPU
  2649. * (CPU+RENDER, 0)
  2650. * flush_domains = CPU
  2651. * invalidate_domains = RENDER
  2652. * clflush (obj)
  2653. * MI_FLUSH
  2654. * drm_agp_chipset_flush
  2655. */
  2656. static void
  2657. i915_gem_object_set_to_gpu_domain(struct drm_i915_gem_object *obj,
  2658. struct intel_ring_buffer *ring,
  2659. struct change_domains *cd)
  2660. {
  2661. uint32_t invalidate_domains = 0, flush_domains = 0;
  2662. /*
  2663. * If the object isn't moving to a new write domain,
  2664. * let the object stay in multiple read domains
  2665. */
  2666. if (obj->base.pending_write_domain == 0)
  2667. obj->base.pending_read_domains |= obj->base.read_domains;
  2668. /*
  2669. * Flush the current write domain if
  2670. * the new read domains don't match. Invalidate
  2671. * any read domains which differ from the old
  2672. * write domain
  2673. */
  2674. if (obj->base.write_domain &&
  2675. (obj->base.write_domain != obj->base.pending_read_domains ||
  2676. obj->ring != ring)) {
  2677. flush_domains |= obj->base.write_domain;
  2678. invalidate_domains |=
  2679. obj->base.pending_read_domains & ~obj->base.write_domain;
  2680. }
  2681. /*
  2682. * Invalidate any read caches which may have
  2683. * stale data. That is, any new read domains.
  2684. */
  2685. invalidate_domains |= obj->base.pending_read_domains & ~obj->base.read_domains;
  2686. if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
  2687. i915_gem_clflush_object(obj);
  2688. /* blow away mappings if mapped through GTT */
  2689. if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_GTT)
  2690. i915_gem_release_mmap(obj);
  2691. /* The actual obj->write_domain will be updated with
  2692. * pending_write_domain after we emit the accumulated flush for all
  2693. * of our domain changes in execbuffers (which clears objects'
  2694. * write_domains). So if we have a current write domain that we
  2695. * aren't changing, set pending_write_domain to that.
  2696. */
  2697. if (flush_domains == 0 && obj->base.pending_write_domain == 0)
  2698. obj->base.pending_write_domain = obj->base.write_domain;
  2699. cd->invalidate_domains |= invalidate_domains;
  2700. cd->flush_domains |= flush_domains;
  2701. if (flush_domains & I915_GEM_GPU_DOMAINS)
  2702. cd->flush_rings |= obj->ring->id;
  2703. if (invalidate_domains & I915_GEM_GPU_DOMAINS)
  2704. cd->flush_rings |= ring->id;
  2705. }
  2706. /**
  2707. * Moves the object from a partially CPU read to a full one.
  2708. *
  2709. * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
  2710. * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
  2711. */
  2712. static void
  2713. i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
  2714. {
  2715. if (!obj->page_cpu_valid)
  2716. return;
  2717. /* If we're partially in the CPU read domain, finish moving it in.
  2718. */
  2719. if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
  2720. int i;
  2721. for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
  2722. if (obj->page_cpu_valid[i])
  2723. continue;
  2724. drm_clflush_pages(obj->pages + i, 1);
  2725. }
  2726. }
  2727. /* Free the page_cpu_valid mappings which are now stale, whether
  2728. * or not we've got I915_GEM_DOMAIN_CPU.
  2729. */
  2730. kfree(obj->page_cpu_valid);
  2731. obj->page_cpu_valid = NULL;
  2732. }
  2733. /**
  2734. * Set the CPU read domain on a range of the object.
  2735. *
  2736. * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
  2737. * not entirely valid. The page_cpu_valid member of the object flags which
  2738. * pages have been flushed, and will be respected by
  2739. * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
  2740. * of the whole object.
  2741. *
  2742. * This function returns when the move is complete, including waiting on
  2743. * flushes to occur.
  2744. */
  2745. static int
  2746. i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
  2747. uint64_t offset, uint64_t size)
  2748. {
  2749. uint32_t old_read_domains;
  2750. int i, ret;
  2751. if (offset == 0 && size == obj->base.size)
  2752. return i915_gem_object_set_to_cpu_domain(obj, 0);
  2753. ret = i915_gem_object_flush_gpu_write_domain(obj, false);
  2754. if (ret != 0)
  2755. return ret;
  2756. i915_gem_object_flush_gtt_write_domain(obj);
  2757. /* If we're already fully in the CPU read domain, we're done. */
  2758. if (obj->page_cpu_valid == NULL &&
  2759. (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
  2760. return 0;
  2761. /* Otherwise, create/clear the per-page CPU read domain flag if we're
  2762. * newly adding I915_GEM_DOMAIN_CPU
  2763. */
  2764. if (obj->page_cpu_valid == NULL) {
  2765. obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
  2766. GFP_KERNEL);
  2767. if (obj->page_cpu_valid == NULL)
  2768. return -ENOMEM;
  2769. } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
  2770. memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
  2771. /* Flush the cache on any pages that are still invalid from the CPU's
  2772. * perspective.
  2773. */
  2774. for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
  2775. i++) {
  2776. if (obj->page_cpu_valid[i])
  2777. continue;
  2778. drm_clflush_pages(obj->pages + i, 1);
  2779. obj->page_cpu_valid[i] = 1;
  2780. }
  2781. /* It should now be out of any other write domains, and we can update
  2782. * the domain values for our changes.
  2783. */
  2784. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2785. old_read_domains = obj->base.read_domains;
  2786. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2787. trace_i915_gem_object_change_domain(obj,
  2788. old_read_domains,
  2789. obj->base.write_domain);
  2790. return 0;
  2791. }
  2792. static int
  2793. i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
  2794. struct drm_file *file_priv,
  2795. struct drm_i915_gem_exec_object2 *entry,
  2796. struct drm_i915_gem_relocation_entry *reloc)
  2797. {
  2798. struct drm_device *dev = obj->base.dev;
  2799. struct drm_gem_object *target_obj;
  2800. uint32_t target_offset;
  2801. int ret = -EINVAL;
  2802. target_obj = drm_gem_object_lookup(dev, file_priv,
  2803. reloc->target_handle);
  2804. if (target_obj == NULL)
  2805. return -ENOENT;
  2806. target_offset = to_intel_bo(target_obj)->gtt_offset;
  2807. #if WATCH_RELOC
  2808. DRM_INFO("%s: obj %p offset %08x target %d "
  2809. "read %08x write %08x gtt %08x "
  2810. "presumed %08x delta %08x\n",
  2811. __func__,
  2812. obj,
  2813. (int) reloc->offset,
  2814. (int) reloc->target_handle,
  2815. (int) reloc->read_domains,
  2816. (int) reloc->write_domain,
  2817. (int) target_offset,
  2818. (int) reloc->presumed_offset,
  2819. reloc->delta);
  2820. #endif
  2821. /* The target buffer should have appeared before us in the
  2822. * exec_object list, so it should have a GTT space bound by now.
  2823. */
  2824. if (target_offset == 0) {
  2825. DRM_ERROR("No GTT space found for object %d\n",
  2826. reloc->target_handle);
  2827. goto err;
  2828. }
  2829. /* Validate that the target is in a valid r/w GPU domain */
  2830. if (reloc->write_domain & (reloc->write_domain - 1)) {
  2831. DRM_ERROR("reloc with multiple write domains: "
  2832. "obj %p target %d offset %d "
  2833. "read %08x write %08x",
  2834. obj, reloc->target_handle,
  2835. (int) reloc->offset,
  2836. reloc->read_domains,
  2837. reloc->write_domain);
  2838. goto err;
  2839. }
  2840. if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
  2841. reloc->read_domains & I915_GEM_DOMAIN_CPU) {
  2842. DRM_ERROR("reloc with read/write CPU domains: "
  2843. "obj %p target %d offset %d "
  2844. "read %08x write %08x",
  2845. obj, reloc->target_handle,
  2846. (int) reloc->offset,
  2847. reloc->read_domains,
  2848. reloc->write_domain);
  2849. goto err;
  2850. }
  2851. if (reloc->write_domain && target_obj->pending_write_domain &&
  2852. reloc->write_domain != target_obj->pending_write_domain) {
  2853. DRM_ERROR("Write domain conflict: "
  2854. "obj %p target %d offset %d "
  2855. "new %08x old %08x\n",
  2856. obj, reloc->target_handle,
  2857. (int) reloc->offset,
  2858. reloc->write_domain,
  2859. target_obj->pending_write_domain);
  2860. goto err;
  2861. }
  2862. target_obj->pending_read_domains |= reloc->read_domains;
  2863. target_obj->pending_write_domain |= reloc->write_domain;
  2864. /* If the relocation already has the right value in it, no
  2865. * more work needs to be done.
  2866. */
  2867. if (target_offset == reloc->presumed_offset)
  2868. goto out;
  2869. /* Check that the relocation address is valid... */
  2870. if (reloc->offset > obj->base.size - 4) {
  2871. DRM_ERROR("Relocation beyond object bounds: "
  2872. "obj %p target %d offset %d size %d.\n",
  2873. obj, reloc->target_handle,
  2874. (int) reloc->offset,
  2875. (int) obj->base.size);
  2876. goto err;
  2877. }
  2878. if (reloc->offset & 3) {
  2879. DRM_ERROR("Relocation not 4-byte aligned: "
  2880. "obj %p target %d offset %d.\n",
  2881. obj, reloc->target_handle,
  2882. (int) reloc->offset);
  2883. goto err;
  2884. }
  2885. /* and points to somewhere within the target object. */
  2886. if (reloc->delta >= target_obj->size) {
  2887. DRM_ERROR("Relocation beyond target object bounds: "
  2888. "obj %p target %d delta %d size %d.\n",
  2889. obj, reloc->target_handle,
  2890. (int) reloc->delta,
  2891. (int) target_obj->size);
  2892. goto err;
  2893. }
  2894. reloc->delta += target_offset;
  2895. if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
  2896. uint32_t page_offset = reloc->offset & ~PAGE_MASK;
  2897. char *vaddr;
  2898. vaddr = kmap_atomic(obj->pages[reloc->offset >> PAGE_SHIFT]);
  2899. *(uint32_t *)(vaddr + page_offset) = reloc->delta;
  2900. kunmap_atomic(vaddr);
  2901. } else {
  2902. struct drm_i915_private *dev_priv = dev->dev_private;
  2903. uint32_t __iomem *reloc_entry;
  2904. void __iomem *reloc_page;
  2905. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  2906. if (ret)
  2907. goto err;
  2908. /* Map the page containing the relocation we're going to perform. */
  2909. reloc->offset += obj->gtt_offset;
  2910. reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  2911. reloc->offset & PAGE_MASK);
  2912. reloc_entry = (uint32_t __iomem *)
  2913. (reloc_page + (reloc->offset & ~PAGE_MASK));
  2914. iowrite32(reloc->delta, reloc_entry);
  2915. io_mapping_unmap_atomic(reloc_page);
  2916. }
  2917. /* and update the user's relocation entry */
  2918. reloc->presumed_offset = target_offset;
  2919. out:
  2920. ret = 0;
  2921. err:
  2922. drm_gem_object_unreference(target_obj);
  2923. return ret;
  2924. }
  2925. static int
  2926. i915_gem_execbuffer_relocate_object(struct drm_i915_gem_object *obj,
  2927. struct drm_file *file_priv,
  2928. struct drm_i915_gem_exec_object2 *entry)
  2929. {
  2930. struct drm_i915_gem_relocation_entry __user *user_relocs;
  2931. int i, ret;
  2932. user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
  2933. for (i = 0; i < entry->relocation_count; i++) {
  2934. struct drm_i915_gem_relocation_entry reloc;
  2935. if (__copy_from_user_inatomic(&reloc,
  2936. user_relocs+i,
  2937. sizeof(reloc)))
  2938. return -EFAULT;
  2939. ret = i915_gem_execbuffer_relocate_entry(obj, file_priv, entry, &reloc);
  2940. if (ret)
  2941. return ret;
  2942. if (__copy_to_user_inatomic(&user_relocs[i].presumed_offset,
  2943. &reloc.presumed_offset,
  2944. sizeof(reloc.presumed_offset)))
  2945. return -EFAULT;
  2946. }
  2947. return 0;
  2948. }
  2949. static int
  2950. i915_gem_execbuffer_relocate_object_slow(struct drm_i915_gem_object *obj,
  2951. struct drm_file *file_priv,
  2952. struct drm_i915_gem_exec_object2 *entry,
  2953. struct drm_i915_gem_relocation_entry *relocs)
  2954. {
  2955. int i, ret;
  2956. for (i = 0; i < entry->relocation_count; i++) {
  2957. ret = i915_gem_execbuffer_relocate_entry(obj, file_priv, entry, &relocs[i]);
  2958. if (ret)
  2959. return ret;
  2960. }
  2961. return 0;
  2962. }
  2963. static int
  2964. i915_gem_execbuffer_relocate(struct drm_device *dev,
  2965. struct drm_file *file,
  2966. struct drm_i915_gem_object **object_list,
  2967. struct drm_i915_gem_exec_object2 *exec_list,
  2968. int count)
  2969. {
  2970. int i, ret;
  2971. for (i = 0; i < count; i++) {
  2972. struct drm_i915_gem_object *obj = object_list[i];
  2973. obj->base.pending_read_domains = 0;
  2974. obj->base.pending_write_domain = 0;
  2975. ret = i915_gem_execbuffer_relocate_object(obj, file,
  2976. &exec_list[i]);
  2977. if (ret)
  2978. return ret;
  2979. }
  2980. return 0;
  2981. }
  2982. static int
  2983. i915_gem_execbuffer_reserve(struct drm_device *dev,
  2984. struct drm_file *file,
  2985. struct drm_i915_gem_object **object_list,
  2986. struct drm_i915_gem_exec_object2 *exec_list,
  2987. int count)
  2988. {
  2989. struct drm_i915_private *dev_priv = dev->dev_private;
  2990. int ret, i, retry;
  2991. /* Attempt to pin all of the buffers into the GTT.
  2992. * This is done in 3 phases:
  2993. *
  2994. * 1a. Unbind all objects that do not match the GTT constraints for
  2995. * the execbuffer (fenceable, mappable, alignment etc).
  2996. * 1b. Increment pin count for already bound objects.
  2997. * 2. Bind new objects.
  2998. * 3. Decrement pin count.
  2999. *
  3000. * This avoid unnecessary unbinding of later objects in order to makr
  3001. * room for the earlier objects *unless* we need to defragment.
  3002. */
  3003. retry = 0;
  3004. do {
  3005. ret = 0;
  3006. /* Unbind any ill-fitting objects or pin. */
  3007. for (i = 0; i < count; i++) {
  3008. struct drm_i915_gem_object *obj = object_list[i];
  3009. struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
  3010. bool need_fence, need_mappable;
  3011. if (!obj->gtt_space)
  3012. continue;
  3013. need_fence =
  3014. entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
  3015. obj->tiling_mode != I915_TILING_NONE;
  3016. need_mappable =
  3017. entry->relocation_count ? true : need_fence;
  3018. if ((entry->alignment && obj->gtt_offset & (entry->alignment - 1)) ||
  3019. (need_mappable && !obj->map_and_fenceable))
  3020. ret = i915_gem_object_unbind(obj);
  3021. else
  3022. ret = i915_gem_object_pin(obj,
  3023. entry->alignment,
  3024. need_mappable);
  3025. if (ret) {
  3026. count = i;
  3027. goto err;
  3028. }
  3029. }
  3030. /* Bind fresh objects */
  3031. for (i = 0; i < count; i++) {
  3032. struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
  3033. struct drm_i915_gem_object *obj = object_list[i];
  3034. bool need_fence;
  3035. need_fence =
  3036. entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
  3037. obj->tiling_mode != I915_TILING_NONE;
  3038. if (!obj->gtt_space) {
  3039. bool need_mappable =
  3040. entry->relocation_count ? true : need_fence;
  3041. ret = i915_gem_object_pin(obj,
  3042. entry->alignment,
  3043. need_mappable);
  3044. if (ret)
  3045. break;
  3046. }
  3047. if (need_fence) {
  3048. ret = i915_gem_object_get_fence_reg(obj, true);
  3049. if (ret)
  3050. break;
  3051. dev_priv->fence_regs[obj->fence_reg].gpu = true;
  3052. }
  3053. entry->offset = obj->gtt_offset;
  3054. }
  3055. err: /* Decrement pin count for bound objects */
  3056. for (i = 0; i < count; i++) {
  3057. struct drm_i915_gem_object *obj = object_list[i];
  3058. if (obj->gtt_space)
  3059. i915_gem_object_unpin(obj);
  3060. }
  3061. if (ret != -ENOSPC || retry > 1)
  3062. return ret;
  3063. /* First attempt, just clear anything that is purgeable.
  3064. * Second attempt, clear the entire GTT.
  3065. */
  3066. ret = i915_gem_evict_everything(dev, retry == 0);
  3067. if (ret)
  3068. return ret;
  3069. retry++;
  3070. } while (1);
  3071. }
  3072. static int
  3073. i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
  3074. struct drm_file *file,
  3075. struct drm_i915_gem_object **object_list,
  3076. struct drm_i915_gem_exec_object2 *exec_list,
  3077. int count)
  3078. {
  3079. struct drm_i915_gem_relocation_entry *reloc;
  3080. int i, total, ret;
  3081. for (i = 0; i < count; i++)
  3082. object_list[i]->in_execbuffer = false;
  3083. mutex_unlock(&dev->struct_mutex);
  3084. total = 0;
  3085. for (i = 0; i < count; i++)
  3086. total += exec_list[i].relocation_count;
  3087. reloc = drm_malloc_ab(total, sizeof(*reloc));
  3088. if (reloc == NULL) {
  3089. mutex_lock(&dev->struct_mutex);
  3090. return -ENOMEM;
  3091. }
  3092. total = 0;
  3093. for (i = 0; i < count; i++) {
  3094. struct drm_i915_gem_relocation_entry __user *user_relocs;
  3095. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  3096. if (copy_from_user(reloc+total, user_relocs,
  3097. exec_list[i].relocation_count *
  3098. sizeof(*reloc))) {
  3099. ret = -EFAULT;
  3100. mutex_lock(&dev->struct_mutex);
  3101. goto err;
  3102. }
  3103. total += exec_list[i].relocation_count;
  3104. }
  3105. ret = i915_mutex_lock_interruptible(dev);
  3106. if (ret) {
  3107. mutex_lock(&dev->struct_mutex);
  3108. goto err;
  3109. }
  3110. ret = i915_gem_execbuffer_reserve(dev, file,
  3111. object_list, exec_list,
  3112. count);
  3113. if (ret)
  3114. goto err;
  3115. total = 0;
  3116. for (i = 0; i < count; i++) {
  3117. struct drm_i915_gem_object *obj = object_list[i];
  3118. obj->base.pending_read_domains = 0;
  3119. obj->base.pending_write_domain = 0;
  3120. ret = i915_gem_execbuffer_relocate_object_slow(obj, file,
  3121. &exec_list[i],
  3122. reloc + total);
  3123. if (ret)
  3124. goto err;
  3125. total += exec_list[i].relocation_count;
  3126. }
  3127. /* Leave the user relocations as are, this is the painfully slow path,
  3128. * and we want to avoid the complication of dropping the lock whilst
  3129. * having buffers reserved in the aperture and so causing spurious
  3130. * ENOSPC for random operations.
  3131. */
  3132. err:
  3133. drm_free_large(reloc);
  3134. return ret;
  3135. }
  3136. static int
  3137. i915_gem_execbuffer_move_to_gpu(struct drm_device *dev,
  3138. struct drm_file *file,
  3139. struct intel_ring_buffer *ring,
  3140. struct drm_i915_gem_object **objects,
  3141. int count)
  3142. {
  3143. struct change_domains cd;
  3144. int ret, i;
  3145. cd.invalidate_domains = 0;
  3146. cd.flush_domains = 0;
  3147. cd.flush_rings = 0;
  3148. for (i = 0; i < count; i++)
  3149. i915_gem_object_set_to_gpu_domain(objects[i], ring, &cd);
  3150. if (cd.invalidate_domains | cd.flush_domains) {
  3151. #if WATCH_EXEC
  3152. DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
  3153. __func__,
  3154. cd.invalidate_domains,
  3155. cd.flush_domains);
  3156. #endif
  3157. i915_gem_flush(dev,
  3158. cd.invalidate_domains,
  3159. cd.flush_domains,
  3160. cd.flush_rings);
  3161. }
  3162. for (i = 0; i < count; i++) {
  3163. struct drm_i915_gem_object *obj = objects[i];
  3164. /* XXX replace with semaphores */
  3165. if (obj->ring && ring != obj->ring) {
  3166. ret = i915_gem_object_wait_rendering(obj, true);
  3167. if (ret)
  3168. return ret;
  3169. }
  3170. }
  3171. return 0;
  3172. }
  3173. /* Throttle our rendering by waiting until the ring has completed our requests
  3174. * emitted over 20 msec ago.
  3175. *
  3176. * Note that if we were to use the current jiffies each time around the loop,
  3177. * we wouldn't escape the function with any frames outstanding if the time to
  3178. * render a frame was over 20ms.
  3179. *
  3180. * This should get us reasonable parallelism between CPU and GPU but also
  3181. * relatively low latency when blocking on a particular request to finish.
  3182. */
  3183. static int
  3184. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
  3185. {
  3186. struct drm_i915_private *dev_priv = dev->dev_private;
  3187. struct drm_i915_file_private *file_priv = file->driver_priv;
  3188. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  3189. struct drm_i915_gem_request *request;
  3190. struct intel_ring_buffer *ring = NULL;
  3191. u32 seqno = 0;
  3192. int ret;
  3193. spin_lock(&file_priv->mm.lock);
  3194. list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
  3195. if (time_after_eq(request->emitted_jiffies, recent_enough))
  3196. break;
  3197. ring = request->ring;
  3198. seqno = request->seqno;
  3199. }
  3200. spin_unlock(&file_priv->mm.lock);
  3201. if (seqno == 0)
  3202. return 0;
  3203. ret = 0;
  3204. if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
  3205. /* And wait for the seqno passing without holding any locks and
  3206. * causing extra latency for others. This is safe as the irq
  3207. * generation is designed to be run atomically and so is
  3208. * lockless.
  3209. */
  3210. ring->user_irq_get(ring);
  3211. ret = wait_event_interruptible(ring->irq_queue,
  3212. i915_seqno_passed(ring->get_seqno(ring), seqno)
  3213. || atomic_read(&dev_priv->mm.wedged));
  3214. ring->user_irq_put(ring);
  3215. if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
  3216. ret = -EIO;
  3217. }
  3218. if (ret == 0)
  3219. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
  3220. return ret;
  3221. }
  3222. static int
  3223. i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec,
  3224. uint64_t exec_offset)
  3225. {
  3226. uint32_t exec_start, exec_len;
  3227. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  3228. exec_len = (uint32_t) exec->batch_len;
  3229. if ((exec_start | exec_len) & 0x7)
  3230. return -EINVAL;
  3231. if (!exec_start)
  3232. return -EINVAL;
  3233. return 0;
  3234. }
  3235. static int
  3236. validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
  3237. int count)
  3238. {
  3239. int i;
  3240. for (i = 0; i < count; i++) {
  3241. char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
  3242. int length; /* limited by fault_in_pages_readable() */
  3243. /* First check for malicious input causing overflow */
  3244. if (exec[i].relocation_count >
  3245. INT_MAX / sizeof(struct drm_i915_gem_relocation_entry))
  3246. return -EINVAL;
  3247. length = exec[i].relocation_count *
  3248. sizeof(struct drm_i915_gem_relocation_entry);
  3249. if (!access_ok(VERIFY_READ, ptr, length))
  3250. return -EFAULT;
  3251. /* we may also need to update the presumed offsets */
  3252. if (!access_ok(VERIFY_WRITE, ptr, length))
  3253. return -EFAULT;
  3254. if (fault_in_pages_readable(ptr, length))
  3255. return -EFAULT;
  3256. }
  3257. return 0;
  3258. }
  3259. static int
  3260. i915_gem_do_execbuffer(struct drm_device *dev, void *data,
  3261. struct drm_file *file,
  3262. struct drm_i915_gem_execbuffer2 *args,
  3263. struct drm_i915_gem_exec_object2 *exec_list)
  3264. {
  3265. drm_i915_private_t *dev_priv = dev->dev_private;
  3266. struct drm_i915_gem_object **object_list = NULL;
  3267. struct drm_i915_gem_object *batch_obj;
  3268. struct drm_clip_rect *cliprects = NULL;
  3269. struct drm_i915_gem_request *request = NULL;
  3270. int ret, i, flips;
  3271. uint64_t exec_offset;
  3272. struct intel_ring_buffer *ring = NULL;
  3273. ret = i915_gem_check_is_wedged(dev);
  3274. if (ret)
  3275. return ret;
  3276. ret = validate_exec_list(exec_list, args->buffer_count);
  3277. if (ret)
  3278. return ret;
  3279. #if WATCH_EXEC
  3280. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3281. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3282. #endif
  3283. switch (args->flags & I915_EXEC_RING_MASK) {
  3284. case I915_EXEC_DEFAULT:
  3285. case I915_EXEC_RENDER:
  3286. ring = &dev_priv->render_ring;
  3287. break;
  3288. case I915_EXEC_BSD:
  3289. if (!HAS_BSD(dev)) {
  3290. DRM_ERROR("execbuf with invalid ring (BSD)\n");
  3291. return -EINVAL;
  3292. }
  3293. ring = &dev_priv->bsd_ring;
  3294. break;
  3295. case I915_EXEC_BLT:
  3296. if (!HAS_BLT(dev)) {
  3297. DRM_ERROR("execbuf with invalid ring (BLT)\n");
  3298. return -EINVAL;
  3299. }
  3300. ring = &dev_priv->blt_ring;
  3301. break;
  3302. default:
  3303. DRM_ERROR("execbuf with unknown ring: %d\n",
  3304. (int)(args->flags & I915_EXEC_RING_MASK));
  3305. return -EINVAL;
  3306. }
  3307. if (args->buffer_count < 1) {
  3308. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3309. return -EINVAL;
  3310. }
  3311. object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
  3312. if (object_list == NULL) {
  3313. DRM_ERROR("Failed to allocate object list for %d buffers\n",
  3314. args->buffer_count);
  3315. ret = -ENOMEM;
  3316. goto pre_mutex_err;
  3317. }
  3318. if (args->num_cliprects != 0) {
  3319. cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
  3320. GFP_KERNEL);
  3321. if (cliprects == NULL) {
  3322. ret = -ENOMEM;
  3323. goto pre_mutex_err;
  3324. }
  3325. ret = copy_from_user(cliprects,
  3326. (struct drm_clip_rect __user *)
  3327. (uintptr_t) args->cliprects_ptr,
  3328. sizeof(*cliprects) * args->num_cliprects);
  3329. if (ret != 0) {
  3330. DRM_ERROR("copy %d cliprects failed: %d\n",
  3331. args->num_cliprects, ret);
  3332. ret = -EFAULT;
  3333. goto pre_mutex_err;
  3334. }
  3335. }
  3336. request = kzalloc(sizeof(*request), GFP_KERNEL);
  3337. if (request == NULL) {
  3338. ret = -ENOMEM;
  3339. goto pre_mutex_err;
  3340. }
  3341. ret = i915_mutex_lock_interruptible(dev);
  3342. if (ret)
  3343. goto pre_mutex_err;
  3344. if (dev_priv->mm.suspended) {
  3345. mutex_unlock(&dev->struct_mutex);
  3346. ret = -EBUSY;
  3347. goto pre_mutex_err;
  3348. }
  3349. /* Look up object handles */
  3350. for (i = 0; i < args->buffer_count; i++) {
  3351. struct drm_i915_gem_object *obj;
  3352. obj = to_intel_bo (drm_gem_object_lookup(dev, file,
  3353. exec_list[i].handle));
  3354. if (obj == NULL) {
  3355. DRM_ERROR("Invalid object handle %d at index %d\n",
  3356. exec_list[i].handle, i);
  3357. /* prevent error path from reading uninitialized data */
  3358. args->buffer_count = i;
  3359. ret = -ENOENT;
  3360. goto err;
  3361. }
  3362. object_list[i] = obj;
  3363. if (obj->in_execbuffer) {
  3364. DRM_ERROR("Object %p appears more than once in object list\n",
  3365. obj);
  3366. /* prevent error path from reading uninitialized data */
  3367. args->buffer_count = i + 1;
  3368. ret = -EINVAL;
  3369. goto err;
  3370. }
  3371. obj->in_execbuffer = true;
  3372. }
  3373. /* Move the objects en-masse into the GTT, evicting if necessary. */
  3374. ret = i915_gem_execbuffer_reserve(dev, file,
  3375. object_list, exec_list,
  3376. args->buffer_count);
  3377. if (ret)
  3378. goto err;
  3379. /* The objects are in their final locations, apply the relocations. */
  3380. ret = i915_gem_execbuffer_relocate(dev, file,
  3381. object_list, exec_list,
  3382. args->buffer_count);
  3383. if (ret) {
  3384. if (ret == -EFAULT) {
  3385. ret = i915_gem_execbuffer_relocate_slow(dev, file,
  3386. object_list,
  3387. exec_list,
  3388. args->buffer_count);
  3389. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  3390. }
  3391. if (ret)
  3392. goto err;
  3393. }
  3394. /* Set the pending read domains for the batch buffer to COMMAND */
  3395. batch_obj = object_list[args->buffer_count-1];
  3396. if (batch_obj->base.pending_write_domain) {
  3397. DRM_ERROR("Attempting to use self-modifying batch buffer\n");
  3398. ret = -EINVAL;
  3399. goto err;
  3400. }
  3401. batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
  3402. /* Sanity check the batch buffer */
  3403. exec_offset = batch_obj->gtt_offset;
  3404. ret = i915_gem_check_execbuffer(args, exec_offset);
  3405. if (ret != 0) {
  3406. DRM_ERROR("execbuf with invalid offset/length\n");
  3407. goto err;
  3408. }
  3409. ret = i915_gem_execbuffer_move_to_gpu(dev, file, ring,
  3410. object_list, args->buffer_count);
  3411. if (ret)
  3412. goto err;
  3413. #if WATCH_COHERENCY
  3414. for (i = 0; i < args->buffer_count; i++) {
  3415. i915_gem_object_check_coherency(object_list[i],
  3416. exec_list[i].handle);
  3417. }
  3418. #endif
  3419. #if WATCH_EXEC
  3420. i915_gem_dump_object(batch_obj,
  3421. args->batch_len,
  3422. __func__,
  3423. ~0);
  3424. #endif
  3425. /* Check for any pending flips. As we only maintain a flip queue depth
  3426. * of 1, we can simply insert a WAIT for the next display flip prior
  3427. * to executing the batch and avoid stalling the CPU.
  3428. */
  3429. flips = 0;
  3430. for (i = 0; i < args->buffer_count; i++) {
  3431. if (object_list[i]->base.write_domain)
  3432. flips |= atomic_read(&object_list[i]->pending_flip);
  3433. }
  3434. if (flips) {
  3435. int plane, flip_mask;
  3436. for (plane = 0; flips >> plane; plane++) {
  3437. if (((flips >> plane) & 1) == 0)
  3438. continue;
  3439. if (plane)
  3440. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  3441. else
  3442. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  3443. ret = intel_ring_begin(ring, 2);
  3444. if (ret)
  3445. goto err;
  3446. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  3447. intel_ring_emit(ring, MI_NOOP);
  3448. intel_ring_advance(ring);
  3449. }
  3450. }
  3451. /* Exec the batchbuffer */
  3452. ret = ring->dispatch_execbuffer(ring, args, cliprects, exec_offset);
  3453. if (ret) {
  3454. DRM_ERROR("dispatch failed %d\n", ret);
  3455. goto err;
  3456. }
  3457. for (i = 0; i < args->buffer_count; i++) {
  3458. struct drm_i915_gem_object *obj = object_list[i];
  3459. obj->base.read_domains = obj->base.pending_read_domains;
  3460. obj->base.write_domain = obj->base.pending_write_domain;
  3461. i915_gem_object_move_to_active(obj, ring);
  3462. if (obj->base.write_domain) {
  3463. obj->dirty = 1;
  3464. list_move_tail(&obj->gpu_write_list,
  3465. &ring->gpu_write_list);
  3466. intel_mark_busy(dev, obj);
  3467. }
  3468. trace_i915_gem_object_change_domain(obj,
  3469. obj->base.read_domains,
  3470. obj->base.write_domain);
  3471. }
  3472. /*
  3473. * Ensure that the commands in the batch buffer are
  3474. * finished before the interrupt fires
  3475. */
  3476. i915_retire_commands(dev, ring);
  3477. if (i915_add_request(dev, file, request, ring))
  3478. i915_gem_next_request_seqno(dev, ring);
  3479. else
  3480. request = NULL;
  3481. err:
  3482. for (i = 0; i < args->buffer_count; i++) {
  3483. object_list[i]->in_execbuffer = false;
  3484. drm_gem_object_unreference(&object_list[i]->base);
  3485. }
  3486. mutex_unlock(&dev->struct_mutex);
  3487. pre_mutex_err:
  3488. drm_free_large(object_list);
  3489. kfree(cliprects);
  3490. kfree(request);
  3491. return ret;
  3492. }
  3493. /*
  3494. * Legacy execbuffer just creates an exec2 list from the original exec object
  3495. * list array and passes it to the real function.
  3496. */
  3497. int
  3498. i915_gem_execbuffer(struct drm_device *dev, void *data,
  3499. struct drm_file *file)
  3500. {
  3501. struct drm_i915_gem_execbuffer *args = data;
  3502. struct drm_i915_gem_execbuffer2 exec2;
  3503. struct drm_i915_gem_exec_object *exec_list = NULL;
  3504. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3505. int ret, i;
  3506. #if WATCH_EXEC
  3507. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3508. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3509. #endif
  3510. if (args->buffer_count < 1) {
  3511. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3512. return -EINVAL;
  3513. }
  3514. /* Copy in the exec list from userland */
  3515. exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
  3516. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3517. if (exec_list == NULL || exec2_list == NULL) {
  3518. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3519. args->buffer_count);
  3520. drm_free_large(exec_list);
  3521. drm_free_large(exec2_list);
  3522. return -ENOMEM;
  3523. }
  3524. ret = copy_from_user(exec_list,
  3525. (struct drm_i915_relocation_entry __user *)
  3526. (uintptr_t) args->buffers_ptr,
  3527. sizeof(*exec_list) * args->buffer_count);
  3528. if (ret != 0) {
  3529. DRM_ERROR("copy %d exec entries failed %d\n",
  3530. args->buffer_count, ret);
  3531. drm_free_large(exec_list);
  3532. drm_free_large(exec2_list);
  3533. return -EFAULT;
  3534. }
  3535. for (i = 0; i < args->buffer_count; i++) {
  3536. exec2_list[i].handle = exec_list[i].handle;
  3537. exec2_list[i].relocation_count = exec_list[i].relocation_count;
  3538. exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
  3539. exec2_list[i].alignment = exec_list[i].alignment;
  3540. exec2_list[i].offset = exec_list[i].offset;
  3541. if (INTEL_INFO(dev)->gen < 4)
  3542. exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
  3543. else
  3544. exec2_list[i].flags = 0;
  3545. }
  3546. exec2.buffers_ptr = args->buffers_ptr;
  3547. exec2.buffer_count = args->buffer_count;
  3548. exec2.batch_start_offset = args->batch_start_offset;
  3549. exec2.batch_len = args->batch_len;
  3550. exec2.DR1 = args->DR1;
  3551. exec2.DR4 = args->DR4;
  3552. exec2.num_cliprects = args->num_cliprects;
  3553. exec2.cliprects_ptr = args->cliprects_ptr;
  3554. exec2.flags = I915_EXEC_RENDER;
  3555. ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
  3556. if (!ret) {
  3557. /* Copy the new buffer offsets back to the user's exec list. */
  3558. for (i = 0; i < args->buffer_count; i++)
  3559. exec_list[i].offset = exec2_list[i].offset;
  3560. /* ... and back out to userspace */
  3561. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3562. (uintptr_t) args->buffers_ptr,
  3563. exec_list,
  3564. sizeof(*exec_list) * args->buffer_count);
  3565. if (ret) {
  3566. ret = -EFAULT;
  3567. DRM_ERROR("failed to copy %d exec entries "
  3568. "back to user (%d)\n",
  3569. args->buffer_count, ret);
  3570. }
  3571. }
  3572. drm_free_large(exec_list);
  3573. drm_free_large(exec2_list);
  3574. return ret;
  3575. }
  3576. int
  3577. i915_gem_execbuffer2(struct drm_device *dev, void *data,
  3578. struct drm_file *file)
  3579. {
  3580. struct drm_i915_gem_execbuffer2 *args = data;
  3581. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3582. int ret;
  3583. #if WATCH_EXEC
  3584. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3585. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3586. #endif
  3587. if (args->buffer_count < 1) {
  3588. DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
  3589. return -EINVAL;
  3590. }
  3591. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3592. if (exec2_list == NULL) {
  3593. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3594. args->buffer_count);
  3595. return -ENOMEM;
  3596. }
  3597. ret = copy_from_user(exec2_list,
  3598. (struct drm_i915_relocation_entry __user *)
  3599. (uintptr_t) args->buffers_ptr,
  3600. sizeof(*exec2_list) * args->buffer_count);
  3601. if (ret != 0) {
  3602. DRM_ERROR("copy %d exec entries failed %d\n",
  3603. args->buffer_count, ret);
  3604. drm_free_large(exec2_list);
  3605. return -EFAULT;
  3606. }
  3607. ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
  3608. if (!ret) {
  3609. /* Copy the new buffer offsets back to the user's exec list. */
  3610. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3611. (uintptr_t) args->buffers_ptr,
  3612. exec2_list,
  3613. sizeof(*exec2_list) * args->buffer_count);
  3614. if (ret) {
  3615. ret = -EFAULT;
  3616. DRM_ERROR("failed to copy %d exec entries "
  3617. "back to user (%d)\n",
  3618. args->buffer_count, ret);
  3619. }
  3620. }
  3621. drm_free_large(exec2_list);
  3622. return ret;
  3623. }
  3624. int
  3625. i915_gem_object_pin(struct drm_i915_gem_object *obj,
  3626. uint32_t alignment,
  3627. bool map_and_fenceable)
  3628. {
  3629. struct drm_device *dev = obj->base.dev;
  3630. struct drm_i915_private *dev_priv = dev->dev_private;
  3631. int ret;
  3632. BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
  3633. WARN_ON(i915_verify_lists(dev));
  3634. if (obj->gtt_space != NULL) {
  3635. if ((alignment && obj->gtt_offset & (alignment - 1)) ||
  3636. (map_and_fenceable && !obj->map_and_fenceable)) {
  3637. WARN(obj->pin_count,
  3638. "bo is already pinned with incorrect alignment:"
  3639. " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
  3640. " obj->map_and_fenceable=%d\n",
  3641. obj->gtt_offset, alignment,
  3642. map_and_fenceable,
  3643. obj->map_and_fenceable);
  3644. ret = i915_gem_object_unbind(obj);
  3645. if (ret)
  3646. return ret;
  3647. }
  3648. }
  3649. if (obj->gtt_space == NULL) {
  3650. ret = i915_gem_object_bind_to_gtt(obj, alignment,
  3651. map_and_fenceable);
  3652. if (ret)
  3653. return ret;
  3654. }
  3655. if (obj->pin_count++ == 0) {
  3656. i915_gem_info_add_pin(dev_priv, obj, map_and_fenceable);
  3657. if (!obj->active)
  3658. list_move_tail(&obj->mm_list,
  3659. &dev_priv->mm.pinned_list);
  3660. }
  3661. BUG_ON(!obj->pin_mappable && map_and_fenceable);
  3662. WARN_ON(i915_verify_lists(dev));
  3663. return 0;
  3664. }
  3665. void
  3666. i915_gem_object_unpin(struct drm_i915_gem_object *obj)
  3667. {
  3668. struct drm_device *dev = obj->base.dev;
  3669. drm_i915_private_t *dev_priv = dev->dev_private;
  3670. WARN_ON(i915_verify_lists(dev));
  3671. BUG_ON(obj->pin_count == 0);
  3672. BUG_ON(obj->gtt_space == NULL);
  3673. if (--obj->pin_count == 0) {
  3674. if (!obj->active)
  3675. list_move_tail(&obj->mm_list,
  3676. &dev_priv->mm.inactive_list);
  3677. i915_gem_info_remove_pin(dev_priv, obj);
  3678. }
  3679. WARN_ON(i915_verify_lists(dev));
  3680. }
  3681. int
  3682. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  3683. struct drm_file *file)
  3684. {
  3685. struct drm_i915_gem_pin *args = data;
  3686. struct drm_i915_gem_object *obj;
  3687. int ret;
  3688. ret = i915_mutex_lock_interruptible(dev);
  3689. if (ret)
  3690. return ret;
  3691. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  3692. if (obj == NULL) {
  3693. ret = -ENOENT;
  3694. goto unlock;
  3695. }
  3696. if (obj->madv != I915_MADV_WILLNEED) {
  3697. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  3698. ret = -EINVAL;
  3699. goto out;
  3700. }
  3701. if (obj->pin_filp != NULL && obj->pin_filp != file) {
  3702. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  3703. args->handle);
  3704. ret = -EINVAL;
  3705. goto out;
  3706. }
  3707. obj->user_pin_count++;
  3708. obj->pin_filp = file;
  3709. if (obj->user_pin_count == 1) {
  3710. ret = i915_gem_object_pin(obj, args->alignment, true);
  3711. if (ret)
  3712. goto out;
  3713. }
  3714. /* XXX - flush the CPU caches for pinned objects
  3715. * as the X server doesn't manage domains yet
  3716. */
  3717. i915_gem_object_flush_cpu_write_domain(obj);
  3718. args->offset = obj->gtt_offset;
  3719. out:
  3720. drm_gem_object_unreference(&obj->base);
  3721. unlock:
  3722. mutex_unlock(&dev->struct_mutex);
  3723. return ret;
  3724. }
  3725. int
  3726. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  3727. struct drm_file *file)
  3728. {
  3729. struct drm_i915_gem_pin *args = data;
  3730. struct drm_i915_gem_object *obj;
  3731. int ret;
  3732. ret = i915_mutex_lock_interruptible(dev);
  3733. if (ret)
  3734. return ret;
  3735. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  3736. if (obj == NULL) {
  3737. ret = -ENOENT;
  3738. goto unlock;
  3739. }
  3740. if (obj->pin_filp != file) {
  3741. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  3742. args->handle);
  3743. ret = -EINVAL;
  3744. goto out;
  3745. }
  3746. obj->user_pin_count--;
  3747. if (obj->user_pin_count == 0) {
  3748. obj->pin_filp = NULL;
  3749. i915_gem_object_unpin(obj);
  3750. }
  3751. out:
  3752. drm_gem_object_unreference(&obj->base);
  3753. unlock:
  3754. mutex_unlock(&dev->struct_mutex);
  3755. return ret;
  3756. }
  3757. int
  3758. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  3759. struct drm_file *file)
  3760. {
  3761. struct drm_i915_gem_busy *args = data;
  3762. struct drm_i915_gem_object *obj;
  3763. int ret;
  3764. ret = i915_mutex_lock_interruptible(dev);
  3765. if (ret)
  3766. return ret;
  3767. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  3768. if (obj == NULL) {
  3769. ret = -ENOENT;
  3770. goto unlock;
  3771. }
  3772. /* Count all active objects as busy, even if they are currently not used
  3773. * by the gpu. Users of this interface expect objects to eventually
  3774. * become non-busy without any further actions, therefore emit any
  3775. * necessary flushes here.
  3776. */
  3777. args->busy = obj->active;
  3778. if (args->busy) {
  3779. /* Unconditionally flush objects, even when the gpu still uses this
  3780. * object. Userspace calling this function indicates that it wants to
  3781. * use this buffer rather sooner than later, so issuing the required
  3782. * flush earlier is beneficial.
  3783. */
  3784. if (obj->base.write_domain & I915_GEM_GPU_DOMAINS)
  3785. i915_gem_flush_ring(dev, obj->ring,
  3786. 0, obj->base.write_domain);
  3787. /* Update the active list for the hardware's current position.
  3788. * Otherwise this only updates on a delayed timer or when irqs
  3789. * are actually unmasked, and our working set ends up being
  3790. * larger than required.
  3791. */
  3792. i915_gem_retire_requests_ring(dev, obj->ring);
  3793. args->busy = obj->active;
  3794. }
  3795. drm_gem_object_unreference(&obj->base);
  3796. unlock:
  3797. mutex_unlock(&dev->struct_mutex);
  3798. return ret;
  3799. }
  3800. int
  3801. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3802. struct drm_file *file_priv)
  3803. {
  3804. return i915_gem_ring_throttle(dev, file_priv);
  3805. }
  3806. int
  3807. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3808. struct drm_file *file_priv)
  3809. {
  3810. struct drm_i915_gem_madvise *args = data;
  3811. struct drm_i915_gem_object *obj;
  3812. int ret;
  3813. switch (args->madv) {
  3814. case I915_MADV_DONTNEED:
  3815. case I915_MADV_WILLNEED:
  3816. break;
  3817. default:
  3818. return -EINVAL;
  3819. }
  3820. ret = i915_mutex_lock_interruptible(dev);
  3821. if (ret)
  3822. return ret;
  3823. obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
  3824. if (obj == NULL) {
  3825. ret = -ENOENT;
  3826. goto unlock;
  3827. }
  3828. if (obj->pin_count) {
  3829. ret = -EINVAL;
  3830. goto out;
  3831. }
  3832. if (obj->madv != __I915_MADV_PURGED)
  3833. obj->madv = args->madv;
  3834. /* if the object is no longer bound, discard its backing storage */
  3835. if (i915_gem_object_is_purgeable(obj) &&
  3836. obj->gtt_space == NULL)
  3837. i915_gem_object_truncate(obj);
  3838. args->retained = obj->madv != __I915_MADV_PURGED;
  3839. out:
  3840. drm_gem_object_unreference(&obj->base);
  3841. unlock:
  3842. mutex_unlock(&dev->struct_mutex);
  3843. return ret;
  3844. }
  3845. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  3846. size_t size)
  3847. {
  3848. struct drm_i915_private *dev_priv = dev->dev_private;
  3849. struct drm_i915_gem_object *obj;
  3850. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  3851. if (obj == NULL)
  3852. return NULL;
  3853. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  3854. kfree(obj);
  3855. return NULL;
  3856. }
  3857. i915_gem_info_add_obj(dev_priv, size);
  3858. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  3859. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  3860. obj->agp_type = AGP_USER_MEMORY;
  3861. obj->base.driver_private = NULL;
  3862. obj->fence_reg = I915_FENCE_REG_NONE;
  3863. INIT_LIST_HEAD(&obj->mm_list);
  3864. INIT_LIST_HEAD(&obj->gtt_list);
  3865. INIT_LIST_HEAD(&obj->ring_list);
  3866. INIT_LIST_HEAD(&obj->gpu_write_list);
  3867. obj->madv = I915_MADV_WILLNEED;
  3868. /* Avoid an unnecessary call to unbind on the first bind. */
  3869. obj->map_and_fenceable = true;
  3870. return obj;
  3871. }
  3872. int i915_gem_init_object(struct drm_gem_object *obj)
  3873. {
  3874. BUG();
  3875. return 0;
  3876. }
  3877. static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
  3878. {
  3879. struct drm_device *dev = obj->base.dev;
  3880. drm_i915_private_t *dev_priv = dev->dev_private;
  3881. int ret;
  3882. ret = i915_gem_object_unbind(obj);
  3883. if (ret == -ERESTARTSYS) {
  3884. list_move(&obj->mm_list,
  3885. &dev_priv->mm.deferred_free_list);
  3886. return;
  3887. }
  3888. if (obj->base.map_list.map)
  3889. i915_gem_free_mmap_offset(obj);
  3890. drm_gem_object_release(&obj->base);
  3891. i915_gem_info_remove_obj(dev_priv, obj->base.size);
  3892. kfree(obj->page_cpu_valid);
  3893. kfree(obj->bit_17);
  3894. kfree(obj);
  3895. }
  3896. void i915_gem_free_object(struct drm_gem_object *gem_obj)
  3897. {
  3898. struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
  3899. struct drm_device *dev = obj->base.dev;
  3900. trace_i915_gem_object_destroy(obj);
  3901. while (obj->pin_count > 0)
  3902. i915_gem_object_unpin(obj);
  3903. if (obj->phys_obj)
  3904. i915_gem_detach_phys_object(dev, obj);
  3905. i915_gem_free_object_tail(obj);
  3906. }
  3907. int
  3908. i915_gem_idle(struct drm_device *dev)
  3909. {
  3910. drm_i915_private_t *dev_priv = dev->dev_private;
  3911. int ret;
  3912. mutex_lock(&dev->struct_mutex);
  3913. if (dev_priv->mm.suspended) {
  3914. mutex_unlock(&dev->struct_mutex);
  3915. return 0;
  3916. }
  3917. ret = i915_gpu_idle(dev);
  3918. if (ret) {
  3919. mutex_unlock(&dev->struct_mutex);
  3920. return ret;
  3921. }
  3922. /* Under UMS, be paranoid and evict. */
  3923. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  3924. ret = i915_gem_evict_inactive(dev, false);
  3925. if (ret) {
  3926. mutex_unlock(&dev->struct_mutex);
  3927. return ret;
  3928. }
  3929. }
  3930. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3931. * We need to replace this with a semaphore, or something.
  3932. * And not confound mm.suspended!
  3933. */
  3934. dev_priv->mm.suspended = 1;
  3935. del_timer_sync(&dev_priv->hangcheck_timer);
  3936. i915_kernel_lost_context(dev);
  3937. i915_gem_cleanup_ringbuffer(dev);
  3938. mutex_unlock(&dev->struct_mutex);
  3939. /* Cancel the retire work handler, which should be idle now. */
  3940. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3941. return 0;
  3942. }
  3943. int
  3944. i915_gem_init_ringbuffer(struct drm_device *dev)
  3945. {
  3946. drm_i915_private_t *dev_priv = dev->dev_private;
  3947. int ret;
  3948. ret = intel_init_render_ring_buffer(dev);
  3949. if (ret)
  3950. return ret;
  3951. if (HAS_BSD(dev)) {
  3952. ret = intel_init_bsd_ring_buffer(dev);
  3953. if (ret)
  3954. goto cleanup_render_ring;
  3955. }
  3956. if (HAS_BLT(dev)) {
  3957. ret = intel_init_blt_ring_buffer(dev);
  3958. if (ret)
  3959. goto cleanup_bsd_ring;
  3960. }
  3961. dev_priv->next_seqno = 1;
  3962. return 0;
  3963. cleanup_bsd_ring:
  3964. intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
  3965. cleanup_render_ring:
  3966. intel_cleanup_ring_buffer(&dev_priv->render_ring);
  3967. return ret;
  3968. }
  3969. void
  3970. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3971. {
  3972. drm_i915_private_t *dev_priv = dev->dev_private;
  3973. intel_cleanup_ring_buffer(&dev_priv->render_ring);
  3974. intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
  3975. intel_cleanup_ring_buffer(&dev_priv->blt_ring);
  3976. }
  3977. int
  3978. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3979. struct drm_file *file_priv)
  3980. {
  3981. drm_i915_private_t *dev_priv = dev->dev_private;
  3982. int ret;
  3983. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3984. return 0;
  3985. if (atomic_read(&dev_priv->mm.wedged)) {
  3986. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3987. atomic_set(&dev_priv->mm.wedged, 0);
  3988. }
  3989. mutex_lock(&dev->struct_mutex);
  3990. dev_priv->mm.suspended = 0;
  3991. ret = i915_gem_init_ringbuffer(dev);
  3992. if (ret != 0) {
  3993. mutex_unlock(&dev->struct_mutex);
  3994. return ret;
  3995. }
  3996. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3997. BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
  3998. BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list));
  3999. BUG_ON(!list_empty(&dev_priv->blt_ring.active_list));
  4000. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  4001. BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
  4002. BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
  4003. BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list));
  4004. BUG_ON(!list_empty(&dev_priv->blt_ring.request_list));
  4005. mutex_unlock(&dev->struct_mutex);
  4006. ret = drm_irq_install(dev);
  4007. if (ret)
  4008. goto cleanup_ringbuffer;
  4009. return 0;
  4010. cleanup_ringbuffer:
  4011. mutex_lock(&dev->struct_mutex);
  4012. i915_gem_cleanup_ringbuffer(dev);
  4013. dev_priv->mm.suspended = 1;
  4014. mutex_unlock(&dev->struct_mutex);
  4015. return ret;
  4016. }
  4017. int
  4018. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  4019. struct drm_file *file_priv)
  4020. {
  4021. if (drm_core_check_feature(dev, DRIVER_MODESET))
  4022. return 0;
  4023. drm_irq_uninstall(dev);
  4024. return i915_gem_idle(dev);
  4025. }
  4026. void
  4027. i915_gem_lastclose(struct drm_device *dev)
  4028. {
  4029. int ret;
  4030. if (drm_core_check_feature(dev, DRIVER_MODESET))
  4031. return;
  4032. ret = i915_gem_idle(dev);
  4033. if (ret)
  4034. DRM_ERROR("failed to idle hardware: %d\n", ret);
  4035. }
  4036. static void
  4037. init_ring_lists(struct intel_ring_buffer *ring)
  4038. {
  4039. INIT_LIST_HEAD(&ring->active_list);
  4040. INIT_LIST_HEAD(&ring->request_list);
  4041. INIT_LIST_HEAD(&ring->gpu_write_list);
  4042. }
  4043. void
  4044. i915_gem_load(struct drm_device *dev)
  4045. {
  4046. int i;
  4047. drm_i915_private_t *dev_priv = dev->dev_private;
  4048. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  4049. INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
  4050. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  4051. INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
  4052. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  4053. INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
  4054. INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
  4055. init_ring_lists(&dev_priv->render_ring);
  4056. init_ring_lists(&dev_priv->bsd_ring);
  4057. init_ring_lists(&dev_priv->blt_ring);
  4058. for (i = 0; i < 16; i++)
  4059. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  4060. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  4061. i915_gem_retire_work_handler);
  4062. init_completion(&dev_priv->error_completion);
  4063. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  4064. if (IS_GEN3(dev)) {
  4065. u32 tmp = I915_READ(MI_ARB_STATE);
  4066. if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
  4067. /* arb state is a masked write, so set bit + bit in mask */
  4068. tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
  4069. I915_WRITE(MI_ARB_STATE, tmp);
  4070. }
  4071. }
  4072. /* Old X drivers will take 0-2 for front, back, depth buffers */
  4073. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  4074. dev_priv->fence_reg_start = 3;
  4075. if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4076. dev_priv->num_fence_regs = 16;
  4077. else
  4078. dev_priv->num_fence_regs = 8;
  4079. /* Initialize fence registers to zero */
  4080. switch (INTEL_INFO(dev)->gen) {
  4081. case 6:
  4082. for (i = 0; i < 16; i++)
  4083. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
  4084. break;
  4085. case 5:
  4086. case 4:
  4087. for (i = 0; i < 16; i++)
  4088. I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
  4089. break;
  4090. case 3:
  4091. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4092. for (i = 0; i < 8; i++)
  4093. I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
  4094. case 2:
  4095. for (i = 0; i < 8; i++)
  4096. I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
  4097. break;
  4098. }
  4099. i915_gem_detect_bit_6_swizzle(dev);
  4100. init_waitqueue_head(&dev_priv->pending_flip_queue);
  4101. dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
  4102. dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
  4103. register_shrinker(&dev_priv->mm.inactive_shrinker);
  4104. }
  4105. /*
  4106. * Create a physically contiguous memory object for this object
  4107. * e.g. for cursor + overlay regs
  4108. */
  4109. static int i915_gem_init_phys_object(struct drm_device *dev,
  4110. int id, int size, int align)
  4111. {
  4112. drm_i915_private_t *dev_priv = dev->dev_private;
  4113. struct drm_i915_gem_phys_object *phys_obj;
  4114. int ret;
  4115. if (dev_priv->mm.phys_objs[id - 1] || !size)
  4116. return 0;
  4117. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  4118. if (!phys_obj)
  4119. return -ENOMEM;
  4120. phys_obj->id = id;
  4121. phys_obj->handle = drm_pci_alloc(dev, size, align);
  4122. if (!phys_obj->handle) {
  4123. ret = -ENOMEM;
  4124. goto kfree_obj;
  4125. }
  4126. #ifdef CONFIG_X86
  4127. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4128. #endif
  4129. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  4130. return 0;
  4131. kfree_obj:
  4132. kfree(phys_obj);
  4133. return ret;
  4134. }
  4135. static void i915_gem_free_phys_object(struct drm_device *dev, int id)
  4136. {
  4137. drm_i915_private_t *dev_priv = dev->dev_private;
  4138. struct drm_i915_gem_phys_object *phys_obj;
  4139. if (!dev_priv->mm.phys_objs[id - 1])
  4140. return;
  4141. phys_obj = dev_priv->mm.phys_objs[id - 1];
  4142. if (phys_obj->cur_obj) {
  4143. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  4144. }
  4145. #ifdef CONFIG_X86
  4146. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4147. #endif
  4148. drm_pci_free(dev, phys_obj->handle);
  4149. kfree(phys_obj);
  4150. dev_priv->mm.phys_objs[id - 1] = NULL;
  4151. }
  4152. void i915_gem_free_all_phys_object(struct drm_device *dev)
  4153. {
  4154. int i;
  4155. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  4156. i915_gem_free_phys_object(dev, i);
  4157. }
  4158. void i915_gem_detach_phys_object(struct drm_device *dev,
  4159. struct drm_i915_gem_object *obj)
  4160. {
  4161. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  4162. char *vaddr;
  4163. int i;
  4164. int page_count;
  4165. if (!obj->phys_obj)
  4166. return;
  4167. vaddr = obj->phys_obj->handle->vaddr;
  4168. page_count = obj->base.size / PAGE_SIZE;
  4169. for (i = 0; i < page_count; i++) {
  4170. struct page *page = read_cache_page_gfp(mapping, i,
  4171. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  4172. if (!IS_ERR(page)) {
  4173. char *dst = kmap_atomic(page);
  4174. memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
  4175. kunmap_atomic(dst);
  4176. drm_clflush_pages(&page, 1);
  4177. set_page_dirty(page);
  4178. mark_page_accessed(page);
  4179. page_cache_release(page);
  4180. }
  4181. }
  4182. intel_gtt_chipset_flush();
  4183. obj->phys_obj->cur_obj = NULL;
  4184. obj->phys_obj = NULL;
  4185. }
  4186. int
  4187. i915_gem_attach_phys_object(struct drm_device *dev,
  4188. struct drm_i915_gem_object *obj,
  4189. int id,
  4190. int align)
  4191. {
  4192. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  4193. drm_i915_private_t *dev_priv = dev->dev_private;
  4194. int ret = 0;
  4195. int page_count;
  4196. int i;
  4197. if (id > I915_MAX_PHYS_OBJECT)
  4198. return -EINVAL;
  4199. if (obj->phys_obj) {
  4200. if (obj->phys_obj->id == id)
  4201. return 0;
  4202. i915_gem_detach_phys_object(dev, obj);
  4203. }
  4204. /* create a new object */
  4205. if (!dev_priv->mm.phys_objs[id - 1]) {
  4206. ret = i915_gem_init_phys_object(dev, id,
  4207. obj->base.size, align);
  4208. if (ret) {
  4209. DRM_ERROR("failed to init phys object %d size: %zu\n",
  4210. id, obj->base.size);
  4211. return ret;
  4212. }
  4213. }
  4214. /* bind to the object */
  4215. obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
  4216. obj->phys_obj->cur_obj = obj;
  4217. page_count = obj->base.size / PAGE_SIZE;
  4218. for (i = 0; i < page_count; i++) {
  4219. struct page *page;
  4220. char *dst, *src;
  4221. page = read_cache_page_gfp(mapping, i,
  4222. GFP_HIGHUSER | __GFP_RECLAIMABLE);
  4223. if (IS_ERR(page))
  4224. return PTR_ERR(page);
  4225. src = kmap_atomic(page);
  4226. dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4227. memcpy(dst, src, PAGE_SIZE);
  4228. kunmap_atomic(src);
  4229. mark_page_accessed(page);
  4230. page_cache_release(page);
  4231. }
  4232. return 0;
  4233. }
  4234. static int
  4235. i915_gem_phys_pwrite(struct drm_device *dev,
  4236. struct drm_i915_gem_object *obj,
  4237. struct drm_i915_gem_pwrite *args,
  4238. struct drm_file *file_priv)
  4239. {
  4240. void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
  4241. char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
  4242. if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
  4243. unsigned long unwritten;
  4244. /* The physical object once assigned is fixed for the lifetime
  4245. * of the obj, so we can safely drop the lock and continue
  4246. * to access vaddr.
  4247. */
  4248. mutex_unlock(&dev->struct_mutex);
  4249. unwritten = copy_from_user(vaddr, user_data, args->size);
  4250. mutex_lock(&dev->struct_mutex);
  4251. if (unwritten)
  4252. return -EFAULT;
  4253. }
  4254. intel_gtt_chipset_flush();
  4255. return 0;
  4256. }
  4257. void i915_gem_release(struct drm_device *dev, struct drm_file *file)
  4258. {
  4259. struct drm_i915_file_private *file_priv = file->driver_priv;
  4260. /* Clean up our request list when the client is going away, so that
  4261. * later retire_requests won't dereference our soon-to-be-gone
  4262. * file_priv.
  4263. */
  4264. spin_lock(&file_priv->mm.lock);
  4265. while (!list_empty(&file_priv->mm.request_list)) {
  4266. struct drm_i915_gem_request *request;
  4267. request = list_first_entry(&file_priv->mm.request_list,
  4268. struct drm_i915_gem_request,
  4269. client_list);
  4270. list_del(&request->client_list);
  4271. request->file_priv = NULL;
  4272. }
  4273. spin_unlock(&file_priv->mm.lock);
  4274. }
  4275. static int
  4276. i915_gpu_is_active(struct drm_device *dev)
  4277. {
  4278. drm_i915_private_t *dev_priv = dev->dev_private;
  4279. int lists_empty;
  4280. lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
  4281. list_empty(&dev_priv->mm.active_list);
  4282. return !lists_empty;
  4283. }
  4284. static int
  4285. i915_gem_inactive_shrink(struct shrinker *shrinker,
  4286. int nr_to_scan,
  4287. gfp_t gfp_mask)
  4288. {
  4289. struct drm_i915_private *dev_priv =
  4290. container_of(shrinker,
  4291. struct drm_i915_private,
  4292. mm.inactive_shrinker);
  4293. struct drm_device *dev = dev_priv->dev;
  4294. struct drm_i915_gem_object *obj, *next;
  4295. int cnt;
  4296. if (!mutex_trylock(&dev->struct_mutex))
  4297. return 0;
  4298. /* "fast-path" to count number of available objects */
  4299. if (nr_to_scan == 0) {
  4300. cnt = 0;
  4301. list_for_each_entry(obj,
  4302. &dev_priv->mm.inactive_list,
  4303. mm_list)
  4304. cnt++;
  4305. mutex_unlock(&dev->struct_mutex);
  4306. return cnt / 100 * sysctl_vfs_cache_pressure;
  4307. }
  4308. rescan:
  4309. /* first scan for clean buffers */
  4310. i915_gem_retire_requests(dev);
  4311. list_for_each_entry_safe(obj, next,
  4312. &dev_priv->mm.inactive_list,
  4313. mm_list) {
  4314. if (i915_gem_object_is_purgeable(obj)) {
  4315. i915_gem_object_unbind(obj);
  4316. if (--nr_to_scan == 0)
  4317. break;
  4318. }
  4319. }
  4320. /* second pass, evict/count anything still on the inactive list */
  4321. cnt = 0;
  4322. list_for_each_entry_safe(obj, next,
  4323. &dev_priv->mm.inactive_list,
  4324. mm_list) {
  4325. if (nr_to_scan) {
  4326. i915_gem_object_unbind(obj);
  4327. nr_to_scan--;
  4328. } else
  4329. cnt++;
  4330. }
  4331. if (nr_to_scan && i915_gpu_is_active(dev)) {
  4332. /*
  4333. * We are desperate for pages, so as a last resort, wait
  4334. * for the GPU to finish and discard whatever we can.
  4335. * This has a dramatic impact to reduce the number of
  4336. * OOM-killer events whilst running the GPU aggressively.
  4337. */
  4338. if (i915_gpu_idle(dev) == 0)
  4339. goto rescan;
  4340. }
  4341. mutex_unlock(&dev->struct_mutex);
  4342. return cnt / 100 * sysctl_vfs_cache_pressure;
  4343. }