imx53.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx53-pinfunc.h"
  14. / {
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. serial3 = &uart4;
  20. serial4 = &uart5;
  21. gpio0 = &gpio1;
  22. gpio1 = &gpio2;
  23. gpio2 = &gpio3;
  24. gpio3 = &gpio4;
  25. gpio4 = &gpio5;
  26. gpio5 = &gpio6;
  27. gpio6 = &gpio7;
  28. };
  29. tzic: tz-interrupt-controller@0fffc000 {
  30. compatible = "fsl,imx53-tzic", "fsl,tzic";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0x0fffc000 0x4000>;
  34. };
  35. clocks {
  36. #address-cells = <1>;
  37. #size-cells = <0>;
  38. ckil {
  39. compatible = "fsl,imx-ckil", "fixed-clock";
  40. clock-frequency = <32768>;
  41. };
  42. ckih1 {
  43. compatible = "fsl,imx-ckih1", "fixed-clock";
  44. clock-frequency = <22579200>;
  45. };
  46. ckih2 {
  47. compatible = "fsl,imx-ckih2", "fixed-clock";
  48. clock-frequency = <0>;
  49. };
  50. osc {
  51. compatible = "fsl,imx-osc", "fixed-clock";
  52. clock-frequency = <24000000>;
  53. };
  54. };
  55. soc {
  56. #address-cells = <1>;
  57. #size-cells = <1>;
  58. compatible = "simple-bus";
  59. interrupt-parent = <&tzic>;
  60. ranges;
  61. ipu: ipu@18000000 {
  62. #crtc-cells = <1>;
  63. compatible = "fsl,imx53-ipu";
  64. reg = <0x18000000 0x080000000>;
  65. interrupts = <11 10>;
  66. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  67. clock-names = "bus", "di0", "di1";
  68. resets = <&src 2>;
  69. };
  70. aips@50000000 { /* AIPS1 */
  71. compatible = "fsl,aips-bus", "simple-bus";
  72. #address-cells = <1>;
  73. #size-cells = <1>;
  74. reg = <0x50000000 0x10000000>;
  75. ranges;
  76. spba@50000000 {
  77. compatible = "fsl,spba-bus", "simple-bus";
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. reg = <0x50000000 0x40000>;
  81. ranges;
  82. esdhc1: esdhc@50004000 {
  83. compatible = "fsl,imx53-esdhc";
  84. reg = <0x50004000 0x4000>;
  85. interrupts = <1>;
  86. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  87. clock-names = "ipg", "ahb", "per";
  88. bus-width = <4>;
  89. status = "disabled";
  90. };
  91. esdhc2: esdhc@50008000 {
  92. compatible = "fsl,imx53-esdhc";
  93. reg = <0x50008000 0x4000>;
  94. interrupts = <2>;
  95. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  96. clock-names = "ipg", "ahb", "per";
  97. bus-width = <4>;
  98. status = "disabled";
  99. };
  100. uart3: serial@5000c000 {
  101. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  102. reg = <0x5000c000 0x4000>;
  103. interrupts = <33>;
  104. clocks = <&clks 32>, <&clks 33>;
  105. clock-names = "ipg", "per";
  106. status = "disabled";
  107. };
  108. ecspi1: ecspi@50010000 {
  109. #address-cells = <1>;
  110. #size-cells = <0>;
  111. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  112. reg = <0x50010000 0x4000>;
  113. interrupts = <36>;
  114. clocks = <&clks 51>, <&clks 52>;
  115. clock-names = "ipg", "per";
  116. status = "disabled";
  117. };
  118. ssi2: ssi@50014000 {
  119. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  120. reg = <0x50014000 0x4000>;
  121. interrupts = <30>;
  122. clocks = <&clks 49>;
  123. fsl,fifo-depth = <15>;
  124. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  125. status = "disabled";
  126. };
  127. esdhc3: esdhc@50020000 {
  128. compatible = "fsl,imx53-esdhc";
  129. reg = <0x50020000 0x4000>;
  130. interrupts = <3>;
  131. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  132. clock-names = "ipg", "ahb", "per";
  133. bus-width = <4>;
  134. status = "disabled";
  135. };
  136. esdhc4: esdhc@50024000 {
  137. compatible = "fsl,imx53-esdhc";
  138. reg = <0x50024000 0x4000>;
  139. interrupts = <4>;
  140. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  141. clock-names = "ipg", "ahb", "per";
  142. bus-width = <4>;
  143. status = "disabled";
  144. };
  145. };
  146. usbphy0: usbphy@0 {
  147. compatible = "usb-nop-xceiv";
  148. clocks = <&clks 124>;
  149. clock-names = "main_clk";
  150. status = "okay";
  151. };
  152. usbphy1: usbphy@1 {
  153. compatible = "usb-nop-xceiv";
  154. clocks = <&clks 125>;
  155. clock-names = "main_clk";
  156. status = "okay";
  157. };
  158. usbotg: usb@53f80000 {
  159. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  160. reg = <0x53f80000 0x0200>;
  161. interrupts = <18>;
  162. clocks = <&clks 108>;
  163. fsl,usbmisc = <&usbmisc 0>;
  164. fsl,usbphy = <&usbphy0>;
  165. status = "disabled";
  166. };
  167. usbh1: usb@53f80200 {
  168. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  169. reg = <0x53f80200 0x0200>;
  170. interrupts = <14>;
  171. clocks = <&clks 108>;
  172. fsl,usbmisc = <&usbmisc 1>;
  173. fsl,usbphy = <&usbphy1>;
  174. status = "disabled";
  175. };
  176. usbh2: usb@53f80400 {
  177. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  178. reg = <0x53f80400 0x0200>;
  179. interrupts = <16>;
  180. clocks = <&clks 108>;
  181. fsl,usbmisc = <&usbmisc 2>;
  182. status = "disabled";
  183. };
  184. usbh3: usb@53f80600 {
  185. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  186. reg = <0x53f80600 0x0200>;
  187. interrupts = <17>;
  188. clocks = <&clks 108>;
  189. fsl,usbmisc = <&usbmisc 3>;
  190. status = "disabled";
  191. };
  192. usbmisc: usbmisc@53f80800 {
  193. #index-cells = <1>;
  194. compatible = "fsl,imx53-usbmisc";
  195. reg = <0x53f80800 0x200>;
  196. clocks = <&clks 108>;
  197. };
  198. gpio1: gpio@53f84000 {
  199. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  200. reg = <0x53f84000 0x4000>;
  201. interrupts = <50 51>;
  202. gpio-controller;
  203. #gpio-cells = <2>;
  204. interrupt-controller;
  205. #interrupt-cells = <2>;
  206. };
  207. gpio2: gpio@53f88000 {
  208. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  209. reg = <0x53f88000 0x4000>;
  210. interrupts = <52 53>;
  211. gpio-controller;
  212. #gpio-cells = <2>;
  213. interrupt-controller;
  214. #interrupt-cells = <2>;
  215. };
  216. gpio3: gpio@53f8c000 {
  217. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  218. reg = <0x53f8c000 0x4000>;
  219. interrupts = <54 55>;
  220. gpio-controller;
  221. #gpio-cells = <2>;
  222. interrupt-controller;
  223. #interrupt-cells = <2>;
  224. };
  225. gpio4: gpio@53f90000 {
  226. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  227. reg = <0x53f90000 0x4000>;
  228. interrupts = <56 57>;
  229. gpio-controller;
  230. #gpio-cells = <2>;
  231. interrupt-controller;
  232. #interrupt-cells = <2>;
  233. };
  234. wdog1: wdog@53f98000 {
  235. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  236. reg = <0x53f98000 0x4000>;
  237. interrupts = <58>;
  238. clocks = <&clks 0>;
  239. };
  240. wdog2: wdog@53f9c000 {
  241. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  242. reg = <0x53f9c000 0x4000>;
  243. interrupts = <59>;
  244. clocks = <&clks 0>;
  245. status = "disabled";
  246. };
  247. gpt: timer@53fa0000 {
  248. compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
  249. reg = <0x53fa0000 0x4000>;
  250. interrupts = <39>;
  251. clocks = <&clks 36>, <&clks 41>;
  252. clock-names = "ipg", "per";
  253. };
  254. iomuxc: iomuxc@53fa8000 {
  255. compatible = "fsl,imx53-iomuxc";
  256. reg = <0x53fa8000 0x4000>;
  257. audmux {
  258. pinctrl_audmux_1: audmuxgrp-1 {
  259. fsl,pins = <
  260. MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000
  261. MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000
  262. MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
  263. MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000
  264. >;
  265. };
  266. };
  267. fec {
  268. pinctrl_fec_1: fecgrp-1 {
  269. fsl,pins = <
  270. MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
  271. MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
  272. MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
  273. MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
  274. MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
  275. MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
  276. MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
  277. MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  278. MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
  279. MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
  280. >;
  281. };
  282. };
  283. csi {
  284. pinctrl_csi_1: csigrp-1 {
  285. fsl,pins = <
  286. MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
  287. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  288. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  289. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  290. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  291. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  292. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  293. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  294. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  295. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  296. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  297. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  298. MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x1d5
  299. MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x1d5
  300. MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x1d5
  301. MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x1d5
  302. MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x1d5
  303. MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x1d5
  304. MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x1d5
  305. MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x1d5
  306. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  307. >;
  308. };
  309. };
  310. cspi {
  311. pinctrl_cspi_1: cspigrp-1 {
  312. fsl,pins = <
  313. MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
  314. MX53_PAD_SD1_CMD__CSPI_MOSI 0x1d5
  315. MX53_PAD_SD1_CLK__CSPI_SCLK 0x1d5
  316. >;
  317. };
  318. };
  319. ecspi1 {
  320. pinctrl_ecspi1_1: ecspi1grp-1 {
  321. fsl,pins = <
  322. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  323. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  324. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  325. >;
  326. };
  327. };
  328. esdhc1 {
  329. pinctrl_esdhc1_1: esdhc1grp-1 {
  330. fsl,pins = <
  331. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  332. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  333. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  334. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  335. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  336. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  337. >;
  338. };
  339. pinctrl_esdhc1_2: esdhc1grp-2 {
  340. fsl,pins = <
  341. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  342. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  343. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  344. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  345. MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5
  346. MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5
  347. MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
  348. MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
  349. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  350. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  351. >;
  352. };
  353. };
  354. esdhc2 {
  355. pinctrl_esdhc2_1: esdhc2grp-1 {
  356. fsl,pins = <
  357. MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5
  358. MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5
  359. MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
  360. MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
  361. MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
  362. MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
  363. >;
  364. };
  365. };
  366. esdhc3 {
  367. pinctrl_esdhc3_1: esdhc3grp-1 {
  368. fsl,pins = <
  369. MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x1d5
  370. MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x1d5
  371. MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
  372. MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
  373. MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x1d5
  374. MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x1d5
  375. MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x1d5
  376. MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x1d5
  377. MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
  378. MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x1d5
  379. >;
  380. };
  381. };
  382. can1 {
  383. pinctrl_can1_1: can1grp-1 {
  384. fsl,pins = <
  385. MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
  386. MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x80000000
  387. >;
  388. };
  389. pinctrl_can1_2: can1grp-2 {
  390. fsl,pins = <
  391. MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
  392. MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
  393. >;
  394. };
  395. };
  396. can2 {
  397. pinctrl_can2_1: can2grp-1 {
  398. fsl,pins = <
  399. MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
  400. MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
  401. >;
  402. };
  403. };
  404. i2c1 {
  405. pinctrl_i2c1_1: i2c1grp-1 {
  406. fsl,pins = <
  407. MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
  408. MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
  409. >;
  410. };
  411. };
  412. i2c2 {
  413. pinctrl_i2c2_1: i2c2grp-1 {
  414. fsl,pins = <
  415. MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
  416. MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
  417. >;
  418. };
  419. };
  420. i2c3 {
  421. pinctrl_i2c3_1: i2c3grp-1 {
  422. fsl,pins = <
  423. MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
  424. MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
  425. >;
  426. };
  427. };
  428. owire {
  429. pinctrl_owire_1: owiregrp-1 {
  430. fsl,pins = <
  431. MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
  432. >;
  433. };
  434. };
  435. uart1 {
  436. pinctrl_uart1_1: uart1grp-1 {
  437. fsl,pins = <
  438. MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1c5
  439. MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1c5
  440. >;
  441. };
  442. pinctrl_uart1_2: uart1grp-2 {
  443. fsl,pins = <
  444. MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1c5
  445. MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1c5
  446. >;
  447. };
  448. };
  449. uart2 {
  450. pinctrl_uart2_1: uart2grp-1 {
  451. fsl,pins = <
  452. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
  453. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1c5
  454. >;
  455. };
  456. };
  457. uart3 {
  458. pinctrl_uart3_1: uart3grp-1 {
  459. fsl,pins = <
  460. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
  461. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
  462. MX53_PAD_PATA_DA_1__UART3_CTS 0x1c5
  463. MX53_PAD_PATA_DA_2__UART3_RTS 0x1c5
  464. >;
  465. };
  466. pinctrl_uart3_2: uart3grp-2 {
  467. fsl,pins = <
  468. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
  469. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
  470. >;
  471. };
  472. };
  473. uart4 {
  474. pinctrl_uart4_1: uart4grp-1 {
  475. fsl,pins = <
  476. MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1c5
  477. MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1c5
  478. >;
  479. };
  480. };
  481. uart5 {
  482. pinctrl_uart5_1: uart5grp-1 {
  483. fsl,pins = <
  484. MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1c5
  485. MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1c5
  486. >;
  487. };
  488. };
  489. };
  490. gpr: iomuxc-gpr@53fa8000 {
  491. compatible = "fsl,imx53-iomuxc-gpr", "syscon";
  492. reg = <0x53fa8000 0xc>;
  493. };
  494. ldb: ldb@53fa8008 {
  495. #address-cells = <1>;
  496. #size-cells = <0>;
  497. compatible = "fsl,imx53-ldb";
  498. reg = <0x53fa8008 0x4>;
  499. gpr = <&gpr>;
  500. clocks = <&clks 122>, <&clks 120>,
  501. <&clks 115>, <&clks 116>,
  502. <&clks 123>, <&clks 85>;
  503. clock-names = "di0_pll", "di1_pll",
  504. "di0_sel", "di1_sel",
  505. "di0", "di1";
  506. status = "disabled";
  507. lvds-channel@0 {
  508. reg = <0>;
  509. crtcs = <&ipu 0>;
  510. status = "disabled";
  511. };
  512. lvds-channel@1 {
  513. reg = <1>;
  514. crtcs = <&ipu 1>;
  515. status = "disabled";
  516. };
  517. };
  518. pwm1: pwm@53fb4000 {
  519. #pwm-cells = <2>;
  520. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  521. reg = <0x53fb4000 0x4000>;
  522. clocks = <&clks 37>, <&clks 38>;
  523. clock-names = "ipg", "per";
  524. interrupts = <61>;
  525. };
  526. pwm2: pwm@53fb8000 {
  527. #pwm-cells = <2>;
  528. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  529. reg = <0x53fb8000 0x4000>;
  530. clocks = <&clks 39>, <&clks 40>;
  531. clock-names = "ipg", "per";
  532. interrupts = <94>;
  533. };
  534. uart1: serial@53fbc000 {
  535. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  536. reg = <0x53fbc000 0x4000>;
  537. interrupts = <31>;
  538. clocks = <&clks 28>, <&clks 29>;
  539. clock-names = "ipg", "per";
  540. status = "disabled";
  541. };
  542. uart2: serial@53fc0000 {
  543. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  544. reg = <0x53fc0000 0x4000>;
  545. interrupts = <32>;
  546. clocks = <&clks 30>, <&clks 31>;
  547. clock-names = "ipg", "per";
  548. status = "disabled";
  549. };
  550. can1: can@53fc8000 {
  551. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  552. reg = <0x53fc8000 0x4000>;
  553. interrupts = <82>;
  554. clocks = <&clks 158>, <&clks 157>;
  555. clock-names = "ipg", "per";
  556. status = "disabled";
  557. };
  558. can2: can@53fcc000 {
  559. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  560. reg = <0x53fcc000 0x4000>;
  561. interrupts = <83>;
  562. clocks = <&clks 87>, <&clks 86>;
  563. clock-names = "ipg", "per";
  564. status = "disabled";
  565. };
  566. src: src@53fd0000 {
  567. compatible = "fsl,imx53-src", "fsl,imx51-src";
  568. reg = <0x53fd0000 0x4000>;
  569. #reset-cells = <1>;
  570. };
  571. clks: ccm@53fd4000{
  572. compatible = "fsl,imx53-ccm";
  573. reg = <0x53fd4000 0x4000>;
  574. interrupts = <0 71 0x04 0 72 0x04>;
  575. #clock-cells = <1>;
  576. };
  577. gpio5: gpio@53fdc000 {
  578. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  579. reg = <0x53fdc000 0x4000>;
  580. interrupts = <103 104>;
  581. gpio-controller;
  582. #gpio-cells = <2>;
  583. interrupt-controller;
  584. #interrupt-cells = <2>;
  585. };
  586. gpio6: gpio@53fe0000 {
  587. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  588. reg = <0x53fe0000 0x4000>;
  589. interrupts = <105 106>;
  590. gpio-controller;
  591. #gpio-cells = <2>;
  592. interrupt-controller;
  593. #interrupt-cells = <2>;
  594. };
  595. gpio7: gpio@53fe4000 {
  596. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  597. reg = <0x53fe4000 0x4000>;
  598. interrupts = <107 108>;
  599. gpio-controller;
  600. #gpio-cells = <2>;
  601. interrupt-controller;
  602. #interrupt-cells = <2>;
  603. };
  604. i2c3: i2c@53fec000 {
  605. #address-cells = <1>;
  606. #size-cells = <0>;
  607. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  608. reg = <0x53fec000 0x4000>;
  609. interrupts = <64>;
  610. clocks = <&clks 88>;
  611. status = "disabled";
  612. };
  613. uart4: serial@53ff0000 {
  614. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  615. reg = <0x53ff0000 0x4000>;
  616. interrupts = <13>;
  617. clocks = <&clks 65>, <&clks 66>;
  618. clock-names = "ipg", "per";
  619. status = "disabled";
  620. };
  621. };
  622. aips@60000000 { /* AIPS2 */
  623. compatible = "fsl,aips-bus", "simple-bus";
  624. #address-cells = <1>;
  625. #size-cells = <1>;
  626. reg = <0x60000000 0x10000000>;
  627. ranges;
  628. uart5: serial@63f90000 {
  629. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  630. reg = <0x63f90000 0x4000>;
  631. interrupts = <86>;
  632. clocks = <&clks 67>, <&clks 68>;
  633. clock-names = "ipg", "per";
  634. status = "disabled";
  635. };
  636. owire: owire@63fa4000 {
  637. compatible = "fsl,imx53-owire", "fsl,imx21-owire";
  638. reg = <0x63fa4000 0x4000>;
  639. clocks = <&clks 159>;
  640. status = "disabled";
  641. };
  642. ecspi2: ecspi@63fac000 {
  643. #address-cells = <1>;
  644. #size-cells = <0>;
  645. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  646. reg = <0x63fac000 0x4000>;
  647. interrupts = <37>;
  648. clocks = <&clks 53>, <&clks 54>;
  649. clock-names = "ipg", "per";
  650. status = "disabled";
  651. };
  652. sdma: sdma@63fb0000 {
  653. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  654. reg = <0x63fb0000 0x4000>;
  655. interrupts = <6>;
  656. clocks = <&clks 56>, <&clks 56>;
  657. clock-names = "ipg", "ahb";
  658. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  659. };
  660. cspi: cspi@63fc0000 {
  661. #address-cells = <1>;
  662. #size-cells = <0>;
  663. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  664. reg = <0x63fc0000 0x4000>;
  665. interrupts = <38>;
  666. clocks = <&clks 55>, <&clks 55>;
  667. clock-names = "ipg", "per";
  668. status = "disabled";
  669. };
  670. i2c2: i2c@63fc4000 {
  671. #address-cells = <1>;
  672. #size-cells = <0>;
  673. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  674. reg = <0x63fc4000 0x4000>;
  675. interrupts = <63>;
  676. clocks = <&clks 35>;
  677. status = "disabled";
  678. };
  679. i2c1: i2c@63fc8000 {
  680. #address-cells = <1>;
  681. #size-cells = <0>;
  682. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  683. reg = <0x63fc8000 0x4000>;
  684. interrupts = <62>;
  685. clocks = <&clks 34>;
  686. status = "disabled";
  687. };
  688. ssi1: ssi@63fcc000 {
  689. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  690. reg = <0x63fcc000 0x4000>;
  691. interrupts = <29>;
  692. clocks = <&clks 48>;
  693. fsl,fifo-depth = <15>;
  694. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  695. status = "disabled";
  696. };
  697. audmux: audmux@63fd0000 {
  698. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  699. reg = <0x63fd0000 0x4000>;
  700. status = "disabled";
  701. };
  702. nfc: nand@63fdb000 {
  703. compatible = "fsl,imx53-nand";
  704. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  705. interrupts = <8>;
  706. clocks = <&clks 60>;
  707. status = "disabled";
  708. };
  709. ssi3: ssi@63fe8000 {
  710. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  711. reg = <0x63fe8000 0x4000>;
  712. interrupts = <96>;
  713. clocks = <&clks 50>;
  714. fsl,fifo-depth = <15>;
  715. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  716. status = "disabled";
  717. };
  718. fec: ethernet@63fec000 {
  719. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  720. reg = <0x63fec000 0x4000>;
  721. interrupts = <87>;
  722. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  723. clock-names = "ipg", "ahb", "ptp";
  724. status = "disabled";
  725. };
  726. };
  727. };
  728. };