qla_dbg.c 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0151 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x117a | 0x111a-0x111b |
  15. * | | | 0x1155-0x1158 |
  16. * | Device Discovery | 0x2095 | 0x2020-0x2022, |
  17. * | | | 0x2011-0x2012, |
  18. * | | | 0x2016 |
  19. * | Queue Command and IO tracing | 0x3058 | 0x3006-0x300b |
  20. * | | | 0x3027-0x3028 |
  21. * | | | 0x303d-0x3041 |
  22. * | | | 0x302d,0x3033 |
  23. * | | | 0x3036,0x3038 |
  24. * | | | 0x303a |
  25. * | DPC Thread | 0x4022 | 0x4002,0x4013 |
  26. * | Async Events | 0x5081 | 0x502b-0x502f |
  27. * | | | 0x5047,0x5052 |
  28. * | | | 0x5040,0x5075 |
  29. * | | | 0x503d,0x5044 |
  30. * | Timer Routines | 0x6011 | |
  31. * | User Space Interactions | 0x70dd | 0x7018,0x702e, |
  32. * | | | 0x7020,0x7024, |
  33. * | | | 0x7039,0x7045, |
  34. * | | | 0x7073-0x7075, |
  35. * | | | 0x707b,0x708c, |
  36. * | | | 0x70a5,0x70a6, |
  37. * | | | 0x70a8,0x70ab, |
  38. * | | | 0x70ad-0x70ae, |
  39. * | | | 0x70d1-0x70da, |
  40. * | | | 0x7047,0x703b |
  41. * | Task Management | 0x803d | 0x8025-0x8026 |
  42. * | | | 0x800b,0x8039 |
  43. * | AER/EEH | 0x9011 | |
  44. * | Virtual Port | 0xa007 | |
  45. * | ISP82XX Specific | 0xb14c | 0xb002,0xb024 |
  46. * | | | 0xb09e,0xb0ae |
  47. * | | | 0xb0e0-0xb0ef |
  48. * | | | 0xb085,0xb0dc |
  49. * | | | 0xb107,0xb108 |
  50. * | | | 0xb111,0xb11e |
  51. * | | | 0xb12c,0xb12d |
  52. * | | | 0xb13a,0xb142 |
  53. * | | | 0xb13c-0xb140 |
  54. * | MultiQ | 0xc00c | |
  55. * | Misc | 0xd010 | |
  56. * | Target Mode | 0xe070 | |
  57. * | Target Mode Management | 0xf072 | |
  58. * | Target Mode Task Management | 0x1000b | |
  59. * ----------------------------------------------------------------------
  60. */
  61. #include "qla_def.h"
  62. #include <linux/delay.h>
  63. static uint32_t ql_dbg_offset = 0x800;
  64. static inline void
  65. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  66. {
  67. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  68. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  69. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  70. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  71. fw_dump->vendor = htonl(ha->pdev->vendor);
  72. fw_dump->device = htonl(ha->pdev->device);
  73. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  74. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  75. }
  76. static inline void *
  77. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  78. {
  79. struct req_que *req = ha->req_q_map[0];
  80. struct rsp_que *rsp = ha->rsp_q_map[0];
  81. /* Request queue. */
  82. memcpy(ptr, req->ring, req->length *
  83. sizeof(request_t));
  84. /* Response queue. */
  85. ptr += req->length * sizeof(request_t);
  86. memcpy(ptr, rsp->ring, rsp->length *
  87. sizeof(response_t));
  88. return ptr + (rsp->length * sizeof(response_t));
  89. }
  90. static int
  91. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  92. uint32_t ram_dwords, void **nxt)
  93. {
  94. int rval;
  95. uint32_t cnt, stat, timer, dwords, idx;
  96. uint16_t mb0;
  97. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  98. dma_addr_t dump_dma = ha->gid_list_dma;
  99. uint32_t *dump = (uint32_t *)ha->gid_list;
  100. rval = QLA_SUCCESS;
  101. mb0 = 0;
  102. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  103. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  104. dwords = qla2x00_gid_list_size(ha) / 4;
  105. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  106. cnt += dwords, addr += dwords) {
  107. if (cnt + dwords > ram_dwords)
  108. dwords = ram_dwords - cnt;
  109. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  110. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  111. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  112. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  113. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  114. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  115. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  116. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  117. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  118. for (timer = 6000000; timer; timer--) {
  119. /* Check for pending interrupts. */
  120. stat = RD_REG_DWORD(&reg->host_status);
  121. if (stat & HSRX_RISC_INT) {
  122. stat &= 0xff;
  123. if (stat == 0x1 || stat == 0x2 ||
  124. stat == 0x10 || stat == 0x11) {
  125. set_bit(MBX_INTERRUPT,
  126. &ha->mbx_cmd_flags);
  127. mb0 = RD_REG_WORD(&reg->mailbox0);
  128. WRT_REG_DWORD(&reg->hccr,
  129. HCCRX_CLR_RISC_INT);
  130. RD_REG_DWORD(&reg->hccr);
  131. break;
  132. }
  133. /* Clear this intr; it wasn't a mailbox intr */
  134. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  135. RD_REG_DWORD(&reg->hccr);
  136. }
  137. udelay(5);
  138. }
  139. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  140. rval = mb0 & MBS_MASK;
  141. for (idx = 0; idx < dwords; idx++)
  142. ram[cnt + idx] = swab32(dump[idx]);
  143. } else {
  144. rval = QLA_FUNCTION_FAILED;
  145. }
  146. }
  147. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  148. return rval;
  149. }
  150. static int
  151. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  152. uint32_t cram_size, void **nxt)
  153. {
  154. int rval;
  155. /* Code RAM. */
  156. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  157. if (rval != QLA_SUCCESS)
  158. return rval;
  159. /* External Memory. */
  160. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  161. ha->fw_memory_size - 0x100000 + 1, nxt);
  162. }
  163. static uint32_t *
  164. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  165. uint32_t count, uint32_t *buf)
  166. {
  167. uint32_t __iomem *dmp_reg;
  168. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  169. dmp_reg = &reg->iobase_window;
  170. while (count--)
  171. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  172. return buf;
  173. }
  174. static inline int
  175. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  176. {
  177. int rval = QLA_SUCCESS;
  178. uint32_t cnt;
  179. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  180. for (cnt = 30000;
  181. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  182. rval == QLA_SUCCESS; cnt--) {
  183. if (cnt)
  184. udelay(100);
  185. else
  186. rval = QLA_FUNCTION_TIMEOUT;
  187. }
  188. return rval;
  189. }
  190. static int
  191. qla24xx_soft_reset(struct qla_hw_data *ha)
  192. {
  193. int rval = QLA_SUCCESS;
  194. uint32_t cnt;
  195. uint16_t mb0, wd;
  196. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  197. /* Reset RISC. */
  198. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  199. for (cnt = 0; cnt < 30000; cnt++) {
  200. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  201. break;
  202. udelay(10);
  203. }
  204. WRT_REG_DWORD(&reg->ctrl_status,
  205. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  206. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  207. udelay(100);
  208. /* Wait for firmware to complete NVRAM accesses. */
  209. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  210. for (cnt = 10000 ; cnt && mb0; cnt--) {
  211. udelay(5);
  212. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  213. barrier();
  214. }
  215. /* Wait for soft-reset to complete. */
  216. for (cnt = 0; cnt < 30000; cnt++) {
  217. if ((RD_REG_DWORD(&reg->ctrl_status) &
  218. CSRX_ISP_SOFT_RESET) == 0)
  219. break;
  220. udelay(10);
  221. }
  222. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  223. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  224. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  225. rval == QLA_SUCCESS; cnt--) {
  226. if (cnt)
  227. udelay(100);
  228. else
  229. rval = QLA_FUNCTION_TIMEOUT;
  230. }
  231. return rval;
  232. }
  233. static int
  234. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  235. uint32_t ram_words, void **nxt)
  236. {
  237. int rval;
  238. uint32_t cnt, stat, timer, words, idx;
  239. uint16_t mb0;
  240. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  241. dma_addr_t dump_dma = ha->gid_list_dma;
  242. uint16_t *dump = (uint16_t *)ha->gid_list;
  243. rval = QLA_SUCCESS;
  244. mb0 = 0;
  245. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  246. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  247. words = qla2x00_gid_list_size(ha) / 2;
  248. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  249. cnt += words, addr += words) {
  250. if (cnt + words > ram_words)
  251. words = ram_words - cnt;
  252. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  253. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  254. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  255. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  256. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  257. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  258. WRT_MAILBOX_REG(ha, reg, 4, words);
  259. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  260. for (timer = 6000000; timer; timer--) {
  261. /* Check for pending interrupts. */
  262. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  263. if (stat & HSR_RISC_INT) {
  264. stat &= 0xff;
  265. if (stat == 0x1 || stat == 0x2) {
  266. set_bit(MBX_INTERRUPT,
  267. &ha->mbx_cmd_flags);
  268. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  269. /* Release mailbox registers. */
  270. WRT_REG_WORD(&reg->semaphore, 0);
  271. WRT_REG_WORD(&reg->hccr,
  272. HCCR_CLR_RISC_INT);
  273. RD_REG_WORD(&reg->hccr);
  274. break;
  275. } else if (stat == 0x10 || stat == 0x11) {
  276. set_bit(MBX_INTERRUPT,
  277. &ha->mbx_cmd_flags);
  278. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  279. WRT_REG_WORD(&reg->hccr,
  280. HCCR_CLR_RISC_INT);
  281. RD_REG_WORD(&reg->hccr);
  282. break;
  283. }
  284. /* clear this intr; it wasn't a mailbox intr */
  285. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  286. RD_REG_WORD(&reg->hccr);
  287. }
  288. udelay(5);
  289. }
  290. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  291. rval = mb0 & MBS_MASK;
  292. for (idx = 0; idx < words; idx++)
  293. ram[cnt + idx] = swab16(dump[idx]);
  294. } else {
  295. rval = QLA_FUNCTION_FAILED;
  296. }
  297. }
  298. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  299. return rval;
  300. }
  301. static inline void
  302. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  303. uint16_t *buf)
  304. {
  305. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  306. while (count--)
  307. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  308. }
  309. static inline void *
  310. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  311. {
  312. if (!ha->eft)
  313. return ptr;
  314. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  315. return ptr + ntohl(ha->fw_dump->eft_size);
  316. }
  317. static inline void *
  318. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  319. {
  320. uint32_t cnt;
  321. uint32_t *iter_reg;
  322. struct qla2xxx_fce_chain *fcec = ptr;
  323. if (!ha->fce)
  324. return ptr;
  325. *last_chain = &fcec->type;
  326. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  327. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  328. fce_calc_size(ha->fce_bufs));
  329. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  330. fcec->addr_l = htonl(LSD(ha->fce_dma));
  331. fcec->addr_h = htonl(MSD(ha->fce_dma));
  332. iter_reg = fcec->eregs;
  333. for (cnt = 0; cnt < 8; cnt++)
  334. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  335. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  336. return (char *)iter_reg + ntohl(fcec->size);
  337. }
  338. static inline void *
  339. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  340. uint32_t **last_chain)
  341. {
  342. struct qla2xxx_mqueue_chain *q;
  343. struct qla2xxx_mqueue_header *qh;
  344. uint32_t num_queues;
  345. int que;
  346. struct {
  347. int length;
  348. void *ring;
  349. } aq, *aqp;
  350. if (!ha->tgt.atio_ring)
  351. return ptr;
  352. num_queues = 1;
  353. aqp = &aq;
  354. aqp->length = ha->tgt.atio_q_length;
  355. aqp->ring = ha->tgt.atio_ring;
  356. for (que = 0; que < num_queues; que++) {
  357. /* aqp = ha->atio_q_map[que]; */
  358. q = ptr;
  359. *last_chain = &q->type;
  360. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  361. q->chain_size = htonl(
  362. sizeof(struct qla2xxx_mqueue_chain) +
  363. sizeof(struct qla2xxx_mqueue_header) +
  364. (aqp->length * sizeof(request_t)));
  365. ptr += sizeof(struct qla2xxx_mqueue_chain);
  366. /* Add header. */
  367. qh = ptr;
  368. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  369. qh->number = htonl(que);
  370. qh->size = htonl(aqp->length * sizeof(request_t));
  371. ptr += sizeof(struct qla2xxx_mqueue_header);
  372. /* Add data. */
  373. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  374. ptr += aqp->length * sizeof(request_t);
  375. }
  376. return ptr;
  377. }
  378. static inline void *
  379. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  380. {
  381. struct qla2xxx_mqueue_chain *q;
  382. struct qla2xxx_mqueue_header *qh;
  383. struct req_que *req;
  384. struct rsp_que *rsp;
  385. int que;
  386. if (!ha->mqenable)
  387. return ptr;
  388. /* Request queues */
  389. for (que = 1; que < ha->max_req_queues; que++) {
  390. req = ha->req_q_map[que];
  391. if (!req)
  392. break;
  393. /* Add chain. */
  394. q = ptr;
  395. *last_chain = &q->type;
  396. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  397. q->chain_size = htonl(
  398. sizeof(struct qla2xxx_mqueue_chain) +
  399. sizeof(struct qla2xxx_mqueue_header) +
  400. (req->length * sizeof(request_t)));
  401. ptr += sizeof(struct qla2xxx_mqueue_chain);
  402. /* Add header. */
  403. qh = ptr;
  404. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  405. qh->number = htonl(que);
  406. qh->size = htonl(req->length * sizeof(request_t));
  407. ptr += sizeof(struct qla2xxx_mqueue_header);
  408. /* Add data. */
  409. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  410. ptr += req->length * sizeof(request_t);
  411. }
  412. /* Response queues */
  413. for (que = 1; que < ha->max_rsp_queues; que++) {
  414. rsp = ha->rsp_q_map[que];
  415. if (!rsp)
  416. break;
  417. /* Add chain. */
  418. q = ptr;
  419. *last_chain = &q->type;
  420. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  421. q->chain_size = htonl(
  422. sizeof(struct qla2xxx_mqueue_chain) +
  423. sizeof(struct qla2xxx_mqueue_header) +
  424. (rsp->length * sizeof(response_t)));
  425. ptr += sizeof(struct qla2xxx_mqueue_chain);
  426. /* Add header. */
  427. qh = ptr;
  428. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  429. qh->number = htonl(que);
  430. qh->size = htonl(rsp->length * sizeof(response_t));
  431. ptr += sizeof(struct qla2xxx_mqueue_header);
  432. /* Add data. */
  433. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  434. ptr += rsp->length * sizeof(response_t);
  435. }
  436. return ptr;
  437. }
  438. static inline void *
  439. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  440. {
  441. uint32_t cnt, que_idx;
  442. uint8_t que_cnt;
  443. struct qla2xxx_mq_chain *mq = ptr;
  444. device_reg_t __iomem *reg;
  445. if (!ha->mqenable || IS_QLA83XX(ha))
  446. return ptr;
  447. mq = ptr;
  448. *last_chain = &mq->type;
  449. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  450. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  451. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  452. ha->max_req_queues : ha->max_rsp_queues;
  453. mq->count = htonl(que_cnt);
  454. for (cnt = 0; cnt < que_cnt; cnt++) {
  455. reg = ISP_QUE_REG(ha, cnt);
  456. que_idx = cnt * 4;
  457. mq->qregs[que_idx] =
  458. htonl(RD_REG_DWORD(&reg->isp25mq.req_q_in));
  459. mq->qregs[que_idx+1] =
  460. htonl(RD_REG_DWORD(&reg->isp25mq.req_q_out));
  461. mq->qregs[que_idx+2] =
  462. htonl(RD_REG_DWORD(&reg->isp25mq.rsp_q_in));
  463. mq->qregs[que_idx+3] =
  464. htonl(RD_REG_DWORD(&reg->isp25mq.rsp_q_out));
  465. }
  466. return ptr + sizeof(struct qla2xxx_mq_chain);
  467. }
  468. void
  469. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  470. {
  471. struct qla_hw_data *ha = vha->hw;
  472. if (rval != QLA_SUCCESS) {
  473. ql_log(ql_log_warn, vha, 0xd000,
  474. "Failed to dump firmware (%x).\n", rval);
  475. ha->fw_dumped = 0;
  476. } else {
  477. ql_log(ql_log_info, vha, 0xd001,
  478. "Firmware dump saved to temp buffer (%ld/%p).\n",
  479. vha->host_no, ha->fw_dump);
  480. ha->fw_dumped = 1;
  481. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  482. }
  483. }
  484. /**
  485. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  486. * @ha: HA context
  487. * @hardware_locked: Called with the hardware_lock
  488. */
  489. void
  490. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  491. {
  492. int rval;
  493. uint32_t cnt;
  494. struct qla_hw_data *ha = vha->hw;
  495. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  496. uint16_t __iomem *dmp_reg;
  497. unsigned long flags;
  498. struct qla2300_fw_dump *fw;
  499. void *nxt;
  500. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  501. flags = 0;
  502. if (!hardware_locked)
  503. spin_lock_irqsave(&ha->hardware_lock, flags);
  504. if (!ha->fw_dump) {
  505. ql_log(ql_log_warn, vha, 0xd002,
  506. "No buffer available for dump.\n");
  507. goto qla2300_fw_dump_failed;
  508. }
  509. if (ha->fw_dumped) {
  510. ql_log(ql_log_warn, vha, 0xd003,
  511. "Firmware has been previously dumped (%p) "
  512. "-- ignoring request.\n",
  513. ha->fw_dump);
  514. goto qla2300_fw_dump_failed;
  515. }
  516. fw = &ha->fw_dump->isp.isp23;
  517. qla2xxx_prep_dump(ha, ha->fw_dump);
  518. rval = QLA_SUCCESS;
  519. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  520. /* Pause RISC. */
  521. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  522. if (IS_QLA2300(ha)) {
  523. for (cnt = 30000;
  524. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  525. rval == QLA_SUCCESS; cnt--) {
  526. if (cnt)
  527. udelay(100);
  528. else
  529. rval = QLA_FUNCTION_TIMEOUT;
  530. }
  531. } else {
  532. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  533. udelay(10);
  534. }
  535. if (rval == QLA_SUCCESS) {
  536. dmp_reg = &reg->flash_address;
  537. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  538. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  539. dmp_reg = &reg->u.isp2300.req_q_in;
  540. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  541. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  542. dmp_reg = &reg->u.isp2300.mailbox0;
  543. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  544. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  545. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  546. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  547. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  548. qla2xxx_read_window(reg, 48, fw->dma_reg);
  549. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  550. dmp_reg = &reg->risc_hw;
  551. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  552. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  553. WRT_REG_WORD(&reg->pcr, 0x2000);
  554. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  555. WRT_REG_WORD(&reg->pcr, 0x2200);
  556. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  557. WRT_REG_WORD(&reg->pcr, 0x2400);
  558. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  559. WRT_REG_WORD(&reg->pcr, 0x2600);
  560. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  561. WRT_REG_WORD(&reg->pcr, 0x2800);
  562. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  563. WRT_REG_WORD(&reg->pcr, 0x2A00);
  564. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  565. WRT_REG_WORD(&reg->pcr, 0x2C00);
  566. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  567. WRT_REG_WORD(&reg->pcr, 0x2E00);
  568. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  569. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  570. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  571. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  572. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  573. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  574. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  575. /* Reset RISC. */
  576. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  577. for (cnt = 0; cnt < 30000; cnt++) {
  578. if ((RD_REG_WORD(&reg->ctrl_status) &
  579. CSR_ISP_SOFT_RESET) == 0)
  580. break;
  581. udelay(10);
  582. }
  583. }
  584. if (!IS_QLA2300(ha)) {
  585. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  586. rval == QLA_SUCCESS; cnt--) {
  587. if (cnt)
  588. udelay(100);
  589. else
  590. rval = QLA_FUNCTION_TIMEOUT;
  591. }
  592. }
  593. /* Get RISC SRAM. */
  594. if (rval == QLA_SUCCESS)
  595. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  596. sizeof(fw->risc_ram) / 2, &nxt);
  597. /* Get stack SRAM. */
  598. if (rval == QLA_SUCCESS)
  599. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  600. sizeof(fw->stack_ram) / 2, &nxt);
  601. /* Get data SRAM. */
  602. if (rval == QLA_SUCCESS)
  603. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  604. ha->fw_memory_size - 0x11000 + 1, &nxt);
  605. if (rval == QLA_SUCCESS)
  606. qla2xxx_copy_queues(ha, nxt);
  607. qla2xxx_dump_post_process(base_vha, rval);
  608. qla2300_fw_dump_failed:
  609. if (!hardware_locked)
  610. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  611. }
  612. /**
  613. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  614. * @ha: HA context
  615. * @hardware_locked: Called with the hardware_lock
  616. */
  617. void
  618. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  619. {
  620. int rval;
  621. uint32_t cnt, timer;
  622. uint16_t risc_address;
  623. uint16_t mb0, mb2;
  624. struct qla_hw_data *ha = vha->hw;
  625. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  626. uint16_t __iomem *dmp_reg;
  627. unsigned long flags;
  628. struct qla2100_fw_dump *fw;
  629. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  630. risc_address = 0;
  631. mb0 = mb2 = 0;
  632. flags = 0;
  633. if (!hardware_locked)
  634. spin_lock_irqsave(&ha->hardware_lock, flags);
  635. if (!ha->fw_dump) {
  636. ql_log(ql_log_warn, vha, 0xd004,
  637. "No buffer available for dump.\n");
  638. goto qla2100_fw_dump_failed;
  639. }
  640. if (ha->fw_dumped) {
  641. ql_log(ql_log_warn, vha, 0xd005,
  642. "Firmware has been previously dumped (%p) "
  643. "-- ignoring request.\n",
  644. ha->fw_dump);
  645. goto qla2100_fw_dump_failed;
  646. }
  647. fw = &ha->fw_dump->isp.isp21;
  648. qla2xxx_prep_dump(ha, ha->fw_dump);
  649. rval = QLA_SUCCESS;
  650. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  651. /* Pause RISC. */
  652. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  653. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  654. rval == QLA_SUCCESS; cnt--) {
  655. if (cnt)
  656. udelay(100);
  657. else
  658. rval = QLA_FUNCTION_TIMEOUT;
  659. }
  660. if (rval == QLA_SUCCESS) {
  661. dmp_reg = &reg->flash_address;
  662. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  663. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  664. dmp_reg = &reg->u.isp2100.mailbox0;
  665. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  666. if (cnt == 8)
  667. dmp_reg = &reg->u_end.isp2200.mailbox8;
  668. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  669. }
  670. dmp_reg = &reg->u.isp2100.unused_2[0];
  671. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  672. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  673. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  674. dmp_reg = &reg->risc_hw;
  675. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  676. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  677. WRT_REG_WORD(&reg->pcr, 0x2000);
  678. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  679. WRT_REG_WORD(&reg->pcr, 0x2100);
  680. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  681. WRT_REG_WORD(&reg->pcr, 0x2200);
  682. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  683. WRT_REG_WORD(&reg->pcr, 0x2300);
  684. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  685. WRT_REG_WORD(&reg->pcr, 0x2400);
  686. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  687. WRT_REG_WORD(&reg->pcr, 0x2500);
  688. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  689. WRT_REG_WORD(&reg->pcr, 0x2600);
  690. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  691. WRT_REG_WORD(&reg->pcr, 0x2700);
  692. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  693. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  694. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  695. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  696. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  697. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  698. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  699. /* Reset the ISP. */
  700. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  701. }
  702. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  703. rval == QLA_SUCCESS; cnt--) {
  704. if (cnt)
  705. udelay(100);
  706. else
  707. rval = QLA_FUNCTION_TIMEOUT;
  708. }
  709. /* Pause RISC. */
  710. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  711. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  712. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  713. for (cnt = 30000;
  714. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  715. rval == QLA_SUCCESS; cnt--) {
  716. if (cnt)
  717. udelay(100);
  718. else
  719. rval = QLA_FUNCTION_TIMEOUT;
  720. }
  721. if (rval == QLA_SUCCESS) {
  722. /* Set memory configuration and timing. */
  723. if (IS_QLA2100(ha))
  724. WRT_REG_WORD(&reg->mctr, 0xf1);
  725. else
  726. WRT_REG_WORD(&reg->mctr, 0xf2);
  727. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  728. /* Release RISC. */
  729. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  730. }
  731. }
  732. if (rval == QLA_SUCCESS) {
  733. /* Get RISC SRAM. */
  734. risc_address = 0x1000;
  735. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  736. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  737. }
  738. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  739. cnt++, risc_address++) {
  740. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  741. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  742. for (timer = 6000000; timer != 0; timer--) {
  743. /* Check for pending interrupts. */
  744. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  745. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  746. set_bit(MBX_INTERRUPT,
  747. &ha->mbx_cmd_flags);
  748. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  749. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  750. WRT_REG_WORD(&reg->semaphore, 0);
  751. WRT_REG_WORD(&reg->hccr,
  752. HCCR_CLR_RISC_INT);
  753. RD_REG_WORD(&reg->hccr);
  754. break;
  755. }
  756. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  757. RD_REG_WORD(&reg->hccr);
  758. }
  759. udelay(5);
  760. }
  761. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  762. rval = mb0 & MBS_MASK;
  763. fw->risc_ram[cnt] = htons(mb2);
  764. } else {
  765. rval = QLA_FUNCTION_FAILED;
  766. }
  767. }
  768. if (rval == QLA_SUCCESS)
  769. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  770. qla2xxx_dump_post_process(base_vha, rval);
  771. qla2100_fw_dump_failed:
  772. if (!hardware_locked)
  773. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  774. }
  775. void
  776. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  777. {
  778. int rval;
  779. uint32_t cnt;
  780. uint32_t risc_address;
  781. struct qla_hw_data *ha = vha->hw;
  782. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  783. uint32_t __iomem *dmp_reg;
  784. uint32_t *iter_reg;
  785. uint16_t __iomem *mbx_reg;
  786. unsigned long flags;
  787. struct qla24xx_fw_dump *fw;
  788. uint32_t ext_mem_cnt;
  789. void *nxt;
  790. void *nxt_chain;
  791. uint32_t *last_chain = NULL;
  792. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  793. if (IS_P3P_TYPE(ha))
  794. return;
  795. risc_address = ext_mem_cnt = 0;
  796. flags = 0;
  797. if (!hardware_locked)
  798. spin_lock_irqsave(&ha->hardware_lock, flags);
  799. if (!ha->fw_dump) {
  800. ql_log(ql_log_warn, vha, 0xd006,
  801. "No buffer available for dump.\n");
  802. goto qla24xx_fw_dump_failed;
  803. }
  804. if (ha->fw_dumped) {
  805. ql_log(ql_log_warn, vha, 0xd007,
  806. "Firmware has been previously dumped (%p) "
  807. "-- ignoring request.\n",
  808. ha->fw_dump);
  809. goto qla24xx_fw_dump_failed;
  810. }
  811. fw = &ha->fw_dump->isp.isp24;
  812. qla2xxx_prep_dump(ha, ha->fw_dump);
  813. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  814. /* Pause RISC. */
  815. rval = qla24xx_pause_risc(reg);
  816. if (rval != QLA_SUCCESS)
  817. goto qla24xx_fw_dump_failed_0;
  818. /* Host interface registers. */
  819. dmp_reg = &reg->flash_addr;
  820. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  821. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  822. /* Disable interrupts. */
  823. WRT_REG_DWORD(&reg->ictrl, 0);
  824. RD_REG_DWORD(&reg->ictrl);
  825. /* Shadow registers. */
  826. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  827. RD_REG_DWORD(&reg->iobase_addr);
  828. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  829. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  830. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  831. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  832. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  833. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  834. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  835. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  836. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  837. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  838. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  839. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  840. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  841. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  842. /* Mailbox registers. */
  843. mbx_reg = &reg->mailbox0;
  844. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  845. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  846. /* Transfer sequence registers. */
  847. iter_reg = fw->xseq_gp_reg;
  848. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  849. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  850. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  851. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  852. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  853. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  854. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  855. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  856. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  857. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  858. /* Receive sequence registers. */
  859. iter_reg = fw->rseq_gp_reg;
  860. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  861. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  862. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  863. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  864. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  865. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  866. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  867. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  868. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  869. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  870. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  871. /* Command DMA registers. */
  872. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  873. /* Queues. */
  874. iter_reg = fw->req0_dma_reg;
  875. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  876. dmp_reg = &reg->iobase_q;
  877. for (cnt = 0; cnt < 7; cnt++)
  878. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  879. iter_reg = fw->resp0_dma_reg;
  880. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  881. dmp_reg = &reg->iobase_q;
  882. for (cnt = 0; cnt < 7; cnt++)
  883. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  884. iter_reg = fw->req1_dma_reg;
  885. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  886. dmp_reg = &reg->iobase_q;
  887. for (cnt = 0; cnt < 7; cnt++)
  888. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  889. /* Transmit DMA registers. */
  890. iter_reg = fw->xmt0_dma_reg;
  891. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  892. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  893. iter_reg = fw->xmt1_dma_reg;
  894. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  895. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  896. iter_reg = fw->xmt2_dma_reg;
  897. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  898. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  899. iter_reg = fw->xmt3_dma_reg;
  900. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  901. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  902. iter_reg = fw->xmt4_dma_reg;
  903. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  904. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  905. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  906. /* Receive DMA registers. */
  907. iter_reg = fw->rcvt0_data_dma_reg;
  908. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  909. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  910. iter_reg = fw->rcvt1_data_dma_reg;
  911. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  912. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  913. /* RISC registers. */
  914. iter_reg = fw->risc_gp_reg;
  915. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  916. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  917. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  918. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  919. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  920. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  921. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  922. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  923. /* Local memory controller registers. */
  924. iter_reg = fw->lmc_reg;
  925. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  926. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  927. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  928. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  929. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  930. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  931. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  932. /* Fibre Protocol Module registers. */
  933. iter_reg = fw->fpm_hdw_reg;
  934. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  940. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  941. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  942. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  943. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  944. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  945. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  946. /* Frame Buffer registers. */
  947. iter_reg = fw->fb_hdw_reg;
  948. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  949. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  950. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  951. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  952. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  953. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  954. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  955. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  956. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  957. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  958. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  959. rval = qla24xx_soft_reset(ha);
  960. if (rval != QLA_SUCCESS)
  961. goto qla24xx_fw_dump_failed_0;
  962. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  963. &nxt);
  964. if (rval != QLA_SUCCESS)
  965. goto qla24xx_fw_dump_failed_0;
  966. nxt = qla2xxx_copy_queues(ha, nxt);
  967. qla24xx_copy_eft(ha, nxt);
  968. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  969. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  970. if (last_chain) {
  971. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  972. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  973. }
  974. /* Adjust valid length. */
  975. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  976. qla24xx_fw_dump_failed_0:
  977. qla2xxx_dump_post_process(base_vha, rval);
  978. qla24xx_fw_dump_failed:
  979. if (!hardware_locked)
  980. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  981. }
  982. void
  983. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  984. {
  985. int rval;
  986. uint32_t cnt;
  987. uint32_t risc_address;
  988. struct qla_hw_data *ha = vha->hw;
  989. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  990. uint32_t __iomem *dmp_reg;
  991. uint32_t *iter_reg;
  992. uint16_t __iomem *mbx_reg;
  993. unsigned long flags;
  994. struct qla25xx_fw_dump *fw;
  995. uint32_t ext_mem_cnt;
  996. void *nxt, *nxt_chain;
  997. uint32_t *last_chain = NULL;
  998. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  999. risc_address = ext_mem_cnt = 0;
  1000. flags = 0;
  1001. if (!hardware_locked)
  1002. spin_lock_irqsave(&ha->hardware_lock, flags);
  1003. if (!ha->fw_dump) {
  1004. ql_log(ql_log_warn, vha, 0xd008,
  1005. "No buffer available for dump.\n");
  1006. goto qla25xx_fw_dump_failed;
  1007. }
  1008. if (ha->fw_dumped) {
  1009. ql_log(ql_log_warn, vha, 0xd009,
  1010. "Firmware has been previously dumped (%p) "
  1011. "-- ignoring request.\n",
  1012. ha->fw_dump);
  1013. goto qla25xx_fw_dump_failed;
  1014. }
  1015. fw = &ha->fw_dump->isp.isp25;
  1016. qla2xxx_prep_dump(ha, ha->fw_dump);
  1017. ha->fw_dump->version = __constant_htonl(2);
  1018. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1019. /* Pause RISC. */
  1020. rval = qla24xx_pause_risc(reg);
  1021. if (rval != QLA_SUCCESS)
  1022. goto qla25xx_fw_dump_failed_0;
  1023. /* Host/Risc registers. */
  1024. iter_reg = fw->host_risc_reg;
  1025. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1026. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1027. /* PCIe registers. */
  1028. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1029. RD_REG_DWORD(&reg->iobase_addr);
  1030. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1031. dmp_reg = &reg->iobase_c4;
  1032. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1033. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1034. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1035. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1036. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1037. RD_REG_DWORD(&reg->iobase_window);
  1038. /* Host interface registers. */
  1039. dmp_reg = &reg->flash_addr;
  1040. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1041. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1042. /* Disable interrupts. */
  1043. WRT_REG_DWORD(&reg->ictrl, 0);
  1044. RD_REG_DWORD(&reg->ictrl);
  1045. /* Shadow registers. */
  1046. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1047. RD_REG_DWORD(&reg->iobase_addr);
  1048. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1049. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1050. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1051. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1052. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1053. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1054. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1055. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1056. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1057. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1058. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1059. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1060. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1061. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1062. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1063. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1064. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1065. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1066. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1067. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1068. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1069. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1070. /* RISC I/O register. */
  1071. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1072. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1073. /* Mailbox registers. */
  1074. mbx_reg = &reg->mailbox0;
  1075. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1076. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1077. /* Transfer sequence registers. */
  1078. iter_reg = fw->xseq_gp_reg;
  1079. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1080. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1081. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1082. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1083. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1084. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1085. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1086. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1087. iter_reg = fw->xseq_0_reg;
  1088. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1089. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1090. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1091. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1092. /* Receive sequence registers. */
  1093. iter_reg = fw->rseq_gp_reg;
  1094. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1095. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1096. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1097. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1098. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1099. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1100. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1101. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1102. iter_reg = fw->rseq_0_reg;
  1103. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1104. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1105. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1106. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1107. /* Auxiliary sequence registers. */
  1108. iter_reg = fw->aseq_gp_reg;
  1109. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1110. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1111. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1112. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1113. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1114. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1115. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1116. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1117. iter_reg = fw->aseq_0_reg;
  1118. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1119. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1120. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1121. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1122. /* Command DMA registers. */
  1123. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1124. /* Queues. */
  1125. iter_reg = fw->req0_dma_reg;
  1126. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1127. dmp_reg = &reg->iobase_q;
  1128. for (cnt = 0; cnt < 7; cnt++)
  1129. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1130. iter_reg = fw->resp0_dma_reg;
  1131. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1132. dmp_reg = &reg->iobase_q;
  1133. for (cnt = 0; cnt < 7; cnt++)
  1134. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1135. iter_reg = fw->req1_dma_reg;
  1136. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1137. dmp_reg = &reg->iobase_q;
  1138. for (cnt = 0; cnt < 7; cnt++)
  1139. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1140. /* Transmit DMA registers. */
  1141. iter_reg = fw->xmt0_dma_reg;
  1142. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1143. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1144. iter_reg = fw->xmt1_dma_reg;
  1145. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1146. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1147. iter_reg = fw->xmt2_dma_reg;
  1148. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1149. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1150. iter_reg = fw->xmt3_dma_reg;
  1151. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1152. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1153. iter_reg = fw->xmt4_dma_reg;
  1154. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1155. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1156. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1157. /* Receive DMA registers. */
  1158. iter_reg = fw->rcvt0_data_dma_reg;
  1159. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1160. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1161. iter_reg = fw->rcvt1_data_dma_reg;
  1162. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1163. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1164. /* RISC registers. */
  1165. iter_reg = fw->risc_gp_reg;
  1166. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1167. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1168. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1169. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1170. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1171. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1172. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1173. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1174. /* Local memory controller registers. */
  1175. iter_reg = fw->lmc_reg;
  1176. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1177. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1178. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1179. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1180. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1181. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1183. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1184. /* Fibre Protocol Module registers. */
  1185. iter_reg = fw->fpm_hdw_reg;
  1186. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1192. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1193. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1194. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1195. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1196. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1197. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1198. /* Frame Buffer registers. */
  1199. iter_reg = fw->fb_hdw_reg;
  1200. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1201. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1202. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1203. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1204. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1205. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1206. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1207. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1208. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1209. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1210. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1211. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1212. /* Multi queue registers */
  1213. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1214. &last_chain);
  1215. rval = qla24xx_soft_reset(ha);
  1216. if (rval != QLA_SUCCESS)
  1217. goto qla25xx_fw_dump_failed_0;
  1218. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1219. &nxt);
  1220. if (rval != QLA_SUCCESS)
  1221. goto qla25xx_fw_dump_failed_0;
  1222. nxt = qla2xxx_copy_queues(ha, nxt);
  1223. qla24xx_copy_eft(ha, nxt);
  1224. /* Chain entries -- started with MQ. */
  1225. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1226. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1227. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1228. if (last_chain) {
  1229. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1230. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1231. }
  1232. /* Adjust valid length. */
  1233. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1234. qla25xx_fw_dump_failed_0:
  1235. qla2xxx_dump_post_process(base_vha, rval);
  1236. qla25xx_fw_dump_failed:
  1237. if (!hardware_locked)
  1238. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1239. }
  1240. void
  1241. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1242. {
  1243. int rval;
  1244. uint32_t cnt;
  1245. uint32_t risc_address;
  1246. struct qla_hw_data *ha = vha->hw;
  1247. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1248. uint32_t __iomem *dmp_reg;
  1249. uint32_t *iter_reg;
  1250. uint16_t __iomem *mbx_reg;
  1251. unsigned long flags;
  1252. struct qla81xx_fw_dump *fw;
  1253. uint32_t ext_mem_cnt;
  1254. void *nxt, *nxt_chain;
  1255. uint32_t *last_chain = NULL;
  1256. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1257. risc_address = ext_mem_cnt = 0;
  1258. flags = 0;
  1259. if (!hardware_locked)
  1260. spin_lock_irqsave(&ha->hardware_lock, flags);
  1261. if (!ha->fw_dump) {
  1262. ql_log(ql_log_warn, vha, 0xd00a,
  1263. "No buffer available for dump.\n");
  1264. goto qla81xx_fw_dump_failed;
  1265. }
  1266. if (ha->fw_dumped) {
  1267. ql_log(ql_log_warn, vha, 0xd00b,
  1268. "Firmware has been previously dumped (%p) "
  1269. "-- ignoring request.\n",
  1270. ha->fw_dump);
  1271. goto qla81xx_fw_dump_failed;
  1272. }
  1273. fw = &ha->fw_dump->isp.isp81;
  1274. qla2xxx_prep_dump(ha, ha->fw_dump);
  1275. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1276. /* Pause RISC. */
  1277. rval = qla24xx_pause_risc(reg);
  1278. if (rval != QLA_SUCCESS)
  1279. goto qla81xx_fw_dump_failed_0;
  1280. /* Host/Risc registers. */
  1281. iter_reg = fw->host_risc_reg;
  1282. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1283. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1284. /* PCIe registers. */
  1285. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1286. RD_REG_DWORD(&reg->iobase_addr);
  1287. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1288. dmp_reg = &reg->iobase_c4;
  1289. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1290. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1291. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1292. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1293. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1294. RD_REG_DWORD(&reg->iobase_window);
  1295. /* Host interface registers. */
  1296. dmp_reg = &reg->flash_addr;
  1297. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1298. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1299. /* Disable interrupts. */
  1300. WRT_REG_DWORD(&reg->ictrl, 0);
  1301. RD_REG_DWORD(&reg->ictrl);
  1302. /* Shadow registers. */
  1303. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1304. RD_REG_DWORD(&reg->iobase_addr);
  1305. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1306. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1307. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1308. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1309. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1310. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1311. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1312. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1313. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1314. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1315. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1316. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1317. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1318. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1319. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1320. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1321. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1322. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1323. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1324. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1325. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1326. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1327. /* RISC I/O register. */
  1328. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1329. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1330. /* Mailbox registers. */
  1331. mbx_reg = &reg->mailbox0;
  1332. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1333. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1334. /* Transfer sequence registers. */
  1335. iter_reg = fw->xseq_gp_reg;
  1336. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1337. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1338. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1339. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1340. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1341. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1342. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1343. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1344. iter_reg = fw->xseq_0_reg;
  1345. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1346. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1347. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1348. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1349. /* Receive sequence registers. */
  1350. iter_reg = fw->rseq_gp_reg;
  1351. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1352. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1353. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1354. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1355. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1356. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1357. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1358. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1359. iter_reg = fw->rseq_0_reg;
  1360. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1361. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1362. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1363. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1364. /* Auxiliary sequence registers. */
  1365. iter_reg = fw->aseq_gp_reg;
  1366. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1367. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1368. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1369. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1370. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1371. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1372. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1373. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1374. iter_reg = fw->aseq_0_reg;
  1375. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1376. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1377. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1378. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1379. /* Command DMA registers. */
  1380. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1381. /* Queues. */
  1382. iter_reg = fw->req0_dma_reg;
  1383. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1384. dmp_reg = &reg->iobase_q;
  1385. for (cnt = 0; cnt < 7; cnt++)
  1386. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1387. iter_reg = fw->resp0_dma_reg;
  1388. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1389. dmp_reg = &reg->iobase_q;
  1390. for (cnt = 0; cnt < 7; cnt++)
  1391. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1392. iter_reg = fw->req1_dma_reg;
  1393. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1394. dmp_reg = &reg->iobase_q;
  1395. for (cnt = 0; cnt < 7; cnt++)
  1396. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1397. /* Transmit DMA registers. */
  1398. iter_reg = fw->xmt0_dma_reg;
  1399. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1400. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1401. iter_reg = fw->xmt1_dma_reg;
  1402. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1403. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1404. iter_reg = fw->xmt2_dma_reg;
  1405. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1406. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1407. iter_reg = fw->xmt3_dma_reg;
  1408. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1409. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1410. iter_reg = fw->xmt4_dma_reg;
  1411. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1412. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1413. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1414. /* Receive DMA registers. */
  1415. iter_reg = fw->rcvt0_data_dma_reg;
  1416. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1417. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1418. iter_reg = fw->rcvt1_data_dma_reg;
  1419. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1420. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1421. /* RISC registers. */
  1422. iter_reg = fw->risc_gp_reg;
  1423. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1424. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1425. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1426. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1427. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1428. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1429. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1430. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1431. /* Local memory controller registers. */
  1432. iter_reg = fw->lmc_reg;
  1433. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1434. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1435. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1436. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1437. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1438. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1439. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1440. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1441. /* Fibre Protocol Module registers. */
  1442. iter_reg = fw->fpm_hdw_reg;
  1443. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1444. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1445. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1446. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1447. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1449. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1450. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1451. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1452. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1453. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1454. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1455. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1456. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1457. /* Frame Buffer registers. */
  1458. iter_reg = fw->fb_hdw_reg;
  1459. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1460. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1461. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1462. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1463. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1464. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1465. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1466. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1467. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1468. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1469. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1470. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1471. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1472. /* Multi queue registers */
  1473. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1474. &last_chain);
  1475. rval = qla24xx_soft_reset(ha);
  1476. if (rval != QLA_SUCCESS)
  1477. goto qla81xx_fw_dump_failed_0;
  1478. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1479. &nxt);
  1480. if (rval != QLA_SUCCESS)
  1481. goto qla81xx_fw_dump_failed_0;
  1482. nxt = qla2xxx_copy_queues(ha, nxt);
  1483. qla24xx_copy_eft(ha, nxt);
  1484. /* Chain entries -- started with MQ. */
  1485. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1486. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1487. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1488. if (last_chain) {
  1489. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1490. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1491. }
  1492. /* Adjust valid length. */
  1493. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1494. qla81xx_fw_dump_failed_0:
  1495. qla2xxx_dump_post_process(base_vha, rval);
  1496. qla81xx_fw_dump_failed:
  1497. if (!hardware_locked)
  1498. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1499. }
  1500. void
  1501. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1502. {
  1503. int rval;
  1504. uint32_t cnt, reg_data;
  1505. uint32_t risc_address;
  1506. struct qla_hw_data *ha = vha->hw;
  1507. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1508. uint32_t __iomem *dmp_reg;
  1509. uint32_t *iter_reg;
  1510. uint16_t __iomem *mbx_reg;
  1511. unsigned long flags;
  1512. struct qla83xx_fw_dump *fw;
  1513. uint32_t ext_mem_cnt;
  1514. void *nxt, *nxt_chain;
  1515. uint32_t *last_chain = NULL;
  1516. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1517. risc_address = ext_mem_cnt = 0;
  1518. flags = 0;
  1519. if (!hardware_locked)
  1520. spin_lock_irqsave(&ha->hardware_lock, flags);
  1521. if (!ha->fw_dump) {
  1522. ql_log(ql_log_warn, vha, 0xd00c,
  1523. "No buffer available for dump!!!\n");
  1524. goto qla83xx_fw_dump_failed;
  1525. }
  1526. if (ha->fw_dumped) {
  1527. ql_log(ql_log_warn, vha, 0xd00d,
  1528. "Firmware has been previously dumped (%p) -- ignoring "
  1529. "request...\n", ha->fw_dump);
  1530. goto qla83xx_fw_dump_failed;
  1531. }
  1532. fw = &ha->fw_dump->isp.isp83;
  1533. qla2xxx_prep_dump(ha, ha->fw_dump);
  1534. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1535. /* Pause RISC. */
  1536. rval = qla24xx_pause_risc(reg);
  1537. if (rval != QLA_SUCCESS)
  1538. goto qla83xx_fw_dump_failed_0;
  1539. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1540. dmp_reg = &reg->iobase_window;
  1541. reg_data = RD_REG_DWORD(dmp_reg);
  1542. WRT_REG_DWORD(dmp_reg, 0);
  1543. dmp_reg = &reg->unused_4_1[0];
  1544. reg_data = RD_REG_DWORD(dmp_reg);
  1545. WRT_REG_DWORD(dmp_reg, 0);
  1546. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1547. dmp_reg = &reg->unused_4_1[2];
  1548. reg_data = RD_REG_DWORD(dmp_reg);
  1549. WRT_REG_DWORD(dmp_reg, 0);
  1550. /* select PCR and disable ecc checking and correction */
  1551. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1552. RD_REG_DWORD(&reg->iobase_addr);
  1553. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1554. /* Host/Risc registers. */
  1555. iter_reg = fw->host_risc_reg;
  1556. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1557. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1558. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1559. /* PCIe registers. */
  1560. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1561. RD_REG_DWORD(&reg->iobase_addr);
  1562. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1563. dmp_reg = &reg->iobase_c4;
  1564. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1565. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1566. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1567. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1568. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1569. RD_REG_DWORD(&reg->iobase_window);
  1570. /* Host interface registers. */
  1571. dmp_reg = &reg->flash_addr;
  1572. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1573. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1574. /* Disable interrupts. */
  1575. WRT_REG_DWORD(&reg->ictrl, 0);
  1576. RD_REG_DWORD(&reg->ictrl);
  1577. /* Shadow registers. */
  1578. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1579. RD_REG_DWORD(&reg->iobase_addr);
  1580. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1581. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1582. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1583. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1584. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1585. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1586. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1587. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1588. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1589. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1590. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1591. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1592. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1593. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1594. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1595. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1596. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1597. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1598. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1599. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1600. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1601. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1602. /* RISC I/O register. */
  1603. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1604. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1605. /* Mailbox registers. */
  1606. mbx_reg = &reg->mailbox0;
  1607. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1608. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1609. /* Transfer sequence registers. */
  1610. iter_reg = fw->xseq_gp_reg;
  1611. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1612. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1613. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1614. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1615. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1616. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1617. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1618. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1619. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1620. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1621. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1622. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1623. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1626. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1627. iter_reg = fw->xseq_0_reg;
  1628. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1629. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1630. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1631. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1632. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1633. /* Receive sequence registers. */
  1634. iter_reg = fw->rseq_gp_reg;
  1635. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1636. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1637. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1638. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1639. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1640. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1641. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1642. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1643. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1644. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1645. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1646. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1647. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1650. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1651. iter_reg = fw->rseq_0_reg;
  1652. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1653. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1654. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1655. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1656. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1657. /* Auxiliary sequence registers. */
  1658. iter_reg = fw->aseq_gp_reg;
  1659. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1660. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1661. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1662. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1663. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1664. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1665. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1666. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1667. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1668. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1669. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1670. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1671. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1672. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1673. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1674. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1675. iter_reg = fw->aseq_0_reg;
  1676. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1677. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1678. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1679. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1680. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1681. /* Command DMA registers. */
  1682. iter_reg = fw->cmd_dma_reg;
  1683. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1684. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1685. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1686. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1687. /* Queues. */
  1688. iter_reg = fw->req0_dma_reg;
  1689. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1690. dmp_reg = &reg->iobase_q;
  1691. for (cnt = 0; cnt < 7; cnt++)
  1692. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1693. iter_reg = fw->resp0_dma_reg;
  1694. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1695. dmp_reg = &reg->iobase_q;
  1696. for (cnt = 0; cnt < 7; cnt++)
  1697. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1698. iter_reg = fw->req1_dma_reg;
  1699. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1700. dmp_reg = &reg->iobase_q;
  1701. for (cnt = 0; cnt < 7; cnt++)
  1702. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1703. /* Transmit DMA registers. */
  1704. iter_reg = fw->xmt0_dma_reg;
  1705. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1706. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1707. iter_reg = fw->xmt1_dma_reg;
  1708. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1709. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1710. iter_reg = fw->xmt2_dma_reg;
  1711. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1712. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1713. iter_reg = fw->xmt3_dma_reg;
  1714. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1715. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1716. iter_reg = fw->xmt4_dma_reg;
  1717. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1718. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1719. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1720. /* Receive DMA registers. */
  1721. iter_reg = fw->rcvt0_data_dma_reg;
  1722. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1723. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1724. iter_reg = fw->rcvt1_data_dma_reg;
  1725. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1726. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1727. /* RISC registers. */
  1728. iter_reg = fw->risc_gp_reg;
  1729. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1736. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1737. /* Local memory controller registers. */
  1738. iter_reg = fw->lmc_reg;
  1739. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1746. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1747. /* Fibre Protocol Module registers. */
  1748. iter_reg = fw->fpm_hdw_reg;
  1749. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1764. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1765. /* RQ0 Array registers. */
  1766. iter_reg = fw->rq0_array_reg;
  1767. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1782. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1783. /* RQ1 Array registers. */
  1784. iter_reg = fw->rq1_array_reg;
  1785. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1797. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1798. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1799. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1800. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1801. /* RP0 Array registers. */
  1802. iter_reg = fw->rp0_array_reg;
  1803. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1804. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1805. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1806. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1807. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1808. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1809. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1816. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1817. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1818. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1819. /* RP1 Array registers. */
  1820. iter_reg = fw->rp1_array_reg;
  1821. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1823. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1824. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1825. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1826. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1827. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1828. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1829. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1830. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1831. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1832. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1833. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1834. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1836. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1837. iter_reg = fw->at0_array_reg;
  1838. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1845. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1846. /* I/O Queue Control registers. */
  1847. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1848. /* Frame Buffer registers. */
  1849. iter_reg = fw->fb_hdw_reg;
  1850. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1855. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1856. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1857. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1858. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1859. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1860. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1861. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1862. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1863. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1864. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1865. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1866. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1867. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1868. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1869. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1870. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1871. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1872. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1873. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1874. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1875. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1876. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1877. /* Multi queue registers */
  1878. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1879. &last_chain);
  1880. rval = qla24xx_soft_reset(ha);
  1881. if (rval != QLA_SUCCESS) {
  1882. ql_log(ql_log_warn, vha, 0xd00e,
  1883. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1884. rval = QLA_SUCCESS;
  1885. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1886. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1887. RD_REG_DWORD(&reg->hccr);
  1888. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1889. RD_REG_DWORD(&reg->hccr);
  1890. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1891. RD_REG_DWORD(&reg->hccr);
  1892. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1893. udelay(5);
  1894. if (!cnt) {
  1895. nxt = fw->code_ram;
  1896. nxt += sizeof(fw->code_ram);
  1897. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1898. goto copy_queue;
  1899. } else
  1900. ql_log(ql_log_warn, vha, 0xd010,
  1901. "bigger hammer success?\n");
  1902. }
  1903. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1904. &nxt);
  1905. if (rval != QLA_SUCCESS)
  1906. goto qla83xx_fw_dump_failed_0;
  1907. copy_queue:
  1908. nxt = qla2xxx_copy_queues(ha, nxt);
  1909. qla24xx_copy_eft(ha, nxt);
  1910. /* Chain entries -- started with MQ. */
  1911. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1912. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1913. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1914. if (last_chain) {
  1915. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1916. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1917. }
  1918. /* Adjust valid length. */
  1919. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1920. qla83xx_fw_dump_failed_0:
  1921. qla2xxx_dump_post_process(base_vha, rval);
  1922. qla83xx_fw_dump_failed:
  1923. if (!hardware_locked)
  1924. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1925. }
  1926. /****************************************************************************/
  1927. /* Driver Debug Functions. */
  1928. /****************************************************************************/
  1929. static inline int
  1930. ql_mask_match(uint32_t level)
  1931. {
  1932. if (ql2xextended_error_logging == 1)
  1933. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1934. return (level & ql2xextended_error_logging) == level;
  1935. }
  1936. /*
  1937. * This function is for formatting and logging debug information.
  1938. * It is to be used when vha is available. It formats the message
  1939. * and logs it to the messages file.
  1940. * parameters:
  1941. * level: The level of the debug messages to be printed.
  1942. * If ql2xextended_error_logging value is correctly set,
  1943. * this message will appear in the messages file.
  1944. * vha: Pointer to the scsi_qla_host_t.
  1945. * id: This is a unique identifier for the level. It identifies the
  1946. * part of the code from where the message originated.
  1947. * msg: The message to be displayed.
  1948. */
  1949. void
  1950. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1951. {
  1952. va_list va;
  1953. struct va_format vaf;
  1954. if (!ql_mask_match(level))
  1955. return;
  1956. va_start(va, fmt);
  1957. vaf.fmt = fmt;
  1958. vaf.va = &va;
  1959. if (vha != NULL) {
  1960. const struct pci_dev *pdev = vha->hw->pdev;
  1961. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1962. pr_warn("%s [%s]-%04x:%ld: %pV",
  1963. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1964. vha->host_no, &vaf);
  1965. } else {
  1966. pr_warn("%s [%s]-%04x: : %pV",
  1967. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1968. }
  1969. va_end(va);
  1970. }
  1971. /*
  1972. * This function is for formatting and logging debug information.
  1973. * It is to be used when vha is not available and pci is available,
  1974. * i.e., before host allocation. It formats the message and logs it
  1975. * to the messages file.
  1976. * parameters:
  1977. * level: The level of the debug messages to be printed.
  1978. * If ql2xextended_error_logging value is correctly set,
  1979. * this message will appear in the messages file.
  1980. * pdev: Pointer to the struct pci_dev.
  1981. * id: This is a unique id for the level. It identifies the part
  1982. * of the code from where the message originated.
  1983. * msg: The message to be displayed.
  1984. */
  1985. void
  1986. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1987. const char *fmt, ...)
  1988. {
  1989. va_list va;
  1990. struct va_format vaf;
  1991. if (pdev == NULL)
  1992. return;
  1993. if (!ql_mask_match(level))
  1994. return;
  1995. va_start(va, fmt);
  1996. vaf.fmt = fmt;
  1997. vaf.va = &va;
  1998. /* <module-name> <dev-name>:<msg-id> Message */
  1999. pr_warn("%s [%s]-%04x: : %pV",
  2000. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  2001. va_end(va);
  2002. }
  2003. /*
  2004. * This function is for formatting and logging log messages.
  2005. * It is to be used when vha is available. It formats the message
  2006. * and logs it to the messages file. All the messages will be logged
  2007. * irrespective of value of ql2xextended_error_logging.
  2008. * parameters:
  2009. * level: The level of the log messages to be printed in the
  2010. * messages file.
  2011. * vha: Pointer to the scsi_qla_host_t
  2012. * id: This is a unique id for the level. It identifies the
  2013. * part of the code from where the message originated.
  2014. * msg: The message to be displayed.
  2015. */
  2016. void
  2017. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2018. {
  2019. va_list va;
  2020. struct va_format vaf;
  2021. char pbuf[128];
  2022. if (level > ql_errlev)
  2023. return;
  2024. if (vha != NULL) {
  2025. const struct pci_dev *pdev = vha->hw->pdev;
  2026. /* <module-name> <msg-id>:<host> Message */
  2027. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2028. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2029. } else {
  2030. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2031. QL_MSGHDR, "0000:00:00.0", id);
  2032. }
  2033. pbuf[sizeof(pbuf) - 1] = 0;
  2034. va_start(va, fmt);
  2035. vaf.fmt = fmt;
  2036. vaf.va = &va;
  2037. switch (level) {
  2038. case ql_log_fatal: /* FATAL LOG */
  2039. pr_crit("%s%pV", pbuf, &vaf);
  2040. break;
  2041. case ql_log_warn:
  2042. pr_err("%s%pV", pbuf, &vaf);
  2043. break;
  2044. case ql_log_info:
  2045. pr_warn("%s%pV", pbuf, &vaf);
  2046. break;
  2047. default:
  2048. pr_info("%s%pV", pbuf, &vaf);
  2049. break;
  2050. }
  2051. va_end(va);
  2052. }
  2053. /*
  2054. * This function is for formatting and logging log messages.
  2055. * It is to be used when vha is not available and pci is available,
  2056. * i.e., before host allocation. It formats the message and logs
  2057. * it to the messages file. All the messages are logged irrespective
  2058. * of the value of ql2xextended_error_logging.
  2059. * parameters:
  2060. * level: The level of the log messages to be printed in the
  2061. * messages file.
  2062. * pdev: Pointer to the struct pci_dev.
  2063. * id: This is a unique id for the level. It identifies the
  2064. * part of the code from where the message originated.
  2065. * msg: The message to be displayed.
  2066. */
  2067. void
  2068. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2069. const char *fmt, ...)
  2070. {
  2071. va_list va;
  2072. struct va_format vaf;
  2073. char pbuf[128];
  2074. if (pdev == NULL)
  2075. return;
  2076. if (level > ql_errlev)
  2077. return;
  2078. /* <module-name> <dev-name>:<msg-id> Message */
  2079. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2080. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2081. pbuf[sizeof(pbuf) - 1] = 0;
  2082. va_start(va, fmt);
  2083. vaf.fmt = fmt;
  2084. vaf.va = &va;
  2085. switch (level) {
  2086. case ql_log_fatal: /* FATAL LOG */
  2087. pr_crit("%s%pV", pbuf, &vaf);
  2088. break;
  2089. case ql_log_warn:
  2090. pr_err("%s%pV", pbuf, &vaf);
  2091. break;
  2092. case ql_log_info:
  2093. pr_warn("%s%pV", pbuf, &vaf);
  2094. break;
  2095. default:
  2096. pr_info("%s%pV", pbuf, &vaf);
  2097. break;
  2098. }
  2099. va_end(va);
  2100. }
  2101. void
  2102. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2103. {
  2104. int i;
  2105. struct qla_hw_data *ha = vha->hw;
  2106. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2107. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2108. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2109. uint16_t __iomem *mbx_reg;
  2110. if (!ql_mask_match(level))
  2111. return;
  2112. if (IS_P3P_TYPE(ha))
  2113. mbx_reg = &reg82->mailbox_in[0];
  2114. else if (IS_FWI2_CAPABLE(ha))
  2115. mbx_reg = &reg24->mailbox0;
  2116. else
  2117. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2118. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2119. for (i = 0; i < 6; i++)
  2120. ql_dbg(level, vha, id,
  2121. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2122. }
  2123. void
  2124. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2125. uint8_t *b, uint32_t size)
  2126. {
  2127. uint32_t cnt;
  2128. uint8_t c;
  2129. if (!ql_mask_match(level))
  2130. return;
  2131. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2132. "9 Ah Bh Ch Dh Eh Fh\n");
  2133. ql_dbg(level, vha, id, "----------------------------------"
  2134. "----------------------------\n");
  2135. ql_dbg(level, vha, id, " ");
  2136. for (cnt = 0; cnt < size;) {
  2137. c = *b++;
  2138. printk("%02x", (uint32_t) c);
  2139. cnt++;
  2140. if (!(cnt % 16))
  2141. printk("\n");
  2142. else
  2143. printk(" ");
  2144. }
  2145. if (cnt % 16)
  2146. ql_dbg(level, vha, id, "\n");
  2147. }