ux500_msp_i2s.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2012
  3. *
  4. * Author: Ola Lilja <ola.o.lilja@stericsson.com>,
  5. * Roger Nilsson <roger.xr.nilsson@stericsson.com>,
  6. * Sandeep Kaushik <sandeep.kaushik@st.com>
  7. * for ST-Ericsson.
  8. *
  9. * License terms:
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as published
  13. * by the Free Software Foundation.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/delay.h>
  18. #include <linux/slab.h>
  19. #include <mach/hardware.h>
  20. #include <mach/board-mop500-msp.h>
  21. #include <sound/soc.h>
  22. #include "ux500_msp_i2s.h"
  23. /* Protocol desciptors */
  24. static const struct msp_protdesc prot_descs[] = {
  25. { /* I2S */
  26. MSP_SINGLE_PHASE,
  27. MSP_SINGLE_PHASE,
  28. MSP_PHASE2_START_MODE_IMEDIATE,
  29. MSP_PHASE2_START_MODE_IMEDIATE,
  30. MSP_BTF_MS_BIT_FIRST,
  31. MSP_BTF_MS_BIT_FIRST,
  32. MSP_FRAME_LEN_1,
  33. MSP_FRAME_LEN_1,
  34. MSP_FRAME_LEN_1,
  35. MSP_FRAME_LEN_1,
  36. MSP_ELEM_LEN_32,
  37. MSP_ELEM_LEN_32,
  38. MSP_ELEM_LEN_32,
  39. MSP_ELEM_LEN_32,
  40. MSP_DELAY_1,
  41. MSP_DELAY_1,
  42. MSP_RISING_EDGE,
  43. MSP_FALLING_EDGE,
  44. MSP_FSYNC_POL_ACT_LO,
  45. MSP_FSYNC_POL_ACT_LO,
  46. MSP_SWAP_NONE,
  47. MSP_SWAP_NONE,
  48. MSP_COMPRESS_MODE_LINEAR,
  49. MSP_EXPAND_MODE_LINEAR,
  50. MSP_FSYNC_IGNORE,
  51. 31,
  52. 15,
  53. 32,
  54. }, { /* PCM */
  55. MSP_DUAL_PHASE,
  56. MSP_DUAL_PHASE,
  57. MSP_PHASE2_START_MODE_FSYNC,
  58. MSP_PHASE2_START_MODE_FSYNC,
  59. MSP_BTF_MS_BIT_FIRST,
  60. MSP_BTF_MS_BIT_FIRST,
  61. MSP_FRAME_LEN_1,
  62. MSP_FRAME_LEN_1,
  63. MSP_FRAME_LEN_1,
  64. MSP_FRAME_LEN_1,
  65. MSP_ELEM_LEN_16,
  66. MSP_ELEM_LEN_16,
  67. MSP_ELEM_LEN_16,
  68. MSP_ELEM_LEN_16,
  69. MSP_DELAY_0,
  70. MSP_DELAY_0,
  71. MSP_RISING_EDGE,
  72. MSP_FALLING_EDGE,
  73. MSP_FSYNC_POL_ACT_HI,
  74. MSP_FSYNC_POL_ACT_HI,
  75. MSP_SWAP_NONE,
  76. MSP_SWAP_NONE,
  77. MSP_COMPRESS_MODE_LINEAR,
  78. MSP_EXPAND_MODE_LINEAR,
  79. MSP_FSYNC_IGNORE,
  80. 255,
  81. 0,
  82. 256,
  83. }, { /* Companded PCM */
  84. MSP_SINGLE_PHASE,
  85. MSP_SINGLE_PHASE,
  86. MSP_PHASE2_START_MODE_FSYNC,
  87. MSP_PHASE2_START_MODE_FSYNC,
  88. MSP_BTF_MS_BIT_FIRST,
  89. MSP_BTF_MS_BIT_FIRST,
  90. MSP_FRAME_LEN_1,
  91. MSP_FRAME_LEN_1,
  92. MSP_FRAME_LEN_1,
  93. MSP_FRAME_LEN_1,
  94. MSP_ELEM_LEN_8,
  95. MSP_ELEM_LEN_8,
  96. MSP_ELEM_LEN_8,
  97. MSP_ELEM_LEN_8,
  98. MSP_DELAY_0,
  99. MSP_DELAY_0,
  100. MSP_RISING_EDGE,
  101. MSP_RISING_EDGE,
  102. MSP_FSYNC_POL_ACT_HI,
  103. MSP_FSYNC_POL_ACT_HI,
  104. MSP_SWAP_NONE,
  105. MSP_SWAP_NONE,
  106. MSP_COMPRESS_MODE_LINEAR,
  107. MSP_EXPAND_MODE_LINEAR,
  108. MSP_FSYNC_IGNORE,
  109. 255,
  110. 0,
  111. 256,
  112. },
  113. };
  114. static void set_prot_desc_tx(struct ux500_msp *msp,
  115. struct msp_protdesc *protdesc,
  116. enum msp_data_size data_size)
  117. {
  118. u32 temp_reg = 0;
  119. temp_reg |= MSP_P2_ENABLE_BIT(protdesc->tx_phase_mode);
  120. temp_reg |= MSP_P2_START_MODE_BIT(protdesc->tx_phase2_start_mode);
  121. temp_reg |= MSP_P1_FRAME_LEN_BITS(protdesc->tx_frame_len_1);
  122. temp_reg |= MSP_P2_FRAME_LEN_BITS(protdesc->tx_frame_len_2);
  123. if (msp->def_elem_len) {
  124. temp_reg |= MSP_P1_ELEM_LEN_BITS(protdesc->tx_elem_len_1);
  125. temp_reg |= MSP_P2_ELEM_LEN_BITS(protdesc->tx_elem_len_2);
  126. } else {
  127. temp_reg |= MSP_P1_ELEM_LEN_BITS(data_size);
  128. temp_reg |= MSP_P2_ELEM_LEN_BITS(data_size);
  129. }
  130. temp_reg |= MSP_DATA_DELAY_BITS(protdesc->tx_data_delay);
  131. temp_reg |= MSP_SET_ENDIANNES_BIT(protdesc->tx_byte_order);
  132. temp_reg |= MSP_FSYNC_POL(protdesc->tx_fsync_pol);
  133. temp_reg |= MSP_DATA_WORD_SWAP(protdesc->tx_half_word_swap);
  134. temp_reg |= MSP_SET_COMPANDING_MODE(protdesc->compression_mode);
  135. temp_reg |= MSP_SET_FSYNC_IGNORE(protdesc->frame_sync_ignore);
  136. writel(temp_reg, msp->registers + MSP_TCF);
  137. }
  138. static void set_prot_desc_rx(struct ux500_msp *msp,
  139. struct msp_protdesc *protdesc,
  140. enum msp_data_size data_size)
  141. {
  142. u32 temp_reg = 0;
  143. temp_reg |= MSP_P2_ENABLE_BIT(protdesc->rx_phase_mode);
  144. temp_reg |= MSP_P2_START_MODE_BIT(protdesc->rx_phase2_start_mode);
  145. temp_reg |= MSP_P1_FRAME_LEN_BITS(protdesc->rx_frame_len_1);
  146. temp_reg |= MSP_P2_FRAME_LEN_BITS(protdesc->rx_frame_len_2);
  147. if (msp->def_elem_len) {
  148. temp_reg |= MSP_P1_ELEM_LEN_BITS(protdesc->rx_elem_len_1);
  149. temp_reg |= MSP_P2_ELEM_LEN_BITS(protdesc->rx_elem_len_2);
  150. } else {
  151. temp_reg |= MSP_P1_ELEM_LEN_BITS(data_size);
  152. temp_reg |= MSP_P2_ELEM_LEN_BITS(data_size);
  153. }
  154. temp_reg |= MSP_DATA_DELAY_BITS(protdesc->rx_data_delay);
  155. temp_reg |= MSP_SET_ENDIANNES_BIT(protdesc->rx_byte_order);
  156. temp_reg |= MSP_FSYNC_POL(protdesc->rx_fsync_pol);
  157. temp_reg |= MSP_DATA_WORD_SWAP(protdesc->rx_half_word_swap);
  158. temp_reg |= MSP_SET_COMPANDING_MODE(protdesc->expansion_mode);
  159. temp_reg |= MSP_SET_FSYNC_IGNORE(protdesc->frame_sync_ignore);
  160. writel(temp_reg, msp->registers + MSP_RCF);
  161. }
  162. static int configure_protocol(struct ux500_msp *msp,
  163. struct ux500_msp_config *config)
  164. {
  165. struct msp_protdesc *protdesc;
  166. enum msp_data_size data_size;
  167. u32 temp_reg = 0;
  168. data_size = config->data_size;
  169. msp->def_elem_len = config->def_elem_len;
  170. if (config->default_protdesc == 1) {
  171. if (config->protocol >= MSP_INVALID_PROTOCOL) {
  172. dev_err(msp->dev, "%s: ERROR: Invalid protocol!\n",
  173. __func__);
  174. return -EINVAL;
  175. }
  176. protdesc =
  177. (struct msp_protdesc *)&prot_descs[config->protocol];
  178. } else {
  179. protdesc = (struct msp_protdesc *)&config->protdesc;
  180. }
  181. if (data_size < MSP_DATA_BITS_DEFAULT || data_size > MSP_DATA_BITS_32) {
  182. dev_err(msp->dev,
  183. "%s: ERROR: Invalid data-size requested (data_size = %d)!\n",
  184. __func__, data_size);
  185. return -EINVAL;
  186. }
  187. if (config->direction & MSP_DIR_TX)
  188. set_prot_desc_tx(msp, protdesc, data_size);
  189. if (config->direction & MSP_DIR_RX)
  190. set_prot_desc_rx(msp, protdesc, data_size);
  191. /* The code below should not be separated. */
  192. temp_reg = readl(msp->registers + MSP_GCR) & ~TX_CLK_POL_RISING;
  193. temp_reg |= MSP_TX_CLKPOL_BIT(~protdesc->tx_clk_pol);
  194. writel(temp_reg, msp->registers + MSP_GCR);
  195. temp_reg = readl(msp->registers + MSP_GCR) & ~RX_CLK_POL_RISING;
  196. temp_reg |= MSP_RX_CLKPOL_BIT(protdesc->rx_clk_pol);
  197. writel(temp_reg, msp->registers + MSP_GCR);
  198. return 0;
  199. }
  200. static int setup_bitclk(struct ux500_msp *msp, struct ux500_msp_config *config)
  201. {
  202. u32 reg_val_GCR;
  203. u32 frame_per = 0;
  204. u32 sck_div = 0;
  205. u32 frame_width = 0;
  206. u32 temp_reg = 0;
  207. struct msp_protdesc *protdesc = NULL;
  208. reg_val_GCR = readl(msp->registers + MSP_GCR);
  209. writel(reg_val_GCR & ~SRG_ENABLE, msp->registers + MSP_GCR);
  210. if (config->default_protdesc)
  211. protdesc =
  212. (struct msp_protdesc *)&prot_descs[config->protocol];
  213. else
  214. protdesc = (struct msp_protdesc *)&config->protdesc;
  215. switch (config->protocol) {
  216. case MSP_PCM_PROTOCOL:
  217. case MSP_PCM_COMPAND_PROTOCOL:
  218. frame_width = protdesc->frame_width;
  219. sck_div = config->f_inputclk / (config->frame_freq *
  220. (protdesc->clocks_per_frame));
  221. frame_per = protdesc->frame_period;
  222. break;
  223. case MSP_I2S_PROTOCOL:
  224. frame_width = protdesc->frame_width;
  225. sck_div = config->f_inputclk / (config->frame_freq *
  226. (protdesc->clocks_per_frame));
  227. frame_per = protdesc->frame_period;
  228. break;
  229. default:
  230. dev_err(msp->dev, "%s: ERROR: Unknown protocol (%d)!\n",
  231. __func__,
  232. config->protocol);
  233. return -EINVAL;
  234. }
  235. temp_reg = (sck_div - 1) & SCK_DIV_MASK;
  236. temp_reg |= FRAME_WIDTH_BITS(frame_width);
  237. temp_reg |= FRAME_PERIOD_BITS(frame_per);
  238. writel(temp_reg, msp->registers + MSP_SRG);
  239. msp->f_bitclk = (config->f_inputclk)/(sck_div + 1);
  240. /* Enable bit-clock */
  241. udelay(100);
  242. reg_val_GCR = readl(msp->registers + MSP_GCR);
  243. writel(reg_val_GCR | SRG_ENABLE, msp->registers + MSP_GCR);
  244. udelay(100);
  245. return 0;
  246. }
  247. static int configure_multichannel(struct ux500_msp *msp,
  248. struct ux500_msp_config *config)
  249. {
  250. struct msp_protdesc *protdesc;
  251. struct msp_multichannel_config *mcfg;
  252. u32 reg_val_MCR;
  253. if (config->default_protdesc == 1) {
  254. if (config->protocol >= MSP_INVALID_PROTOCOL) {
  255. dev_err(msp->dev,
  256. "%s: ERROR: Invalid protocol (%d)!\n",
  257. __func__, config->protocol);
  258. return -EINVAL;
  259. }
  260. protdesc = (struct msp_protdesc *)
  261. &prot_descs[config->protocol];
  262. } else {
  263. protdesc = (struct msp_protdesc *)&config->protdesc;
  264. }
  265. mcfg = &config->multichannel_config;
  266. if (mcfg->tx_multichannel_enable) {
  267. if (protdesc->tx_phase_mode == MSP_SINGLE_PHASE) {
  268. reg_val_MCR = readl(msp->registers + MSP_MCR);
  269. writel(reg_val_MCR | (mcfg->tx_multichannel_enable ?
  270. 1 << TMCEN_BIT : 0),
  271. msp->registers + MSP_MCR);
  272. writel(mcfg->tx_channel_0_enable,
  273. msp->registers + MSP_TCE0);
  274. writel(mcfg->tx_channel_1_enable,
  275. msp->registers + MSP_TCE1);
  276. writel(mcfg->tx_channel_2_enable,
  277. msp->registers + MSP_TCE2);
  278. writel(mcfg->tx_channel_3_enable,
  279. msp->registers + MSP_TCE3);
  280. } else {
  281. dev_err(msp->dev,
  282. "%s: ERROR: Only single-phase supported (TX-mode: %d)!\n",
  283. __func__, protdesc->tx_phase_mode);
  284. return -EINVAL;
  285. }
  286. }
  287. if (mcfg->rx_multichannel_enable) {
  288. if (protdesc->rx_phase_mode == MSP_SINGLE_PHASE) {
  289. reg_val_MCR = readl(msp->registers + MSP_MCR);
  290. writel(reg_val_MCR | (mcfg->rx_multichannel_enable ?
  291. 1 << RMCEN_BIT : 0),
  292. msp->registers + MSP_MCR);
  293. writel(mcfg->rx_channel_0_enable,
  294. msp->registers + MSP_RCE0);
  295. writel(mcfg->rx_channel_1_enable,
  296. msp->registers + MSP_RCE1);
  297. writel(mcfg->rx_channel_2_enable,
  298. msp->registers + MSP_RCE2);
  299. writel(mcfg->rx_channel_3_enable,
  300. msp->registers + MSP_RCE3);
  301. } else {
  302. dev_err(msp->dev,
  303. "%s: ERROR: Only single-phase supported (RX-mode: %d)!\n",
  304. __func__, protdesc->rx_phase_mode);
  305. return -EINVAL;
  306. }
  307. if (mcfg->rx_comparison_enable_mode) {
  308. reg_val_MCR = readl(msp->registers + MSP_MCR);
  309. writel(reg_val_MCR |
  310. (mcfg->rx_comparison_enable_mode << RCMPM_BIT),
  311. msp->registers + MSP_MCR);
  312. writel(mcfg->comparison_mask,
  313. msp->registers + MSP_RCM);
  314. writel(mcfg->comparison_value,
  315. msp->registers + MSP_RCV);
  316. }
  317. }
  318. return 0;
  319. }
  320. static int enable_msp(struct ux500_msp *msp, struct ux500_msp_config *config)
  321. {
  322. int status = 0;
  323. u32 reg_val_DMACR, reg_val_GCR;
  324. /* Check msp state whether in RUN or CONFIGURED Mode */
  325. if ((msp->msp_state == MSP_STATE_IDLE) && (msp->plat_init)) {
  326. status = msp->plat_init();
  327. if (status) {
  328. dev_err(msp->dev, "%s: ERROR: Failed to init MSP (%d)!\n",
  329. __func__, status);
  330. return status;
  331. }
  332. }
  333. /* Configure msp with protocol dependent settings */
  334. configure_protocol(msp, config);
  335. setup_bitclk(msp, config);
  336. if (config->multichannel_configured == 1) {
  337. status = configure_multichannel(msp, config);
  338. if (status)
  339. dev_warn(msp->dev,
  340. "%s: WARN: configure_multichannel failed (%d)!\n",
  341. __func__, status);
  342. }
  343. /* Make sure the correct DMA-directions are configured */
  344. if ((config->direction & MSP_DIR_RX) && (!msp->dma_cfg_rx)) {
  345. dev_err(msp->dev, "%s: ERROR: MSP RX-mode is not configured!",
  346. __func__);
  347. return -EINVAL;
  348. }
  349. if ((config->direction == MSP_DIR_TX) && (!msp->dma_cfg_tx)) {
  350. dev_err(msp->dev, "%s: ERROR: MSP TX-mode is not configured!",
  351. __func__);
  352. return -EINVAL;
  353. }
  354. reg_val_DMACR = readl(msp->registers + MSP_DMACR);
  355. if (config->direction & MSP_DIR_RX)
  356. reg_val_DMACR |= RX_DMA_ENABLE;
  357. if (config->direction & MSP_DIR_TX)
  358. reg_val_DMACR |= TX_DMA_ENABLE;
  359. writel(reg_val_DMACR, msp->registers + MSP_DMACR);
  360. writel(config->iodelay, msp->registers + MSP_IODLY);
  361. /* Enable frame generation logic */
  362. reg_val_GCR = readl(msp->registers + MSP_GCR);
  363. writel(reg_val_GCR | FRAME_GEN_ENABLE, msp->registers + MSP_GCR);
  364. return status;
  365. }
  366. static void flush_fifo_rx(struct ux500_msp *msp)
  367. {
  368. u32 reg_val_DR, reg_val_GCR, reg_val_FLR;
  369. u32 limit = 32;
  370. reg_val_GCR = readl(msp->registers + MSP_GCR);
  371. writel(reg_val_GCR | RX_ENABLE, msp->registers + MSP_GCR);
  372. reg_val_FLR = readl(msp->registers + MSP_FLR);
  373. while (!(reg_val_FLR & RX_FIFO_EMPTY) && limit--) {
  374. reg_val_DR = readl(msp->registers + MSP_DR);
  375. reg_val_FLR = readl(msp->registers + MSP_FLR);
  376. }
  377. writel(reg_val_GCR, msp->registers + MSP_GCR);
  378. }
  379. static void flush_fifo_tx(struct ux500_msp *msp)
  380. {
  381. u32 reg_val_TSTDR, reg_val_GCR, reg_val_FLR;
  382. u32 limit = 32;
  383. reg_val_GCR = readl(msp->registers + MSP_GCR);
  384. writel(reg_val_GCR | TX_ENABLE, msp->registers + MSP_GCR);
  385. writel(MSP_ITCR_ITEN | MSP_ITCR_TESTFIFO, msp->registers + MSP_ITCR);
  386. reg_val_FLR = readl(msp->registers + MSP_FLR);
  387. while (!(reg_val_FLR & TX_FIFO_EMPTY) && limit--) {
  388. reg_val_TSTDR = readl(msp->registers + MSP_TSTDR);
  389. reg_val_FLR = readl(msp->registers + MSP_FLR);
  390. }
  391. writel(0x0, msp->registers + MSP_ITCR);
  392. writel(reg_val_GCR, msp->registers + MSP_GCR);
  393. }
  394. int ux500_msp_i2s_open(struct ux500_msp *msp,
  395. struct ux500_msp_config *config)
  396. {
  397. u32 old_reg, new_reg, mask;
  398. int res;
  399. unsigned int tx_sel, rx_sel, tx_busy, rx_busy;
  400. if (in_interrupt()) {
  401. dev_err(msp->dev,
  402. "%s: ERROR: Open called in interrupt context!\n",
  403. __func__);
  404. return -1;
  405. }
  406. tx_sel = (config->direction & MSP_DIR_TX) > 0;
  407. rx_sel = (config->direction & MSP_DIR_RX) > 0;
  408. if (!tx_sel && !rx_sel) {
  409. dev_err(msp->dev, "%s: Error: No direction selected!\n",
  410. __func__);
  411. return -EINVAL;
  412. }
  413. tx_busy = (msp->dir_busy & MSP_DIR_TX) > 0;
  414. rx_busy = (msp->dir_busy & MSP_DIR_RX) > 0;
  415. if (tx_busy && tx_sel) {
  416. dev_err(msp->dev, "%s: Error: TX is in use!\n", __func__);
  417. return -EBUSY;
  418. }
  419. if (rx_busy && rx_sel) {
  420. dev_err(msp->dev, "%s: Error: RX is in use!\n", __func__);
  421. return -EBUSY;
  422. }
  423. msp->dir_busy |= (tx_sel ? MSP_DIR_TX : 0) | (rx_sel ? MSP_DIR_RX : 0);
  424. /* First do the global config register */
  425. mask = RX_CLK_SEL_MASK | TX_CLK_SEL_MASK | RX_FSYNC_MASK |
  426. TX_FSYNC_MASK | RX_SYNC_SEL_MASK | TX_SYNC_SEL_MASK |
  427. RX_FIFO_ENABLE_MASK | TX_FIFO_ENABLE_MASK | SRG_CLK_SEL_MASK |
  428. LOOPBACK_MASK | TX_EXTRA_DELAY_MASK;
  429. new_reg = (config->tx_clk_sel | config->rx_clk_sel |
  430. config->rx_fsync_pol | config->tx_fsync_pol |
  431. config->rx_fsync_sel | config->tx_fsync_sel |
  432. config->rx_fifo_config | config->tx_fifo_config |
  433. config->srg_clk_sel | config->loopback_enable |
  434. config->tx_data_enable);
  435. old_reg = readl(msp->registers + MSP_GCR);
  436. old_reg &= ~mask;
  437. new_reg |= old_reg;
  438. writel(new_reg, msp->registers + MSP_GCR);
  439. res = enable_msp(msp, config);
  440. if (res < 0) {
  441. dev_err(msp->dev, "%s: ERROR: enable_msp failed (%d)!\n",
  442. __func__, res);
  443. return -EBUSY;
  444. }
  445. if (config->loopback_enable & 0x80)
  446. msp->loopback_enable = 1;
  447. /* Flush FIFOs */
  448. flush_fifo_tx(msp);
  449. flush_fifo_rx(msp);
  450. msp->msp_state = MSP_STATE_CONFIGURED;
  451. return 0;
  452. }
  453. static void disable_msp_rx(struct ux500_msp *msp)
  454. {
  455. u32 reg_val_GCR, reg_val_DMACR, reg_val_IMSC;
  456. reg_val_GCR = readl(msp->registers + MSP_GCR);
  457. writel(reg_val_GCR & ~RX_ENABLE, msp->registers + MSP_GCR);
  458. reg_val_DMACR = readl(msp->registers + MSP_DMACR);
  459. writel(reg_val_DMACR & ~RX_DMA_ENABLE, msp->registers + MSP_DMACR);
  460. reg_val_IMSC = readl(msp->registers + MSP_IMSC);
  461. writel(reg_val_IMSC &
  462. ~(RX_SERVICE_INT | RX_OVERRUN_ERROR_INT),
  463. msp->registers + MSP_IMSC);
  464. msp->dir_busy &= ~MSP_DIR_RX;
  465. }
  466. static void disable_msp_tx(struct ux500_msp *msp)
  467. {
  468. u32 reg_val_GCR, reg_val_DMACR, reg_val_IMSC;
  469. reg_val_GCR = readl(msp->registers + MSP_GCR);
  470. writel(reg_val_GCR & ~TX_ENABLE, msp->registers + MSP_GCR);
  471. reg_val_DMACR = readl(msp->registers + MSP_DMACR);
  472. writel(reg_val_DMACR & ~TX_DMA_ENABLE, msp->registers + MSP_DMACR);
  473. reg_val_IMSC = readl(msp->registers + MSP_IMSC);
  474. writel(reg_val_IMSC &
  475. ~(TX_SERVICE_INT | TX_UNDERRUN_ERR_INT),
  476. msp->registers + MSP_IMSC);
  477. msp->dir_busy &= ~MSP_DIR_TX;
  478. }
  479. static int disable_msp(struct ux500_msp *msp, unsigned int dir)
  480. {
  481. u32 reg_val_GCR;
  482. int status = 0;
  483. unsigned int disable_tx, disable_rx;
  484. reg_val_GCR = readl(msp->registers + MSP_GCR);
  485. disable_tx = dir & MSP_DIR_TX;
  486. disable_rx = dir & MSP_DIR_TX;
  487. if (disable_tx && disable_rx) {
  488. reg_val_GCR = readl(msp->registers + MSP_GCR);
  489. writel(reg_val_GCR | LOOPBACK_MASK,
  490. msp->registers + MSP_GCR);
  491. /* Flush TX-FIFO */
  492. flush_fifo_tx(msp);
  493. /* Disable TX-channel */
  494. writel((readl(msp->registers + MSP_GCR) &
  495. (~TX_ENABLE)), msp->registers + MSP_GCR);
  496. /* Flush RX-FIFO */
  497. flush_fifo_rx(msp);
  498. /* Disable Loopback and Receive channel */
  499. writel((readl(msp->registers + MSP_GCR) &
  500. (~(RX_ENABLE | LOOPBACK_MASK))),
  501. msp->registers + MSP_GCR);
  502. disable_msp_tx(msp);
  503. disable_msp_rx(msp);
  504. } else if (disable_tx)
  505. disable_msp_tx(msp);
  506. else if (disable_rx)
  507. disable_msp_rx(msp);
  508. return status;
  509. }
  510. int ux500_msp_i2s_trigger(struct ux500_msp *msp, int cmd, int direction)
  511. {
  512. u32 reg_val_GCR, enable_bit;
  513. if (msp->msp_state == MSP_STATE_IDLE) {
  514. dev_err(msp->dev, "%s: ERROR: MSP is not configured!\n",
  515. __func__);
  516. return -EINVAL;
  517. }
  518. switch (cmd) {
  519. case SNDRV_PCM_TRIGGER_START:
  520. case SNDRV_PCM_TRIGGER_RESUME:
  521. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  522. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  523. enable_bit = TX_ENABLE;
  524. else
  525. enable_bit = RX_ENABLE;
  526. reg_val_GCR = readl(msp->registers + MSP_GCR);
  527. writel(reg_val_GCR | enable_bit, msp->registers + MSP_GCR);
  528. break;
  529. case SNDRV_PCM_TRIGGER_STOP:
  530. case SNDRV_PCM_TRIGGER_SUSPEND:
  531. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  532. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  533. disable_msp_tx(msp);
  534. else
  535. disable_msp_rx(msp);
  536. break;
  537. default:
  538. return -EINVAL;
  539. break;
  540. }
  541. return 0;
  542. }
  543. int ux500_msp_i2s_close(struct ux500_msp *msp, unsigned int dir)
  544. {
  545. int status = 0;
  546. dev_dbg(msp->dev, "%s: Enter (dir = 0x%01x).\n", __func__, dir);
  547. status = disable_msp(msp, dir);
  548. if (msp->dir_busy == 0) {
  549. /* disable sample rate and frame generators */
  550. msp->msp_state = MSP_STATE_IDLE;
  551. writel((readl(msp->registers + MSP_GCR) &
  552. (~(FRAME_GEN_ENABLE | SRG_ENABLE))),
  553. msp->registers + MSP_GCR);
  554. if (msp->plat_exit)
  555. status = msp->plat_exit();
  556. if (status)
  557. dev_warn(msp->dev,
  558. "%s: WARN: ux500_msp_i2s_exit failed (%d)!\n",
  559. __func__, status);
  560. writel(0, msp->registers + MSP_GCR);
  561. writel(0, msp->registers + MSP_TCF);
  562. writel(0, msp->registers + MSP_RCF);
  563. writel(0, msp->registers + MSP_DMACR);
  564. writel(0, msp->registers + MSP_SRG);
  565. writel(0, msp->registers + MSP_MCR);
  566. writel(0, msp->registers + MSP_RCM);
  567. writel(0, msp->registers + MSP_RCV);
  568. writel(0, msp->registers + MSP_TCE0);
  569. writel(0, msp->registers + MSP_TCE1);
  570. writel(0, msp->registers + MSP_TCE2);
  571. writel(0, msp->registers + MSP_TCE3);
  572. writel(0, msp->registers + MSP_RCE0);
  573. writel(0, msp->registers + MSP_RCE1);
  574. writel(0, msp->registers + MSP_RCE2);
  575. writel(0, msp->registers + MSP_RCE3);
  576. }
  577. return status;
  578. }
  579. int ux500_msp_i2s_init_msp(struct platform_device *pdev,
  580. struct ux500_msp **msp_p,
  581. struct msp_i2s_platform_data *platform_data)
  582. {
  583. int ret = 0;
  584. struct resource *res = NULL;
  585. struct i2s_controller *i2s_cont;
  586. struct ux500_msp *msp;
  587. dev_dbg(&pdev->dev, "%s: Enter (name: %s, id: %d).\n", __func__,
  588. pdev->name, platform_data->id);
  589. *msp_p = devm_kzalloc(&pdev->dev, sizeof(struct ux500_msp), GFP_KERNEL);
  590. msp = *msp_p;
  591. msp->id = platform_data->id;
  592. msp->dev = &pdev->dev;
  593. msp->plat_init = platform_data->msp_i2s_init;
  594. msp->plat_exit = platform_data->msp_i2s_exit;
  595. msp->dma_cfg_rx = platform_data->msp_i2s_dma_rx;
  596. msp->dma_cfg_tx = platform_data->msp_i2s_dma_tx;
  597. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  598. if (res == NULL) {
  599. dev_err(&pdev->dev, "%s: ERROR: Unable to get resource!\n",
  600. __func__);
  601. ret = -ENOMEM;
  602. goto err_res;
  603. }
  604. msp->registers = ioremap(res->start, (res->end - res->start + 1));
  605. if (msp->registers == NULL) {
  606. dev_err(&pdev->dev, "%s: ERROR: ioremap failed!\n", __func__);
  607. ret = -ENOMEM;
  608. goto err_res;
  609. }
  610. msp->msp_state = MSP_STATE_IDLE;
  611. msp->loopback_enable = 0;
  612. /* I2S-controller is allocated and added in I2S controller class. */
  613. i2s_cont = devm_kzalloc(&pdev->dev, sizeof(*i2s_cont), GFP_KERNEL);
  614. if (!i2s_cont) {
  615. dev_err(&pdev->dev,
  616. "%s: ERROR: Failed to allocate I2S-controller!\n",
  617. __func__);
  618. goto err_i2s_cont;
  619. }
  620. i2s_cont->dev.parent = &pdev->dev;
  621. i2s_cont->data = (void *)msp;
  622. i2s_cont->id = (s16)msp->id;
  623. snprintf(i2s_cont->name, sizeof(i2s_cont->name), "ux500-msp-i2s.%04x",
  624. msp->id);
  625. dev_dbg(&pdev->dev, "I2S device-name: '%s'\n", i2s_cont->name);
  626. msp->i2s_cont = i2s_cont;
  627. return 0;
  628. err_i2s_cont:
  629. iounmap(msp->registers);
  630. err_res:
  631. devm_kfree(&pdev->dev, msp);
  632. return ret;
  633. }
  634. void ux500_msp_i2s_cleanup_msp(struct platform_device *pdev,
  635. struct ux500_msp *msp)
  636. {
  637. dev_dbg(msp->dev, "%s: Enter (id = %d).\n", __func__, msp->id);
  638. device_unregister(&msp->i2s_cont->dev);
  639. devm_kfree(&pdev->dev, msp->i2s_cont);
  640. iounmap(msp->registers);
  641. devm_kfree(&pdev->dev, msp);
  642. }
  643. MODULE_LICENSE("GPL v2");